blob: 4c846741caef0e362a030075c56760fa471c6ef5 [file] [log] [blame]
Chris Lattnerfc24e832004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner8418e362003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnerc6b13e22006-03-24 18:52:35 +000015// Include all information about LLVM intrinsics.
16include "llvm/Intrinsics.td"
Chris Lattnere45b6992003-07-30 05:50:12 +000017
18//===----------------------------------------------------------------------===//
19// Register file description - These classes are used to fill in the target
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000020// description classes.
Chris Lattnere45b6992003-07-30 05:50:12 +000021
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000022class RegisterClass; // Forward def
Chris Lattnere45b6992003-07-30 05:50:12 +000023
Chris Lattnere8e81a22004-09-14 04:17:02 +000024// Register - You should define one instance of this class for each register
25// in the target machine. String n will become the "name" of the register.
Chris Lattner33ce5f82005-09-30 04:13:23 +000026class Register<string n> {
Misha Brukmanbb053ce2003-05-29 18:48:17 +000027 string Namespace = "";
Chris Lattnere8e81a22004-09-14 04:17:02 +000028 string Name = n;
Chris Lattner6a92fde2004-08-21 02:17:39 +000029
30 // SpillSize - If this value is set to a non-zero value, it is the size in
31 // bits of the spill slot required to hold this register. If this value is
32 // set to zero, the information is inferred from any register classes the
33 // register belongs to.
34 int SpillSize = 0;
35
36 // SpillAlignment - This value is used to specify the alignment required for
37 // spilling the register. Like SpillSize, this should only be explicitly
38 // specified if the register is not in a register class.
39 int SpillAlignment = 0;
Chris Lattner9c66ed82003-08-03 22:12:37 +000040
Chris Lattner33ce5f82005-09-30 04:13:23 +000041 // Aliases - A list of registers that this register overlaps with. A read or
42 // modification of this register can potentially read or modifie the aliased
43 // registers.
44 //
45 list<Register> Aliases = [];
Jim Laskey3b338d52006-03-24 21:13:21 +000046
47 // DwarfNumber - Number used internally by gcc/gdb to identify the register.
48 // These values can be determined by locating the <target>.h file in the
49 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
50 // order of these names correspond to the enumeration used by gcc. A value of
51 // -1 indicates that the gcc number is undefined.
52 int DwarfNumber = -1;
Misha Brukmanbb053ce2003-05-29 18:48:17 +000053}
54
Chris Lattnere8e81a22004-09-14 04:17:02 +000055// RegisterGroup - This can be used to define instances of Register which
56// need to specify aliases.
57// List "aliases" specifies which registers are aliased to this one. This
58// allows the code generator to be careful not to put two values with
59// overlapping live ranges into registers which alias.
60class RegisterGroup<string n, list<Register> aliases> : Register<n> {
61 let Aliases = aliases;
Chris Lattnere45b6992003-07-30 05:50:12 +000062}
63
64// RegisterClass - Now that all of the registers are defined, and aliases
65// between registers are defined, specify which registers belong to which
66// register classes. This also defines the default allocation order of
67// registers by register allocators.
68//
Nate Begeman006bb042005-12-01 04:51:06 +000069class RegisterClass<string namespace, list<ValueType> regTypes, int alignment,
Chris Lattner3fb85f22005-08-19 18:48:48 +000070 list<Register> regList> {
71 string Namespace = namespace;
72
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000073 // RegType - Specify the ValueType of the registers in this register class.
74 // Note that all registers in a register class must have the same ValueType.
75 //
Nate Begeman006bb042005-12-01 04:51:06 +000076 list<ValueType> RegTypes = regTypes;
77
78 // Size - Specify the spill size in bits of the registers. A default value of
79 // zero lets tablgen pick an appropriate size.
80 int Size = 0;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000081
82 // Alignment - Specify the alignment required of the registers when they are
83 // stored or loaded to memory.
84 //
Chris Lattnere45b6992003-07-30 05:50:12 +000085 int Alignment = alignment;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000086
87 // MemberList - Specify which registers are in this class. If the
88 // allocation_order_* method are not specified, this also defines the order of
89 // allocation used by the register allocator.
90 //
Chris Lattnere45b6992003-07-30 05:50:12 +000091 list<Register> MemberList = regList;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000092
Chris Lattnerbd26a822005-08-19 19:13:20 +000093 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
94 // code into a generated register class. The normal usage of this is to
95 // overload virtual methods.
96 code MethodProtos = [{}];
97 code MethodBodies = [{}];
Chris Lattnere45b6992003-07-30 05:50:12 +000098}
99
100
101//===----------------------------------------------------------------------===//
Jim Laskey3b338d52006-03-24 21:13:21 +0000102// DwarfRegNum - This class provides a mapping of the llvm register enumeration
103// to the register numbering used by gcc and gdb. These values are used by a
104// debug information writer (ex. DwarfWriter) to describe where values may be
105// located during execution.
106class DwarfRegNum<int N> {
107 // DwarfNumber - Number used internally by gcc/gdb to identify the register.
108 // These values can be determined by locating the <target>.h file in the
109 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
110 // order of these names correspond to the enumeration used by gcc. A value of
111 // -1 indicates that the gcc number is undefined.
112 int DwarfNumber = N;
113}
114
115//===----------------------------------------------------------------------===//
Jim Laskey74ab9962005-10-19 19:51:16 +0000116// Pull in the common support for scheduling
117//
118include "../TargetSchedule.td"
119
Evan Chengd296a432005-12-14 22:02:59 +0000120class Predicate; // Forward def
Jim Laskey74ab9962005-10-19 19:51:16 +0000121
122//===----------------------------------------------------------------------===//
Chris Lattner6a7439f2003-08-03 18:18:31 +0000123// Instruction set description - These classes correspond to the C++ classes in
124// the Target/TargetInstrInfo.h file.
Chris Lattnere45b6992003-07-30 05:50:12 +0000125//
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000126class Instruction {
Chris Lattner1cabced72004-08-01 09:36:44 +0000127 string Name = ""; // The opcode string for this instruction
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000128 string Namespace = "";
129
Chris Lattnerfc24e832004-08-01 03:23:34 +0000130 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerfd689382004-08-01 04:40:43 +0000131 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerfc24e832004-08-01 03:23:34 +0000132
133 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
134 // otherwise, uninitialized.
135 list<dag> Pattern;
136
137 // The follow state will eventually be inferred automatically from the
138 // instruction pattern.
139
140 list<Register> Uses = []; // Default to using no non-operand registers
141 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000142
Evan Chengd296a432005-12-14 22:02:59 +0000143 // Predicates - List of predicates which will be turned into isel matching
144 // code.
145 list<Predicate> Predicates = [];
146
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000147 // These bits capture information about the high-level semantics of the
148 // instruction.
Chris Lattner6a561be2003-07-29 23:02:49 +0000149 bit isReturn = 0; // Is this instruction a return instruction?
150 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2ab11422004-07-31 02:07:07 +0000151 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000152 bit isCall = 0; // Is this instruction a call instruction?
Nate Begemanc762ab72004-09-28 21:29:00 +0000153 bit isLoad = 0; // Is this instruction a load instruction?
154 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000155 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner182db0c2005-01-02 02:27:48 +0000156 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
157 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner6a561be2003-07-29 23:02:49 +0000158 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner66522232004-09-28 18:34:14 +0000159 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnerc6a03382005-08-26 20:55:40 +0000160 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Evan Chenge8531382005-12-04 08:13:17 +0000161 bit hasCtrlDep = 0; // Does this instruction r/w ctrl-flow chains?
Evan Cheng14c53b42005-12-26 09:11:45 +0000162 bit noResults = 0; // Does this instruction produce no results?
Jim Laskey74ab9962005-10-19 19:51:16 +0000163
Chris Lattner12405742006-01-27 01:46:15 +0000164 InstrItinClass Itinerary = NoItinerary;// Execution steps used for scheduling.
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000165}
166
Evan Chengd296a432005-12-14 22:02:59 +0000167/// Predicates - These are extra conditionals which are turned into instruction
168/// selector matching code. Currently each predicate is just a string.
169class Predicate<string cond> {
170 string CondString = cond;
171}
172
173class Requires<list<Predicate> preds> {
174 list<Predicate> Predicates = preds;
175}
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000176
Chris Lattnerfd689382004-08-01 04:40:43 +0000177/// ops definition - This is just a simple marker used to identify the operands
178/// list for an instruction. This should be used like this:
179/// (ops R32:$dst, R32:$src) or something similar.
180def ops;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000181
Chris Lattner5cfa3772005-08-18 23:17:07 +0000182/// variable_ops definition - Mark this instruction as taking a variable number
183/// of operands.
184def variable_ops;
185
Chris Lattner6bd2d262004-08-11 01:53:34 +0000186/// Operand Types - These provide the built-in operand types that may be used
187/// by a target. Targets can optionally provide their own operand types as
188/// needed, though this should not be needed for RISC targets.
189class Operand<ValueType ty> {
Chris Lattner6bd2d262004-08-11 01:53:34 +0000190 ValueType Type = ty;
191 string PrintMethod = "printOperand";
Chris Lattner252d88c2005-11-19 07:00:10 +0000192 int NumMIOperands = 1;
193 dag MIOperandInfo = (ops);
Chris Lattner6bd2d262004-08-11 01:53:34 +0000194}
195
Chris Lattnerae0c2c752004-08-15 05:37:00 +0000196def i1imm : Operand<i1>;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000197def i8imm : Operand<i8>;
198def i16imm : Operand<i16>;
199def i32imm : Operand<i32>;
200def i64imm : Operand<i64>;
Chris Lattner6a7439f2003-08-03 18:18:31 +0000201
Chris Lattner6ffa5012004-08-14 22:50:53 +0000202// InstrInfo - This class should only be instantiated once to provide parameters
203// which are global to the the target machine.
204//
205class InstrInfo {
Chris Lattner6ffa5012004-08-14 22:50:53 +0000206 // If the target wants to associate some target-specific information with each
207 // instruction, it should provide these two lists to indicate how to assemble
208 // the target specific information into the 32 bits available.
209 //
210 list<string> TSFlagsFields = [];
211 list<int> TSFlagsShifts = [];
Misha Brukmandba1f62e2004-10-14 05:53:40 +0000212
213 // Target can specify its instructions in either big or little-endian formats.
214 // For instance, while both Sparc and PowerPC are big-endian platforms, the
215 // Sparc manual specifies its instructions in the format [31..0] (big), while
216 // PowerPC specifies them using the format [0..31] (little).
217 bit isLittleEndianEncoding = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000218}
219
Chris Lattner12405742006-01-27 01:46:15 +0000220// Standard Instructions.
221def PHI : Instruction {
222 let OperandList = (ops variable_ops);
223 let AsmString = "PHINODE";
224}
225def INLINEASM : Instruction {
226 let OperandList = (ops variable_ops);
227 let AsmString = "";
228}
229
Chris Lattner6ffa5012004-08-14 22:50:53 +0000230//===----------------------------------------------------------------------===//
231// AsmWriter - This class can be implemented by targets that need to customize
232// the format of the .s file writer.
233//
234// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
235// on X86 for example).
236//
237class AsmWriter {
238 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
239 // class. Generated AsmWriter classes are always prefixed with the target
240 // name.
241 string AsmWriterClassName = "AsmPrinter";
242
243 // InstFormatName - AsmWriters can specify the name of the format string to
244 // print instructions with.
245 string InstFormatName = "AsmString";
Chris Lattner42c43b22004-10-03 19:34:18 +0000246
247 // Variant - AsmWriters can be of multiple different variants. Variants are
248 // used to support targets that need to emit assembly code in ways that are
249 // mostly the same for different targets, but have minor differences in
250 // syntax. If the asmstring contains {|} characters in them, this integer
251 // will specify which alternative to use. For example "{x|y|z}" with Variant
252 // == 1, will expand to "y".
253 int Variant = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000254}
255def DefaultAsmWriter : AsmWriter;
256
257
Chris Lattner6a7439f2003-08-03 18:18:31 +0000258//===----------------------------------------------------------------------===//
259// Target - This class contains the "global" target information
260//
261class Target {
262 // CalleeSavedRegisters - As you might guess, this is a list of the callee
263 // saved registers for a target.
264 list<Register> CalleeSavedRegisters = [];
265
266 // PointerType - Specify the value type to be used to represent pointers in
267 // this target. Typically this is an i32 or i64 type.
268 ValueType PointerType;
269
Chris Lattner6ffa5012004-08-14 22:50:53 +0000270 // InstructionSet - Instruction set description for this target.
Chris Lattner6a7439f2003-08-03 18:18:31 +0000271 InstrInfo InstructionSet;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000272
Chris Lattner42c43b22004-10-03 19:34:18 +0000273 // AssemblyWriters - The AsmWriter instances available for this target.
274 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000275}
Chris Lattner0d74deb2003-08-04 21:07:37 +0000276
Chris Lattner0d74deb2003-08-04 21:07:37 +0000277//===----------------------------------------------------------------------===//
Jim Laskey97611002005-10-19 13:34:52 +0000278// SubtargetFeature - A characteristic of the chip set.
279//
Evan Chengd98701c2006-01-27 08:09:42 +0000280class SubtargetFeature<string n, string a, string v, string d> {
Jim Laskey97611002005-10-19 13:34:52 +0000281 // Name - Feature name. Used by command line (-mattr=) to determine the
282 // appropriate target chip.
283 //
284 string Name = n;
285
Jim Laskey53ad1102005-10-26 17:28:23 +0000286 // Attribute - Attribute to be set by feature.
287 //
288 string Attribute = a;
289
Evan Chengd98701c2006-01-27 08:09:42 +0000290 // Value - Value the attribute to be set to by feature.
291 //
292 string Value = v;
293
Jim Laskey97611002005-10-19 13:34:52 +0000294 // Desc - Feature description. Used by command line (-mattr=) to display help
295 // information.
296 //
297 string Desc = d;
298}
299
300//===----------------------------------------------------------------------===//
301// Processor chip sets - These values represent each of the chip sets supported
302// by the scheduler. Each Processor definition requires corresponding
303// instruction itineraries.
304//
305class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
306 // Name - Chip set name. Used by command line (-mcpu=) to determine the
307 // appropriate target chip.
308 //
309 string Name = n;
310
311 // ProcItin - The scheduling information for the target processor.
312 //
313 ProcessorItineraries ProcItin = pi;
314
315 // Features - list of
Jim Laskey9ed90322005-10-21 19:05:19 +0000316 list<SubtargetFeature> Features = f;
Jim Laskey97611002005-10-19 13:34:52 +0000317}
318
319//===----------------------------------------------------------------------===//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000320// Pull in the common support for DAG isel generation
Chris Lattner0d74deb2003-08-04 21:07:37 +0000321//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000322include "../TargetSelectionDAG.td"