blob: 0619f1fc3db5f9bab615e2c5f58d492c0b7c9760 [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "AMDGPUInstructionSelector.h"
15#include "AMDGPUInstrInfo.h"
16#include "AMDGPURegisterBankInfo.h"
17#include "AMDGPURegisterInfo.h"
18#include "AMDGPUSubtarget.h"
Tom Stellard1dc90202018-05-10 20:53:06 +000019#include "AMDGPUTargetMachine.h"
Matt Arsenaultb1cc4f52018-06-25 16:17:48 +000020#include "SIMachineFunctionInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000021#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard1dc90202018-05-10 20:53:06 +000022#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
23#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Aditya Nandakumar18b3f9d2018-01-17 19:31:33 +000024#include "llvm/CodeGen/GlobalISel/Utils.h"
Tom Stellardca166212017-01-30 21:56:46 +000025#include "llvm/CodeGen/MachineBasicBlock.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstr.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineRegisterInfo.h"
30#include "llvm/IR/Type.h"
31#include "llvm/Support/Debug.h"
32#include "llvm/Support/raw_ostream.h"
33
34#define DEBUG_TYPE "amdgpu-isel"
35
36using namespace llvm;
37
Tom Stellard1dc90202018-05-10 20:53:06 +000038#define GET_GLOBALISEL_IMPL
Tom Stellard5bfbae52018-07-11 20:59:01 +000039#define AMDGPUSubtarget GCNSubtarget
Tom Stellard1dc90202018-05-10 20:53:06 +000040#include "AMDGPUGenGlobalISel.inc"
41#undef GET_GLOBALISEL_IMPL
Tom Stellard5bfbae52018-07-11 20:59:01 +000042#undef AMDGPUSubtarget
Tom Stellard1dc90202018-05-10 20:53:06 +000043
Tom Stellardca166212017-01-30 21:56:46 +000044AMDGPUInstructionSelector::AMDGPUInstructionSelector(
Tom Stellard5bfbae52018-07-11 20:59:01 +000045 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
Tom Stellard1dc90202018-05-10 20:53:06 +000046 const AMDGPUTargetMachine &TM)
Tom Stellardca166212017-01-30 21:56:46 +000047 : InstructionSelector(), TII(*STI.getInstrInfo()),
Tom Stellard1dc90202018-05-10 20:53:06 +000048 TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
49 STI(STI),
50 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
51#define GET_GLOBALISEL_PREDICATES_INIT
52#include "AMDGPUGenGlobalISel.inc"
53#undef GET_GLOBALISEL_PREDICATES_INIT
54#define GET_GLOBALISEL_TEMPORARIES_INIT
55#include "AMDGPUGenGlobalISel.inc"
56#undef GET_GLOBALISEL_TEMPORARIES_INIT
Tom Stellard1dc90202018-05-10 20:53:06 +000057{
58}
59
60const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
Tom Stellardca166212017-01-30 21:56:46 +000061
Tom Stellard1e0edad2018-05-10 21:20:10 +000062bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
63 MachineBasicBlock *BB = I.getParent();
64 MachineFunction *MF = BB->getParent();
65 MachineRegisterInfo &MRI = MF->getRegInfo();
66 I.setDesc(TII.get(TargetOpcode::COPY));
67 for (const MachineOperand &MO : I.operands()) {
68 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
69 continue;
70
71 const TargetRegisterClass *RC =
72 TRI.getConstrainedRegClassForOperand(MO, MRI);
73 if (!RC)
74 continue;
75 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
76 }
77 return true;
78}
79
Tom Stellardca166212017-01-30 21:56:46 +000080MachineOperand
81AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
82 unsigned SubIdx) const {
83
84 MachineInstr *MI = MO.getParent();
85 MachineBasicBlock *BB = MO.getParent()->getParent();
86 MachineFunction *MF = BB->getParent();
87 MachineRegisterInfo &MRI = MF->getRegInfo();
88 unsigned DstReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
89
90 if (MO.isReg()) {
91 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
92 unsigned Reg = MO.getReg();
93 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
94 .addReg(Reg, 0, ComposedSubIdx);
95
96 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
97 MO.isKill(), MO.isDead(), MO.isUndef(),
98 MO.isEarlyClobber(), 0, MO.isDebug(),
99 MO.isInternalRead());
100 }
101
102 assert(MO.isImm());
103
104 APInt Imm(64, MO.getImm());
105
106 switch (SubIdx) {
107 default:
108 llvm_unreachable("do not know to split immediate with this sub index.");
109 case AMDGPU::sub0:
110 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
111 case AMDGPU::sub1:
112 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
113 }
114}
115
Tom Stellard390a5f42018-07-13 21:05:14 +0000116static int64_t getConstant(const MachineInstr *MI) {
117 return MI->getOperand(1).getCImm()->getSExtValue();
118}
119
Tom Stellardca166212017-01-30 21:56:46 +0000120bool AMDGPUInstructionSelector::selectG_ADD(MachineInstr &I) const {
121 MachineBasicBlock *BB = I.getParent();
122 MachineFunction *MF = BB->getParent();
123 MachineRegisterInfo &MRI = MF->getRegInfo();
124 unsigned Size = RBI.getSizeInBits(I.getOperand(0).getReg(), MRI, TRI);
125 unsigned DstLo = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
126 unsigned DstHi = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
127
128 if (Size != 64)
129 return false;
130
131 DebugLoc DL = I.getDebugLoc();
132
Tom Stellard124f5cc2017-01-31 15:24:11 +0000133 MachineOperand Lo1(getSubOperand64(I.getOperand(1), AMDGPU::sub0));
134 MachineOperand Lo2(getSubOperand64(I.getOperand(2), AMDGPU::sub0));
135
Tom Stellardca166212017-01-30 21:56:46 +0000136 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
Tom Stellard124f5cc2017-01-31 15:24:11 +0000137 .add(Lo1)
138 .add(Lo2);
139
140 MachineOperand Hi1(getSubOperand64(I.getOperand(1), AMDGPU::sub1));
141 MachineOperand Hi2(getSubOperand64(I.getOperand(2), AMDGPU::sub1));
Tom Stellardca166212017-01-30 21:56:46 +0000142
143 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
Tom Stellard124f5cc2017-01-31 15:24:11 +0000144 .add(Hi1)
145 .add(Hi2);
Tom Stellardca166212017-01-30 21:56:46 +0000146
147 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), I.getOperand(0).getReg())
148 .addReg(DstLo)
149 .addImm(AMDGPU::sub0)
150 .addReg(DstHi)
151 .addImm(AMDGPU::sub1);
152
153 for (MachineOperand &MO : I.explicit_operands()) {
154 if (!MO.isReg() || TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
155 continue;
156 RBI.constrainGenericRegister(MO.getReg(), AMDGPU::SReg_64RegClass, MRI);
157 }
158
159 I.eraseFromParent();
160 return true;
161}
162
Tom Stellard41f32192019-02-28 23:37:48 +0000163bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
164 MachineBasicBlock *BB = I.getParent();
165 MachineFunction *MF = BB->getParent();
166 MachineRegisterInfo &MRI = MF->getRegInfo();
167 assert(I.getOperand(2).getImm() % 32 == 0);
168 unsigned SubReg = TRI.getSubRegFromChannel(I.getOperand(2).getImm() / 32);
169 const DebugLoc &DL = I.getDebugLoc();
170 MachineInstr *Copy = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY),
171 I.getOperand(0).getReg())
172 .addReg(I.getOperand(1).getReg(), 0, SubReg);
173
174 for (const MachineOperand &MO : Copy->operands()) {
175 const TargetRegisterClass *RC =
176 TRI.getConstrainedRegClassForOperand(MO, MRI);
177 if (!RC)
178 continue;
179 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
180 }
181 I.eraseFromParent();
182 return true;
183}
184
Tom Stellardca166212017-01-30 21:56:46 +0000185bool AMDGPUInstructionSelector::selectG_GEP(MachineInstr &I) const {
186 return selectG_ADD(I);
187}
188
Tom Stellard3f1c6fe2018-06-21 23:38:20 +0000189bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
190 MachineBasicBlock *BB = I.getParent();
191 MachineFunction *MF = BB->getParent();
192 MachineRegisterInfo &MRI = MF->getRegInfo();
193 const MachineOperand &MO = I.getOperand(0);
194 const TargetRegisterClass *RC =
195 TRI.getConstrainedRegClassForOperand(MO, MRI);
196 if (RC)
197 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
198 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
199 return true;
200}
201
Tom Stellarda9284732018-06-14 19:26:37 +0000202bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I,
203 CodeGenCoverage &CoverageInfo) const {
204 unsigned IntrinsicID = I.getOperand(1).getIntrinsicID();
205
206 switch (IntrinsicID) {
207 default:
208 break;
Tom Stellardac684712018-07-13 22:16:03 +0000209 case Intrinsic::maxnum:
210 case Intrinsic::minnum:
Tom Stellarda9284732018-06-14 19:26:37 +0000211 case Intrinsic::amdgcn_cvt_pkrtz:
212 return selectImpl(I, CoverageInfo);
Matt Arsenaultb1cc4f52018-06-25 16:17:48 +0000213
214 case Intrinsic::amdgcn_kernarg_segment_ptr: {
215 MachineFunction *MF = I.getParent()->getParent();
216 MachineRegisterInfo &MRI = MF->getRegInfo();
217 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
218 const ArgDescriptor *InputPtrReg;
219 const TargetRegisterClass *RC;
220 const DebugLoc &DL = I.getDebugLoc();
221
222 std::tie(InputPtrReg, RC)
223 = MFI->getPreloadedValue(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
224 if (!InputPtrReg)
225 report_fatal_error("missing kernarg segment ptr");
226
227 BuildMI(*I.getParent(), &I, DL, TII.get(AMDGPU::COPY))
228 .add(I.getOperand(0))
229 .addReg(MRI.getLiveInVirtReg(InputPtrReg->getRegister()));
230 I.eraseFromParent();
231 return true;
232 }
Tom Stellarda9284732018-06-14 19:26:37 +0000233 }
234 return false;
235}
236
Tom Stellard390a5f42018-07-13 21:05:14 +0000237static MachineInstr *
238buildEXP(const TargetInstrInfo &TII, MachineInstr *Insert, unsigned Tgt,
239 unsigned Reg0, unsigned Reg1, unsigned Reg2, unsigned Reg3,
240 unsigned VM, bool Compr, unsigned Enabled, bool Done) {
241 const DebugLoc &DL = Insert->getDebugLoc();
242 MachineBasicBlock &BB = *Insert->getParent();
243 unsigned Opcode = Done ? AMDGPU::EXP_DONE : AMDGPU::EXP;
244 return BuildMI(BB, Insert, DL, TII.get(Opcode))
245 .addImm(Tgt)
246 .addReg(Reg0)
247 .addReg(Reg1)
248 .addReg(Reg2)
249 .addReg(Reg3)
250 .addImm(VM)
251 .addImm(Compr)
252 .addImm(Enabled);
253}
254
255bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
256 MachineInstr &I,
257 CodeGenCoverage &CoverageInfo) const {
258 MachineBasicBlock *BB = I.getParent();
259 MachineFunction *MF = BB->getParent();
260 MachineRegisterInfo &MRI = MF->getRegInfo();
261
262 unsigned IntrinsicID = I.getOperand(0).getIntrinsicID();
263 switch (IntrinsicID) {
264 case Intrinsic::amdgcn_exp: {
265 int64_t Tgt = getConstant(MRI.getVRegDef(I.getOperand(1).getReg()));
266 int64_t Enabled = getConstant(MRI.getVRegDef(I.getOperand(2).getReg()));
267 int64_t Done = getConstant(MRI.getVRegDef(I.getOperand(7).getReg()));
268 int64_t VM = getConstant(MRI.getVRegDef(I.getOperand(8).getReg()));
269
270 MachineInstr *Exp = buildEXP(TII, &I, Tgt, I.getOperand(3).getReg(),
271 I.getOperand(4).getReg(),
272 I.getOperand(5).getReg(),
273 I.getOperand(6).getReg(),
274 VM, false, Enabled, Done);
275
276 I.eraseFromParent();
277 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
278 }
279 case Intrinsic::amdgcn_exp_compr: {
280 const DebugLoc &DL = I.getDebugLoc();
281 int64_t Tgt = getConstant(MRI.getVRegDef(I.getOperand(1).getReg()));
282 int64_t Enabled = getConstant(MRI.getVRegDef(I.getOperand(2).getReg()));
283 unsigned Reg0 = I.getOperand(3).getReg();
284 unsigned Reg1 = I.getOperand(4).getReg();
285 unsigned Undef = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
286 int64_t Done = getConstant(MRI.getVRegDef(I.getOperand(5).getReg()));
287 int64_t VM = getConstant(MRI.getVRegDef(I.getOperand(6).getReg()));
288
289 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
290 MachineInstr *Exp = buildEXP(TII, &I, Tgt, Reg0, Reg1, Undef, Undef, VM,
291 true, Enabled, Done);
292
293 I.eraseFromParent();
294 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
295 }
296 }
297 return false;
298}
299
Tom Stellardca166212017-01-30 21:56:46 +0000300bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
301 MachineBasicBlock *BB = I.getParent();
Tom Stellard655fdd32018-05-11 23:12:49 +0000302 MachineFunction *MF = BB->getParent();
303 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellardca166212017-01-30 21:56:46 +0000304 DebugLoc DL = I.getDebugLoc();
Tom Stellard655fdd32018-05-11 23:12:49 +0000305 unsigned StoreSize = RBI.getSizeInBits(I.getOperand(0).getReg(), MRI, TRI);
306 unsigned Opcode;
Tom Stellardca166212017-01-30 21:56:46 +0000307
308 // FIXME: Select store instruction based on address space
Tom Stellard655fdd32018-05-11 23:12:49 +0000309 switch (StoreSize) {
310 default:
311 return false;
312 case 32:
313 Opcode = AMDGPU::FLAT_STORE_DWORD;
314 break;
315 case 64:
316 Opcode = AMDGPU::FLAT_STORE_DWORDX2;
317 break;
318 case 96:
319 Opcode = AMDGPU::FLAT_STORE_DWORDX3;
320 break;
321 case 128:
322 Opcode = AMDGPU::FLAT_STORE_DWORDX4;
323 break;
324 }
325
326 MachineInstr *Flat = BuildMI(*BB, &I, DL, TII.get(Opcode))
Tom Stellardca166212017-01-30 21:56:46 +0000327 .add(I.getOperand(1))
328 .add(I.getOperand(0))
Matt Arsenaultfd023142017-06-12 15:55:58 +0000329 .addImm(0) // offset
330 .addImm(0) // glc
331 .addImm(0); // slc
Tom Stellardca166212017-01-30 21:56:46 +0000332
Matt Arsenault47ccafe2017-05-11 17:38:33 +0000333
Tom Stellardca166212017-01-30 21:56:46 +0000334 // Now that we selected an opcode, we need to constrain the register
335 // operands to use appropriate classes.
336 bool Ret = constrainSelectedInstRegOperands(*Flat, TII, TRI, RBI);
337
338 I.eraseFromParent();
339 return Ret;
340}
341
342bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
343 MachineBasicBlock *BB = I.getParent();
344 MachineFunction *MF = BB->getParent();
345 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellarde182b282018-05-15 17:57:09 +0000346 MachineOperand &ImmOp = I.getOperand(1);
Tom Stellardca166212017-01-30 21:56:46 +0000347
Tom Stellarde182b282018-05-15 17:57:09 +0000348 // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
349 if (ImmOp.isFPImm()) {
350 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
351 ImmOp.ChangeToImmediate(Imm.getZExtValue());
352 } else if (ImmOp.isCImm()) {
353 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue());
354 }
355
356 unsigned DstReg = I.getOperand(0).getReg();
357 unsigned Size;
358 bool IsSgpr;
359 const RegisterBank *RB = MRI.getRegBankOrNull(I.getOperand(0).getReg());
360 if (RB) {
361 IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID;
362 Size = MRI.getType(DstReg).getSizeInBits();
363 } else {
364 const TargetRegisterClass *RC = TRI.getRegClassForReg(MRI, DstReg);
365 IsSgpr = TRI.isSGPRClass(RC);
Tom Stellarda91ce172018-05-21 17:49:31 +0000366 Size = TRI.getRegSizeInBits(*RC);
Tom Stellarde182b282018-05-15 17:57:09 +0000367 }
368
369 if (Size != 32 && Size != 64)
370 return false;
371
372 unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
Tom Stellardca166212017-01-30 21:56:46 +0000373 if (Size == 32) {
Tom Stellarde182b282018-05-15 17:57:09 +0000374 I.setDesc(TII.get(Opcode));
375 I.addImplicitDefUseOperands(*MF);
Tom Stellardca166212017-01-30 21:56:46 +0000376 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
377 }
378
Tom Stellardca166212017-01-30 21:56:46 +0000379 DebugLoc DL = I.getDebugLoc();
Tom Stellarde182b282018-05-15 17:57:09 +0000380 const TargetRegisterClass *RC = IsSgpr ? &AMDGPU::SReg_32_XM0RegClass :
381 &AMDGPU::VGPR_32RegClass;
382 unsigned LoReg = MRI.createVirtualRegister(RC);
383 unsigned HiReg = MRI.createVirtualRegister(RC);
384 const APInt &Imm = APInt(Size, I.getOperand(1).getImm());
Tom Stellardca166212017-01-30 21:56:46 +0000385
Tom Stellarde182b282018-05-15 17:57:09 +0000386 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
Tom Stellardca166212017-01-30 21:56:46 +0000387 .addImm(Imm.trunc(32).getZExtValue());
388
Tom Stellarde182b282018-05-15 17:57:09 +0000389 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
Tom Stellardca166212017-01-30 21:56:46 +0000390 .addImm(Imm.ashr(32).getZExtValue());
391
Tom Stellarde182b282018-05-15 17:57:09 +0000392 const MachineInstr *RS =
393 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
394 .addReg(LoReg)
395 .addImm(AMDGPU::sub0)
396 .addReg(HiReg)
397 .addImm(AMDGPU::sub1);
398
Tom Stellardca166212017-01-30 21:56:46 +0000399 // We can't call constrainSelectedInstRegOperands here, because it doesn't
400 // work for target independent opcodes
401 I.eraseFromParent();
Tom Stellarde182b282018-05-15 17:57:09 +0000402 const TargetRegisterClass *DstRC =
403 TRI.getConstrainedRegClassForOperand(RS->getOperand(0), MRI);
404 if (!DstRC)
405 return true;
406 return RBI.constrainGenericRegister(DstReg, *DstRC, MRI);
Tom Stellardca166212017-01-30 21:56:46 +0000407}
408
409static bool isConstant(const MachineInstr &MI) {
410 return MI.getOpcode() == TargetOpcode::G_CONSTANT;
411}
412
413void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
414 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
415
416 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
417
418 assert(PtrMI);
419
420 if (PtrMI->getOpcode() != TargetOpcode::G_GEP)
421 return;
422
423 GEPInfo GEPInfo(*PtrMI);
424
425 for (unsigned i = 1, e = 3; i < e; ++i) {
426 const MachineOperand &GEPOp = PtrMI->getOperand(i);
427 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
428 assert(OpDef);
429 if (isConstant(*OpDef)) {
430 // FIXME: Is it possible to have multiple Imm parts? Maybe if we
431 // are lacking other optimizations.
432 assert(GEPInfo.Imm == 0);
433 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
434 continue;
435 }
436 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
437 if (OpBank->getID() == AMDGPU::SGPRRegBankID)
438 GEPInfo.SgprParts.push_back(GEPOp.getReg());
439 else
440 GEPInfo.VgprParts.push_back(GEPOp.getReg());
441 }
442
443 AddrInfo.push_back(GEPInfo);
444 getAddrModeInfo(*PtrMI, MRI, AddrInfo);
445}
446
Tom Stellard79b5c382019-02-20 21:02:37 +0000447bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
Tom Stellardca166212017-01-30 21:56:46 +0000448 if (!MI.hasOneMemOperand())
449 return false;
450
451 const MachineMemOperand *MMO = *MI.memoperands_begin();
452 const Value *Ptr = MMO->getValue();
453
454 // UndefValue means this is a load of a kernel input. These are uniform.
455 // Sometimes LDS instructions have constant pointers.
456 // If Ptr is null, then that means this mem operand contains a
457 // PseudoSourceValue like GOT.
458 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
459 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
460 return true;
461
Matt Arsenault923712b2018-02-09 16:57:57 +0000462 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
463 return true;
464
Tom Stellardca166212017-01-30 21:56:46 +0000465 const Instruction *I = dyn_cast<Instruction>(Ptr);
466 return I && I->getMetadata("amdgpu.uniform");
467}
468
Tom Stellardca166212017-01-30 21:56:46 +0000469bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
470 for (const GEPInfo &GEPInfo : AddrInfo) {
471 if (!GEPInfo.VgprParts.empty())
472 return true;
473 }
474 return false;
475}
476
Tom Stellardca166212017-01-30 21:56:46 +0000477bool AMDGPUInstructionSelector::selectG_LOAD(MachineInstr &I) const {
478 MachineBasicBlock *BB = I.getParent();
479 MachineFunction *MF = BB->getParent();
480 MachineRegisterInfo &MRI = MF->getRegInfo();
481 DebugLoc DL = I.getDebugLoc();
482 unsigned DstReg = I.getOperand(0).getReg();
483 unsigned PtrReg = I.getOperand(1).getReg();
484 unsigned LoadSize = RBI.getSizeInBits(DstReg, MRI, TRI);
485 unsigned Opcode;
486
487 SmallVector<GEPInfo, 4> AddrInfo;
488
489 getAddrModeInfo(I, MRI, AddrInfo);
490
Tom Stellardca166212017-01-30 21:56:46 +0000491 switch (LoadSize) {
492 default:
493 llvm_unreachable("Load size not supported\n");
494 case 32:
495 Opcode = AMDGPU::FLAT_LOAD_DWORD;
496 break;
497 case 64:
498 Opcode = AMDGPU::FLAT_LOAD_DWORDX2;
499 break;
500 }
501
502 MachineInstr *Flat = BuildMI(*BB, &I, DL, TII.get(Opcode))
503 .add(I.getOperand(0))
504 .addReg(PtrReg)
Matt Arsenaultfd023142017-06-12 15:55:58 +0000505 .addImm(0) // offset
506 .addImm(0) // glc
507 .addImm(0); // slc
Tom Stellardca166212017-01-30 21:56:46 +0000508
509 bool Ret = constrainSelectedInstRegOperands(*Flat, TII, TRI, RBI);
510 I.eraseFromParent();
511 return Ret;
512}
513
Daniel Sandersf76f3152017-11-16 00:46:35 +0000514bool AMDGPUInstructionSelector::select(MachineInstr &I,
515 CodeGenCoverage &CoverageInfo) const {
Tom Stellardca166212017-01-30 21:56:46 +0000516
Tom Stellard7712ee82018-06-22 00:44:29 +0000517 if (!isPreISelGenericOpcode(I.getOpcode())) {
518 if (I.isCopy())
519 return selectCOPY(I);
Tom Stellardca166212017-01-30 21:56:46 +0000520 return true;
Tom Stellard7712ee82018-06-22 00:44:29 +0000521 }
Tom Stellardca166212017-01-30 21:56:46 +0000522
523 switch (I.getOpcode()) {
524 default:
Tom Stellard1dc90202018-05-10 20:53:06 +0000525 return selectImpl(I, CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +0000526 case TargetOpcode::G_ADD:
527 return selectG_ADD(I);
Tom Stellard7c650782018-10-05 04:34:09 +0000528 case TargetOpcode::G_INTTOPTR:
Tom Stellard1e0edad2018-05-10 21:20:10 +0000529 case TargetOpcode::G_BITCAST:
530 return selectCOPY(I);
Tom Stellardca166212017-01-30 21:56:46 +0000531 case TargetOpcode::G_CONSTANT:
Tom Stellarde182b282018-05-15 17:57:09 +0000532 case TargetOpcode::G_FCONSTANT:
Tom Stellardca166212017-01-30 21:56:46 +0000533 return selectG_CONSTANT(I);
Tom Stellard41f32192019-02-28 23:37:48 +0000534 case TargetOpcode::G_EXTRACT:
535 return selectG_EXTRACT(I);
Tom Stellardca166212017-01-30 21:56:46 +0000536 case TargetOpcode::G_GEP:
537 return selectG_GEP(I);
Tom Stellard3f1c6fe2018-06-21 23:38:20 +0000538 case TargetOpcode::G_IMPLICIT_DEF:
539 return selectG_IMPLICIT_DEF(I);
Tom Stellarda9284732018-06-14 19:26:37 +0000540 case TargetOpcode::G_INTRINSIC:
541 return selectG_INTRINSIC(I, CoverageInfo);
Tom Stellard390a5f42018-07-13 21:05:14 +0000542 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
543 return selectG_INTRINSIC_W_SIDE_EFFECTS(I, CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +0000544 case TargetOpcode::G_LOAD:
Tom Stellard79b5c382019-02-20 21:02:37 +0000545 if (selectImpl(I, CoverageInfo))
546 return true;
Tom Stellardca166212017-01-30 21:56:46 +0000547 return selectG_LOAD(I);
548 case TargetOpcode::G_STORE:
549 return selectG_STORE(I);
550 }
551 return false;
552}
Tom Stellard1dc90202018-05-10 20:53:06 +0000553
Tom Stellard26fac0f2018-06-22 02:54:57 +0000554InstructionSelector::ComplexRendererFns
555AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
556 return {{
557 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
558 }};
559
560}
561
Tom Stellard1dc90202018-05-10 20:53:06 +0000562///
563/// This will select either an SGPR or VGPR operand and will save us from
564/// having to write an extra tablegen pattern.
565InstructionSelector::ComplexRendererFns
566AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
567 return {{
568 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
569 }};
570}
Tom Stellarddcc95e92018-05-11 05:44:16 +0000571
572InstructionSelector::ComplexRendererFns
573AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
574 return {{
575 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
576 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // src0_mods
577 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
578 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
579 }};
580}
Tom Stellard9a653572018-06-22 02:34:29 +0000581InstructionSelector::ComplexRendererFns
582AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
583 return {{
584 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
585 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
586 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
587 }};
588}
Tom Stellard46bbbc32018-06-13 22:30:47 +0000589
590InstructionSelector::ComplexRendererFns
591AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
592 return {{
593 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
594 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
595 }};
596}
Tom Stellard79b5c382019-02-20 21:02:37 +0000597
598InstructionSelector::ComplexRendererFns
599AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
600 MachineRegisterInfo &MRI =
601 Root.getParent()->getParent()->getParent()->getRegInfo();
602
603 SmallVector<GEPInfo, 4> AddrInfo;
604 getAddrModeInfo(*Root.getParent(), MRI, AddrInfo);
605
606 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
607 return None;
608
609 const GEPInfo &GEPInfo = AddrInfo[0];
610
611 if (!AMDGPU::isLegalSMRDImmOffset(STI, GEPInfo.Imm))
612 return None;
613
614 unsigned PtrReg = GEPInfo.SgprParts[0];
615 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
616 return {{
617 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
618 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
619 }};
620}
621
622InstructionSelector::ComplexRendererFns
623AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
624 MachineRegisterInfo &MRI =
625 Root.getParent()->getParent()->getParent()->getRegInfo();
626
627 SmallVector<GEPInfo, 4> AddrInfo;
628 getAddrModeInfo(*Root.getParent(), MRI, AddrInfo);
629
630 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
631 return None;
632
633 const GEPInfo &GEPInfo = AddrInfo[0];
634 unsigned PtrReg = GEPInfo.SgprParts[0];
635 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
636 if (!isUInt<32>(EncodedImm))
637 return None;
638
639 return {{
640 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
641 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
642 }};
643}
644
645InstructionSelector::ComplexRendererFns
646AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
647 MachineInstr *MI = Root.getParent();
648 MachineBasicBlock *MBB = MI->getParent();
649 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
650
651 SmallVector<GEPInfo, 4> AddrInfo;
652 getAddrModeInfo(*MI, MRI, AddrInfo);
653
654 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
655 // then we can select all ptr + 32-bit offsets not just immediate offsets.
656 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
657 return None;
658
659 const GEPInfo &GEPInfo = AddrInfo[0];
660 if (!GEPInfo.Imm || !isUInt<32>(GEPInfo.Imm))
661 return None;
662
663 // If we make it this far we have a load with an 32-bit immediate offset.
664 // It is OK to select this using a sgpr offset, because we have already
665 // failed trying to select this load into one of the _IMM variants since
666 // the _IMM Patterns are considered before the _SGPR patterns.
667 unsigned PtrReg = GEPInfo.SgprParts[0];
668 unsigned OffsetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
669 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
670 .addImm(GEPInfo.Imm);
671 return {{
672 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
673 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
674 }};
675}