blob: d6a7759503c92b61036203bdb965eb1908952c91 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
37def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
38
39def COND_EQ : PatLeaf <
40 (cond),
41 [{switch(N->get()){{default: return false;
42 case ISD::SETOEQ: case ISD::SETUEQ:
43 case ISD::SETEQ: return true;}}}]
44>;
45
46def COND_NE : PatLeaf <
47 (cond),
48 [{switch(N->get()){{default: return false;
49 case ISD::SETONE: case ISD::SETUNE:
50 case ISD::SETNE: return true;}}}]
51>;
52def COND_GT : PatLeaf <
53 (cond),
54 [{switch(N->get()){{default: return false;
55 case ISD::SETOGT: case ISD::SETUGT:
56 case ISD::SETGT: return true;}}}]
57>;
58
59def COND_GE : PatLeaf <
60 (cond),
61 [{switch(N->get()){{default: return false;
62 case ISD::SETOGE: case ISD::SETUGE:
63 case ISD::SETGE: return true;}}}]
64>;
65
66def COND_LT : PatLeaf <
67 (cond),
68 [{switch(N->get()){{default: return false;
69 case ISD::SETOLT: case ISD::SETULT:
70 case ISD::SETLT: return true;}}}]
71>;
72
73def COND_LE : PatLeaf <
74 (cond),
75 [{switch(N->get()){{default: return false;
76 case ISD::SETOLE: case ISD::SETULE:
77 case ISD::SETLE: return true;}}}]
78>;
79
Christian Konigb19849a2013-02-21 15:17:04 +000080def COND_NULL : PatLeaf <
81 (cond),
82 [{return false;}]
83>;
84
Tom Stellard75aadc22012-12-11 21:25:42 +000085//===----------------------------------------------------------------------===//
86// Load/Store Pattern Fragments
87//===----------------------------------------------------------------------===//
88
Tom Stellard31209cc2013-07-15 19:00:09 +000089def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
90 LoadSDNode *L = cast<LoadSDNode>(N);
91 return L->getExtensionType() == ISD::ZEXTLOAD ||
92 L->getExtensionType() == ISD::EXTLOAD;
93}]>;
94
Tom Stellard33dd04b2013-07-23 01:47:52 +000095def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
96 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
97}]>;
98
Tom Stellard9f950332013-07-23 01:48:35 +000099def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000100 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
101}]>;
102
Tom Stellard33dd04b2013-07-23 01:47:52 +0000103def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000104 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
105}]>;
106
107def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
108 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
109}]>;
110
111def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard33dd04b2013-07-23 01:47:52 +0000112 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
113}]>;
114
115def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
116 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
117}]>;
118
119def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
120 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
121}]>;
122
Tom Stellard9f950332013-07-23 01:48:35 +0000123def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000124 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
125}]>;
126
Tom Stellard9f950332013-07-23 01:48:35 +0000127def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
128 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
129}]>;
130
131def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
132 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
133}]>;
134
Tom Stellard31209cc2013-07-15 19:00:09 +0000135def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
136 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
137}]>;
138
139def az_extloadi32_global : PatFrag<(ops node:$ptr),
140 (az_extloadi32 node:$ptr), [{
141 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
142}]>;
143
144def az_extloadi32_constant : PatFrag<(ops node:$ptr),
145 (az_extloadi32 node:$ptr), [{
146 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
147}]>;
148
Tom Stellardc026e8b2013-06-28 15:47:08 +0000149def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
150 return isLocalLoad(dyn_cast<LoadSDNode>(N));
151}]>;
152
153def local_store : PatFrag<(ops node:$val, node:$ptr),
154 (store node:$val, node:$ptr), [{
155 return isLocalStore(dyn_cast<StoreSDNode>(N));
156}]>;
157
Tom Stellard75aadc22012-12-11 21:25:42 +0000158class Constants {
159int TWO_PI = 0x40c90fdb;
160int PI = 0x40490fdb;
161int TWO_PI_INV = 0x3e22f983;
Michel Danzer8caa9042013-04-10 17:17:56 +0000162int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Tom Stellard75aadc22012-12-11 21:25:42 +0000163}
164def CONST : Constants;
165
166def FP_ZERO : PatLeaf <
167 (fpimm),
168 [{return N->getValueAPF().isZero();}]
169>;
170
171def FP_ONE : PatLeaf <
172 (fpimm),
173 [{return N->isExactlyValue(1.0);}]
174>;
175
Tom Stellard41fc7852013-07-23 01:48:42 +0000176def U24 : ComplexPattern<i32, 1, "SelectU24", [], []>;
177def I24 : ComplexPattern<i32, 1, "SelectI24", [], []>;
178
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000179let isCodeGenOnly = 1, isPseudo = 1 in {
180
181let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
183class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
184 (outs rc:$dst),
185 (ins rc:$src0),
186 "CLAMP $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000187 [(set f32:$dst, (int_AMDIL_clamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000188>;
189
190class FABS <RegisterClass rc> : AMDGPUShaderInst <
191 (outs rc:$dst),
192 (ins rc:$src0),
193 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000194 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000195>;
196
197class FNEG <RegisterClass rc> : AMDGPUShaderInst <
198 (outs rc:$dst),
199 (ins rc:$src0),
200 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000201 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000202>;
203
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000204} // usesCustomInserter = 1
205
206multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
207 ComplexPattern addrPat> {
208 def RegisterLoad : AMDGPUShaderInst <
209 (outs dstClass:$dst),
210 (ins addrClass:$addr, i32imm:$chan),
211 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000212 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000213 > {
214 let isRegisterLoad = 1;
215 }
216
217 def RegisterStore : AMDGPUShaderInst <
218 (outs),
219 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
220 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000221 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000222 > {
223 let isRegisterStore = 1;
224 }
225}
226
227} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000228
229/* Generic helper patterns for intrinsics */
230/* -------------------------------------- */
231
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000232class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
233 : Pat <
234 (fpow f32:$src0, f32:$src1),
235 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000236>;
237
238/* Other helper patterns */
239/* --------------------- */
240
241/* Extract element pattern */
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000242class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
243 SubRegIndex sub_reg>
244 : Pat<
245 (sub_type (vector_extract vec_type:$src, sub_idx)),
246 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000247>;
248
249/* Insert element pattern */
250class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000251 int sub_idx, SubRegIndex sub_reg>
252 : Pat <
253 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
254 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000255>;
256
257// Vector Build pattern
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000258class Vector1_Build <ValueType vecType, ValueType elemType,
259 RegisterClass rc> : Pat <
260 (vecType (build_vector elemType:$src)),
261 (vecType (COPY_TO_REGCLASS $src, rc))
Tom Stellard538ceeb2013-02-07 17:02:09 +0000262>;
263
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000264class Vector2_Build <ValueType vecType, ValueType elemType> : Pat <
265 (vecType (build_vector elemType:$sub0, elemType:$sub1)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000266 (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000267 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000268>;
269
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000270class Vector4_Build <ValueType vecType, ValueType elemType> : Pat <
271 (vecType (build_vector elemType:$x, elemType:$y, elemType:$z, elemType:$w)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000272 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000273 (vecType (IMPLICIT_DEF)), $x, sub0), $y, sub1), $z, sub2), $w, sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000274>;
275
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000276class Vector8_Build <ValueType vecType, ValueType elemType> : Pat <
277 (vecType (build_vector elemType:$sub0, elemType:$sub1,
278 elemType:$sub2, elemType:$sub3,
279 elemType:$sub4, elemType:$sub5,
280 elemType:$sub6, elemType:$sub7)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000281 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000282 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
283 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1),
284 $sub2, sub2), $sub3, sub3),
285 $sub4, sub4), $sub5, sub5),
286 $sub6, sub6), $sub7, sub7)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000287>;
288
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000289class Vector16_Build <ValueType vecType, ValueType elemType> : Pat <
290 (vecType (build_vector elemType:$sub0, elemType:$sub1,
291 elemType:$sub2, elemType:$sub3,
292 elemType:$sub4, elemType:$sub5,
293 elemType:$sub6, elemType:$sub7,
294 elemType:$sub8, elemType:$sub9,
295 elemType:$sub10, elemType:$sub11,
296 elemType:$sub12, elemType:$sub13,
297 elemType:$sub14, elemType:$sub15)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000298 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000299 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
300 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
301 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
302 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1),
303 $sub2, sub2), $sub3, sub3),
304 $sub4, sub4), $sub5, sub5),
305 $sub6, sub6), $sub7, sub7),
306 $sub8, sub8), $sub9, sub9),
307 $sub10, sub10), $sub11, sub11),
308 $sub12, sub12), $sub13, sub13),
309 $sub14, sub14), $sub15, sub15)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000310>;
311
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000312// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
313// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000314// bitconvert pattern
315class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
316 (dt (bitconvert (st rc:$src0))),
317 (dt rc:$src0)
318>;
319
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000320// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
321// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000322class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
323 (vt (AMDGPUdwordaddr (vt rc:$addr))),
324 (vt rc:$addr)
325>;
326
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000327// BFI_INT patterns
328
329multiclass BFIPatterns <Instruction BFI_INT> {
330
331 // Definition from ISA doc:
332 // (y & x) | (z & ~x)
333 def : Pat <
334 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
335 (BFI_INT $x, $y, $z)
336 >;
337
338 // SHA-256 Ch function
339 // z ^ (x & (y ^ z))
340 def : Pat <
341 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
342 (BFI_INT $x, $y, $z)
343 >;
344
345}
346
Tom Stellardeac65dd2013-05-03 17:21:20 +0000347// SHA-256 Ma patterns
348
349// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
350class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
351 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
352 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
353>;
354
Tom Stellard2b971eb2013-05-10 02:09:45 +0000355// Bitfield extract patterns
356
357def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
358def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
359 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
360
361class BFEPattern <Instruction BFE> : Pat <
362 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
363 (BFE $x, $y, $z)
364>;
365
Tom Stellard5643c4a2013-05-20 15:02:19 +0000366// rotr pattern
367class ROTRPattern <Instruction BIT_ALIGN> : Pat <
368 (rotr i32:$src0, i32:$src1),
369 (BIT_ALIGN $src0, $src0, $src1)
370>;
371
Tom Stellard41fc7852013-07-23 01:48:42 +0000372// 24-bit arithmetic patterns
373def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
374
375/*
376class UMUL24Pattern <Instruction UMUL24> : Pat <
377 (mul U24:$x, U24:$y),
378 (UMUL24 $x, $y)
379>;
380*/
381
Tom Stellard75aadc22012-12-11 21:25:42 +0000382include "R600Instructions.td"
383
384include "SIInstrInfo.td"
385