blob: 4aaee046d23ecf205a936fa47a18fcd307d02bd7 [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengbc7a0f442006-01-11 06:09:51 +000016#include "X86InstrBuilder.h"
Evan Chengf55b7382008-01-05 00:41:47 +000017#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000018#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000019#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000020#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner7c551262006-01-11 01:15:34 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000027#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/Instructions.h"
29#include "llvm/IR/Intrinsics.h"
30#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000031#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000033#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetOptions.h"
Robin Morisset880580b2014-10-07 23:53:57 +000037#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000038using namespace llvm;
39
Chandler Carruth84e68b22014-04-22 02:41:26 +000040#define DEBUG_TYPE "x86-isel"
41
Chris Lattner1ef9cd42006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattner655e7df2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000049 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
50 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000051 struct X86ISelAddressMode {
52 enum {
53 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000054 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000055 } BaseType;
56
Dan Gohman0fd54fb2010-04-29 23:30:41 +000057 // This is really a union, discriminated by BaseType!
58 SDValue Base_Reg;
59 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000060
61 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000062 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000063 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000064 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000065 const GlobalValue *GV;
66 const Constant *CP;
67 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000068 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000069 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000070 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
76 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
77 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000078
79 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000080 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000081 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000082 }
Chad Rosier24c19d22012-08-01 18:39:17 +000083
Chris Lattnerfea81da2009-06-27 04:16:01 +000084 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000085 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000086 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000087 }
Chad Rosier24c19d22012-08-01 18:39:17 +000088
Sanjay Patelb5723d02015-10-13 15:12:27 +000089 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000090 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
Chad Rosier24c19d22012-08-01 18:39:17 +000097
Chris Lattnerfea81da2009-06-27 04:16:01 +000098 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000101 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000102
Manman Ren19f49ac2012-09-11 22:23:19 +0000103#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesendafdbf72008-08-11 23:46:25 +0000104 void dump() {
David Greenedbdb1b22010-01-05 01:29:08 +0000105 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000106 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000107 if (Base_Reg.getNode())
Chad Rosier24c19d22012-08-01 18:39:17 +0000108 Base_Reg.getNode()->dump();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000109 else
David Greenedbdb1b22010-01-05 01:29:08 +0000110 dbgs() << "nul";
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000112 << " Scale" << Scale << '\n'
113 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000114 if (IndexReg.getNode())
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000115 IndexReg.getNode()->dump();
116 else
Chad Rosier24c19d22012-08-01 18:39:17 +0000117 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greenedbdb1b22010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greenedbdb1b22010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000131 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000133 else
David Greenedbdb1b22010-01-05 01:29:08 +0000134 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000135 dbgs() << " MCSym ";
136 if (MCSym)
137 dbgs() << MCSym;
138 else
139 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000140 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000141 }
Manman Ren742534c2012-09-06 19:06:06 +0000142#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000143 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000144}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000145
146namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000147 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000148 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000149 /// SelectionDAG operations.
150 ///
Craig Topper26eec092014-03-31 06:22:15 +0000151 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000152 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000153 /// make the right decision when generating code for different targets.
154 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000155
Sanjay Patelb5723d02015-10-13 15:12:27 +0000156 /// If true, selector should try to optimize for code size instead of
157 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000158 bool OptForSize;
159
Chris Lattner655e7df2005-11-16 01:54:32 +0000160 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000161 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Eric Christopher05b81972015-02-02 17:38:43 +0000162 : SelectionDAGISel(tm, OptLevel), OptForSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000163
Craig Topper2d9361e2014-03-09 07:44:38 +0000164 const char *getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000165 return "X86 DAG->DAG Instruction Selection";
166 }
167
Eric Christopher4f09c592014-05-22 01:53:26 +0000168 bool runOnMachineFunction(MachineFunction &MF) override {
169 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000170 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000171 SelectionDAGISel::runOnMachineFunction(MF);
172 return true;
173 }
174
Craig Topper2d9361e2014-03-09 07:44:38 +0000175 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000176
Craig Topper2d9361e2014-03-09 07:44:38 +0000177 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000178
Craig Topper2d9361e2014-03-09 07:44:38 +0000179 void PreprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000180
Jakob Stoklund Olesen08aede22010-09-03 00:35:18 +0000181 inline bool immSext8(SDNode *N) const {
182 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
183 }
184
Sanjay Patelb5723d02015-10-13 15:12:27 +0000185 // True if the 64-bit immediate fits in a 32-bit sign-extended field.
Jakob Stoklund Olesen08aede22010-09-03 00:35:18 +0000186 inline bool i64immSExt32(SDNode *N) const {
187 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
188 return (int64_t)v == (int32_t)v;
189 }
190
Chris Lattner655e7df2005-11-16 01:54:32 +0000191// Include the pieces autogenerated from the target description.
192#include "X86GenDAGISel.inc"
193
194 private:
Craig Topper2d9361e2014-03-09 07:44:38 +0000195 SDNode *Select(SDNode *N) override;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000196 SDNode *selectGather(SDNode *N, unsigned Opc);
197 SDNode *selectAtomicLoadArith(SDNode *Node, MVT NVT);
Chris Lattner655e7df2005-11-16 01:54:32 +0000198
Sanjay Patel85030aa2015-10-13 16:23:00 +0000199 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
200 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
201 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
202 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
203 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000204 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000205 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
206 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000207 SDValue &Scale, SDValue &Index, SDValue &Disp,
208 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000209 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000210 SDValue &Scale, SDValue &Index, SDValue &Disp,
211 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000212 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
213 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000214 SDValue &Scale, SDValue &Index, SDValue &Disp,
215 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000216 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000217 SDValue &Scale, SDValue &Index, SDValue &Disp,
218 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000219 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000220 SDValue &Scale, SDValue &Index, SDValue &Disp,
221 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000222 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000223 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000224 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000225 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000226 SDValue &NodeWithChain);
Chad Rosier24c19d22012-08-01 18:39:17 +0000227
Sanjay Patel85030aa2015-10-13 16:23:00 +0000228 bool tryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000229 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000230 SDValue &Index, SDValue &Disp,
231 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000232
Sanjay Patelb5723d02015-10-13 15:12:27 +0000233 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000234 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000235 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000236 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000237
Sanjay Patel85030aa2015-10-13 16:23:00 +0000238 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000239
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000240 inline void getAddressOperands(X86ISelAddressMode &AM, SDLoc DL,
241 SDValue &Base, SDValue &Scale,
242 SDValue &Index, SDValue &Disp,
243 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000244 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000245 ? CurDAG->getTargetFrameIndex(
246 AM.Base_FrameIndex,
247 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000248 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000249 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000250 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000251 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000252 // is 32-bit.
253 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000254 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000255 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000256 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000257 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000258 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000259 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000260 else if (AM.ES) {
261 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000262 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000263 } else if (AM.MCSym) {
264 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
265 assert(AM.SymbolFlags == 0 && "oo");
266 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000267 } else if (AM.JT != -1) {
268 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000269 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000270 } else if (AM.BlockAddr)
271 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
272 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000273 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000274 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000275
276 if (AM.Segment.getNode())
277 Segment = AM.Segment;
278 else
Owen Anderson9f944592009-08-11 20:47:22 +0000279 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000280 }
281
Michael Kuperstein243c0732015-08-11 14:10:58 +0000282 // Utility function to determine whether we should avoid selecting
283 // immediate forms of instructions for better code size or not.
284 // At a high level, we'd like to avoid such instructions when
285 // we have similar constants used within the same basic block
286 // that can be kept in a register.
287 //
288 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
289 uint32_t UseCount = 0;
290
291 // Do not want to hoist if we're not optimizing for size.
292 // TODO: We'd like to remove this restriction.
293 // See the comment in X86InstrInfo.td for more info.
294 if (!OptForSize)
295 return false;
296
297 // Walk all the users of the immediate.
298 for (SDNode::use_iterator UI = N->use_begin(),
299 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
300
301 SDNode *User = *UI;
302
303 // This user is already selected. Count it as a legitimate use and
304 // move on.
305 if (User->isMachineOpcode()) {
306 UseCount++;
307 continue;
308 }
309
310 // We want to count stores of immediates as real uses.
311 if (User->getOpcode() == ISD::STORE &&
312 User->getOperand(1).getNode() == N) {
313 UseCount++;
314 continue;
315 }
316
317 // We don't currently match users that have > 2 operands (except
318 // for stores, which are handled above)
319 // Those instruction won't match in ISEL, for now, and would
320 // be counted incorrectly.
321 // This may change in the future as we add additional instruction
322 // types.
323 if (User->getNumOperands() != 2)
324 continue;
325
326 // Immediates that are used for offsets as part of stack
327 // manipulation should be left alone. These are typically
328 // used to indicate SP offsets for argument passing and
329 // will get pulled into stores/pushes (implicitly).
330 if (User->getOpcode() == X86ISD::ADD ||
331 User->getOpcode() == ISD::ADD ||
332 User->getOpcode() == X86ISD::SUB ||
333 User->getOpcode() == ISD::SUB) {
334
335 // Find the other operand of the add/sub.
336 SDValue OtherOp = User->getOperand(0);
337 if (OtherOp.getNode() == N)
338 OtherOp = User->getOperand(1);
339
340 // Don't count if the other operand is SP.
341 RegisterSDNode *RegNode;
342 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
343 (RegNode = dyn_cast_or_null<RegisterSDNode>(
344 OtherOp->getOperand(1).getNode())))
345 if ((RegNode->getReg() == X86::ESP) ||
346 (RegNode->getReg() == X86::RSP))
347 continue;
348 }
349
350 // ... otherwise, count this and move on.
351 UseCount++;
352 }
353
354 // If we have more than 1 use, then recommend for hoisting.
355 return (UseCount > 1);
356 }
357
Sanjay Patelb5723d02015-10-13 15:12:27 +0000358 /// Return a target constant with the specified value of type i8.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000359 inline SDValue getI8Imm(unsigned Imm, SDLoc DL) {
360 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000361 }
362
Sanjay Patelb5723d02015-10-13 15:12:27 +0000363 /// Return a target constant with the specified value, of type i32.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000364 inline SDValue getI32Imm(unsigned Imm, SDLoc DL) {
365 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000366 }
Evan Chengd49cc362006-02-10 22:24:32 +0000367
Sanjay Patelb5723d02015-10-13 15:12:27 +0000368 /// Return an SDNode that returns the value of the global base register.
369 /// Output instructions required to initialize the global base register,
370 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000371 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000372
Sanjay Patelb5723d02015-10-13 15:12:27 +0000373 /// Return a reference to the TargetMachine, casted to the target-specific
374 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000375 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000376 return static_cast<const X86TargetMachine &>(TM);
377 }
378
Sanjay Patelb5723d02015-10-13 15:12:27 +0000379 /// Return a reference to the TargetInstrInfo, casted to the target-specific
380 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000381 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000382 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000383 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000384
385 /// \brief Address-mode matching performs shift-of-and to and-of-shift
386 /// reassociation in order to expose more scaled addressing
387 /// opportunities.
388 bool ComplexPatternFuncMutatesDAG() const override {
389 return true;
390 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000391 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000392}
Chris Lattner655e7df2005-11-16 01:54:32 +0000393
Evan Cheng72bb66a2006-08-08 00:31:00 +0000394
Evan Cheng5e73ff22010-02-15 19:41:07 +0000395bool
396X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000397 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000398
Evan Cheng5e73ff22010-02-15 19:41:07 +0000399 if (!N.hasOneUse())
400 return false;
401
402 if (N.getOpcode() != ISD::LOAD)
403 return true;
404
405 // If N is a load, do additional profitability checks.
406 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000407 switch (U->getOpcode()) {
408 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000409 case X86ISD::ADD:
410 case X86ISD::SUB:
411 case X86ISD::AND:
412 case X86ISD::XOR:
413 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000414 case ISD::ADD:
415 case ISD::ADDC:
416 case ISD::ADDE:
417 case ISD::AND:
418 case ISD::OR:
419 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000420 SDValue Op1 = U->getOperand(1);
421
Evan Cheng83bdb382008-11-27 00:49:46 +0000422 // If the other operand is a 8-bit immediate we should fold the immediate
423 // instead. This reduces code size.
424 // e.g.
425 // movl 4(%esp), %eax
426 // addl $4, %eax
427 // vs.
428 // movl $4, %eax
429 // addl 4(%esp), %eax
430 // The former is 2 bytes shorter. In case where the increment is 1, then
431 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000432 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000433 if (Imm->getAPIntValue().isSignedIntN(8))
434 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000435
436 // If the other operand is a TLS address, we should fold it instead.
437 // This produces
438 // movl %gs:0, %eax
439 // leal i@NTPOFF(%eax), %eax
440 // instead of
441 // movl $i@NTPOFF, %eax
442 // addl %gs:0, %eax
443 // if the block also has an access to a second TLS address this will save
444 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000445 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000446 if (Op1.getOpcode() == X86ISD::Wrapper) {
447 SDValue Val = Op1.getOperand(0);
448 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
449 return false;
450 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000451 }
452 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000453 }
454
455 return true;
456}
457
Sanjay Patelb5723d02015-10-13 15:12:27 +0000458/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000459/// load's chain operand and move load below the call's chain operand.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000460static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
Evan Cheng214156c2012-10-02 23:49:13 +0000461 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000462 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000463 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000464 if (Chain.getNode() == Load.getNode())
465 Ops.push_back(Load.getOperand(0));
466 else {
467 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000468 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000469 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
470 if (Chain.getOperand(i).getNode() == Load.getNode())
471 Ops.push_back(Load.getOperand(0));
472 else
473 Ops.push_back(Chain.getOperand(i));
474 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000475 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000476 Ops.clear();
477 Ops.push_back(NewChain);
478 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000479 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000480 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000481 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000482 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000483
Evan Chengf00f1e52008-08-25 21:27:18 +0000484 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000485 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000486 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000487 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000488}
489
Sanjay Patelb5723d02015-10-13 15:12:27 +0000490/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000491/// moved below CALLSEQ_START and the chains leading up to the call.
492/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000493/// In the case of a tail call, there isn't a callseq node between the call
494/// chain and the load.
495static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000496 // The transformation is somewhat dangerous if the call's chain was glued to
497 // the call. After MoveBelowOrigChain the load is moved between the call and
498 // the chain, this can create a cycle if the load is not folded. So it is
499 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000500 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000501 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000502 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000503 if (!LD ||
504 LD->isVolatile() ||
505 LD->getAddressingMode() != ISD::UNINDEXED ||
506 LD->getExtensionType() != ISD::NON_EXTLOAD)
507 return false;
508
509 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000510 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000511 if (!Chain.hasOneUse())
512 return false;
513 Chain = Chain.getOperand(0);
514 }
Evan Chengd703df62010-03-14 03:48:46 +0000515
516 if (!Chain.getNumOperands())
517 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000518 // Since we are not checking for AA here, conservatively abort if the chain
519 // writes to memory. It's not safe to move the callee (a load) across a store.
520 if (isa<MemSDNode>(Chain.getNode()) &&
521 cast<MemSDNode>(Chain.getNode())->writeMem())
522 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000523 if (Chain.getOperand(0).getNode() == Callee.getNode())
524 return true;
525 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000526 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
527 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000528 return true;
529 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000530}
531
Chris Lattner8d637042010-03-02 23:12:51 +0000532void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner82cc5332010-03-04 01:43:43 +0000533 // OptForSize is used in pattern predicates that isel is matching.
Sanjay Patel68b03252015-08-10 16:47:47 +0000534 OptForSize = MF->getFunction()->optForSize();
Chad Rosier24c19d22012-08-01 18:39:17 +0000535
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000536 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
537 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000538 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000539
Evan Chengd703df62010-03-14 03:48:46 +0000540 if (OptLevel != CodeGenOpt::None &&
Michael Liao96b42602013-03-28 23:13:21 +0000541 // Only does this when target favors doesn't favor register indirect
542 // call.
543 ((N->getOpcode() == X86ISD::CALL && !Subtarget->callRegIndirect()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000544 (N->getOpcode() == X86ISD::TC_RETURN &&
Nick Lewyckyf41a80e2013-01-13 19:03:55 +0000545 // Only does this if load can be folded into TC_RETURN.
Evan Cheng847ad442012-10-05 01:48:22 +0000546 (Subtarget->is64Bit() ||
547 getTargetMachine().getRelocationModel() != Reloc::PIC_)))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000548 /// Also try moving call address load from outside callseq_start to just
549 /// before the call to allow it to be folded.
550 ///
551 /// [Load chain]
552 /// ^
553 /// |
554 /// [Load]
555 /// ^ ^
556 /// | |
557 /// / \--
558 /// / |
559 ///[CALLSEQ_START] |
560 /// ^ |
561 /// | |
562 /// [LOAD/C2Reg] |
563 /// | |
564 /// \ /
565 /// \ /
566 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000567 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000568 SDValue Chain = N->getOperand(0);
569 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000570 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000571 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000572 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000573 ++NumLoadMoved;
574 continue;
575 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000576
Chris Lattner8d637042010-03-02 23:12:51 +0000577 // Lower fpround and fpextend nodes that target the FP stack to be store and
578 // load to the stack. This is a gross hack. We would like to simply mark
579 // these as being illegal, but when we do that, legalize produces these when
580 // it expands calls, then expands these in the same legalize pass. We would
581 // like dag combine to be able to hack on these between the call expansion
582 // and the node legalization. As such this pass basically does "really
583 // late" legalization of these inline with the X86 isel pass.
584 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000585 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
586 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000587
Craig Topper83e042a2013-08-15 05:57:07 +0000588 MVT SrcVT = N->getOperand(0).getSimpleValueType();
589 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000590
591 // If any of the sources are vectors, no fp stack involved.
592 if (SrcVT.isVector() || DstVT.isVector())
593 continue;
594
595 // If the source and destination are SSE registers, then this is a legal
596 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000597 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000598 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000599 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
600 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000601 if (SrcIsSSE && DstIsSSE)
602 continue;
603
Chris Lattnerd587e582008-03-09 07:05:32 +0000604 if (!SrcIsSSE && !DstIsSSE) {
605 // If this is an FPStack extension, it is a noop.
606 if (N->getOpcode() == ISD::FP_EXTEND)
607 continue;
608 // If this is a value-preserving FPStack truncation, it is a noop.
609 if (N->getConstantOperandVal(1))
610 continue;
611 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000612
Chris Lattnera91f77e2008-01-24 08:07:48 +0000613 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
614 // FPStack has extload and truncstore. SSE can fold direct loads into other
615 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000616 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000617 if (N->getOpcode() == ISD::FP_ROUND)
618 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
619 else
620 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000621
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000622 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000623 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000624
Chris Lattnera91f77e2008-01-24 08:07:48 +0000625 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesen14f2d9d2009-02-03 21:48:12 +0000626 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000627 N->getOperand(0),
Chris Lattner3d178ed2010-09-21 17:04:51 +0000628 MemTmp, MachinePointerInfo(), MemVT,
David Greenecbd39c52010-02-15 16:57:43 +0000629 false, false, 0);
Stuart Hastings81c43062011-02-16 16:23:55 +0000630 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Chris Lattner3d178ed2010-09-21 17:04:51 +0000631 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000632 MemVT, false, false, false, 0);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000633
634 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
635 // extload we created. This will cause general havok on the dag because
636 // anything below the conversion could be folded into other existing nodes.
637 // To avoid invalidating 'I', back it up to the convert node.
638 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000639 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000640
Chris Lattnera91f77e2008-01-24 08:07:48 +0000641 // Now that we did that, the node is dead. Increment the iterator to the
642 // next node to process, then delete N.
643 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000644 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000645 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000646}
647
Chris Lattner655e7df2005-11-16 01:54:32 +0000648
Sanjay Patelb5723d02015-10-13 15:12:27 +0000649/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000650void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000651 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000652 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000653 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000654
655 TargetLowering::CallLoweringInfo CLI(*CurDAG);
656 CLI.setChain(CurDAG->getRoot())
657 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000658 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
David Majnemerd5ab35f2015-02-21 05:49:45 +0000659 std::move(Args), 0);
660 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
661 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
662 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000663 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000664}
665
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000666void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000667 // If this is main, emit special code for main.
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000668 if (const Function *Fn = MF->getFunction())
669 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
Sanjay Patel85030aa2015-10-13 16:23:00 +0000670 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000671}
672
Eli Friedman344ec792011-07-13 21:29:53 +0000673static bool isDispSafeForFrameIndex(int64_t Val) {
674 // On 64-bit platforms, we can run into an issue where a frame index
675 // includes a displacement that, when added to the explicit displacement,
676 // will overflow the displacement field. Assuming that the frame index
677 // displacement fits into a 31-bit integer (which is only slightly more
678 // aggressive than the current fundamental assumption that it fits into
679 // a 32-bit integer), a 31-bit disp should always be safe.
680 return isInt<31>(Val);
681}
682
Sanjay Patel85030aa2015-10-13 16:23:00 +0000683bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000684 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000685 // Cannot combine ExternalSymbol displacements with integer offsets.
Rafael Espindola36b718f2015-06-22 17:46:53 +0000686 if (Offset != 0 && (AM.ES || AM.MCSym))
Reid Kleckner9dad2272015-05-04 23:22:36 +0000687 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000688 int64_t Val = AM.Disp + Offset;
689 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000690 if (Subtarget->is64Bit()) {
691 if (!X86::isOffsetSuitableForCodeModel(Val, M,
692 AM.hasSymbolicDisplacement()))
693 return true;
694 // In addition to the checks required for a register base, check that
695 // we do not try to use an unsafe Disp with a frame index.
696 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
697 !isDispSafeForFrameIndex(Val))
698 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000699 }
Eli Friedman344ec792011-07-13 21:29:53 +0000700 AM.Disp = Val;
701 return false;
702
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000703}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000704
Sanjay Patel85030aa2015-10-13 16:23:00 +0000705bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000706 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000707
Chris Lattner8a236b62010-09-22 04:39:11 +0000708 // load gs:0 -> GS segment register.
709 // load fs:0 -> FS segment register.
710 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000711 // This optimization is valid because the GNU TLS model defines that
712 // gs:0 (or fs:0 on X86-64) contains its own address.
713 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000714 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000715 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
David Chisnall5b8c1682012-07-24 20:04:16 +0000716 Subtarget->isTargetLinux())
Chris Lattner8a236b62010-09-22 04:39:11 +0000717 switch (N->getPointerInfo().getAddrSpace()) {
718 case 256:
719 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
720 return false;
721 case 257:
722 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
723 return false;
724 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000725
Rafael Espindola3b2df102009-04-08 21:14:34 +0000726 return true;
727}
728
Sanjay Patelb5723d02015-10-13 15:12:27 +0000729/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
730/// mode. These wrap things that will resolve down into a symbol reference.
731/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000732bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000733 // If the addressing mode already has a symbol as the displacement, we can
734 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000735 if (AM.hasSymbolicDisplacement())
736 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000737
738 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000739 CodeModel::Model M = TM.getCodeModel();
740
Chris Lattnerfea81da2009-06-27 04:16:01 +0000741 // Handle X86-64 rip-relative addresses. We check this before checking direct
742 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000743 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000744 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
745 // they cannot be folded into immediate fields.
746 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000747 (M == CodeModel::Small || M == CodeModel::Kernel)) {
748 // Base and index reg must be 0 in order to use %rip as base.
749 if (AM.hasBaseOrIndexReg())
750 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000751 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000752 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000753 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000754 AM.SymbolFlags = G->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000755 if (foldOffsetIntoAddress(G->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000756 AM = Backup;
757 return true;
758 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000759 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000760 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000761 AM.CP = CP->getConstVal();
762 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000763 AM.SymbolFlags = CP->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000764 if (foldOffsetIntoAddress(CP->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000765 AM = Backup;
766 return true;
767 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000768 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
769 AM.ES = S->getSymbol();
770 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000771 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
772 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000773 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000774 AM.JT = J->getIndex();
775 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000776 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
777 X86ISelAddressMode Backup = AM;
778 AM.BlockAddr = BA->getBlockAddress();
779 AM.SymbolFlags = BA->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000780 if (foldOffsetIntoAddress(BA->getOffset(), AM)) {
Michael Liaoabb87d42012-09-12 21:43:09 +0000781 AM = Backup;
782 return true;
783 }
784 } else
785 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000786
Chris Lattnerfea81da2009-06-27 04:16:01 +0000787 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000788 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000789 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000790 }
791
792 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000793 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
794 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000795 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000796 M == CodeModel::Small || M == CodeModel::Kernel) {
797 assert(N.getOpcode() != X86ISD::WrapperRIP &&
798 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000799 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
800 AM.GV = G->getGlobal();
801 AM.Disp += G->getOffset();
802 AM.SymbolFlags = G->getTargetFlags();
803 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
804 AM.CP = CP->getConstVal();
805 AM.Align = CP->getAlignment();
806 AM.Disp += CP->getOffset();
807 AM.SymbolFlags = CP->getTargetFlags();
808 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
809 AM.ES = S->getSymbol();
810 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000811 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
812 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000813 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000814 AM.JT = J->getIndex();
815 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000816 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
817 AM.BlockAddr = BA->getBlockAddress();
818 AM.Disp += BA->getOffset();
819 AM.SymbolFlags = BA->getTargetFlags();
820 } else
821 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000822 return false;
823 }
824
825 return true;
826}
827
Sanjay Patelb5723d02015-10-13 15:12:27 +0000828/// Add the specified node to the specified addressing mode, returning true if
829/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000830bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
831 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000832 return true;
833
834 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
835 // a smaller encoding and avoids a scaled-index.
836 if (AM.Scale == 2 &&
837 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000838 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000839 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +0000840 AM.Scale = 1;
841 }
842
Dan Gohman05046082009-08-20 18:23:44 +0000843 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
844 // because it has a smaller encoding.
845 // TODO: Which other code models can use this?
846 if (TM.getCodeModel() == CodeModel::Small &&
847 Subtarget->is64Bit() &&
848 AM.Scale == 1 &&
849 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000850 AM.Base_Reg.getNode() == nullptr &&
851 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +0000852 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +0000853 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000854 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +0000855
Dan Gohman824ab402009-07-22 23:26:55 +0000856 return false;
857}
858
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000859// Insert a node into the DAG at least before the Pos node's position. This
860// will reposition the node as needed, and will assign it a node ID that is <=
861// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
862// IDs! The selection DAG must no longer depend on their uniqueness when this
863// is used.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000864static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000865 if (N.getNode()->getNodeId() == -1 ||
866 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000867 DAG.RepositionNode(Pos.getNode()->getIterator(), N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000868 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
869 }
870}
871
Adam Nemet0c7caf42014-09-16 17:14:10 +0000872// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
873// safe. This allows us to convert the shift and and into an h-register
874// extract and a scaled index. Returns false if the simplification is
875// performed.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000876static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
Chandler Carruth51d30762012-01-11 08:48:20 +0000877 uint64_t Mask,
878 SDValue Shift, SDValue X,
879 X86ISelAddressMode &AM) {
880 if (Shift.getOpcode() != ISD::SRL ||
881 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
882 !Shift.hasOneUse())
883 return true;
884
885 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
886 if (ScaleLog <= 0 || ScaleLog >= 4 ||
887 Mask != (0xffu << ScaleLog))
888 return true;
889
Craig Topper83e042a2013-08-15 05:57:07 +0000890 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000891 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000892 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
893 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +0000894 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
895 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000896 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +0000897 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
898
Chandler Carrutheb21da02012-01-12 01:34:44 +0000899 // Insert the new nodes into the topological ordering. We must do this in
900 // a valid topological ordering as nothing is going to go back and re-sort
901 // these nodes. We continually insert before 'N' in sequence as this is
902 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
903 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000904 insertDAGNode(DAG, N, Eight);
905 insertDAGNode(DAG, N, Srl);
906 insertDAGNode(DAG, N, NewMask);
907 insertDAGNode(DAG, N, And);
908 insertDAGNode(DAG, N, ShlCount);
909 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +0000910 DAG.ReplaceAllUsesWith(N, Shl);
911 AM.IndexReg = And;
912 AM.Scale = (1 << ScaleLog);
913 return false;
914}
915
Chandler Carruthaa01e662012-01-11 09:35:00 +0000916// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
917// allows us to fold the shift into this addressing mode. Returns false if the
918// transform succeeded.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000919static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
Chandler Carruthaa01e662012-01-11 09:35:00 +0000920 uint64_t Mask,
921 SDValue Shift, SDValue X,
922 X86ISelAddressMode &AM) {
923 if (Shift.getOpcode() != ISD::SHL ||
924 !isa<ConstantSDNode>(Shift.getOperand(1)))
925 return true;
926
927 // Not likely to be profitable if either the AND or SHIFT node has more
928 // than one use (unless all uses are for address computation). Besides,
929 // isel mechanism requires their node ids to be reused.
930 if (!N.hasOneUse() || !Shift.hasOneUse())
931 return true;
932
933 // Verify that the shift amount is something we can fold.
934 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
935 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
936 return true;
937
Craig Topper83e042a2013-08-15 05:57:07 +0000938 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000939 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000940 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000941 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
942 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
943
Chandler Carrutheb21da02012-01-12 01:34:44 +0000944 // Insert the new nodes into the topological ordering. We must do this in
945 // a valid topological ordering as nothing is going to go back and re-sort
946 // these nodes. We continually insert before 'N' in sequence as this is
947 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
948 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000949 insertDAGNode(DAG, N, NewMask);
950 insertDAGNode(DAG, N, NewAnd);
951 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000952 DAG.ReplaceAllUsesWith(N, NewShift);
953
954 AM.Scale = 1 << ShiftAmt;
955 AM.IndexReg = NewAnd;
956 return false;
957}
958
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000959// Implement some heroics to detect shifts of masked values where the mask can
960// be replaced by extending the shift and undoing that in the addressing mode
961// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
962// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
963// the addressing mode. This results in code such as:
964//
965// int f(short *y, int *lookup_table) {
966// ...
967// return *y + lookup_table[*y >> 11];
968// }
969//
970// Turning into:
971// movzwl (%rdi), %eax
972// movl %eax, %ecx
973// shrl $11, %ecx
974// addl (%rsi,%rcx,4), %eax
975//
976// Instead of:
977// movzwl (%rdi), %eax
978// movl %eax, %ecx
979// shrl $9, %ecx
980// andl $124, %rcx
981// addl (%rsi,%rcx), %eax
982//
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000983// Note that this function assumes the mask is provided as a mask *after* the
984// value is shifted. The input chain may or may not match that, but computing
985// such a mask is trivial.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000986static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000987 uint64_t Mask,
988 SDValue Shift, SDValue X,
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000989 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000990 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
991 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000992 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000993
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000994 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000995 unsigned MaskLZ = countLeadingZeros(Mask);
996 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000997
998 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000999 // from the trailing zeros of the mask.
1000 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001001
1002 // There is nothing we can do here unless the mask is removing some bits.
1003 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1004 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1005
1006 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001007 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001008
1009 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001010 // Also scale it down based on the size of the shift.
Craig Topper83e042a2013-08-15 05:57:07 +00001011 MaskLZ -= (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001012
1013 // The final check is to ensure that any masked out high bits of X are
1014 // already known to be zero. Otherwise, the mask has a semantic impact
1015 // other than masking out a couple of low bits. Unfortunately, because of
1016 // the mask, zero extensions will be removed from operands in some cases.
1017 // This code works extra hard to look through extensions because we can
1018 // replace them with zero extensions cheaply if necessary.
1019 bool ReplacingAnyExtend = false;
1020 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001021 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1022 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001023 // Assume that we'll replace the any-extend with a zero-extend, and
1024 // narrow the search to the extended value.
1025 X = X.getOperand(0);
1026 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1027 ReplacingAnyExtend = true;
1028 }
Craig Topper83e042a2013-08-15 05:57:07 +00001029 APInt MaskedHighBits =
1030 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001031 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001032 DAG.computeKnownBits(X, KnownZero, KnownOne);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001033 if (MaskedHighBits != KnownZero) return true;
1034
1035 // We've identified a pattern that can be transformed into a single shift
1036 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001037 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001038 if (ReplacingAnyExtend) {
1039 assert(X.getValueType() != VT);
1040 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001041 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001042 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001043 X = NewX;
1044 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001045 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001046 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001047 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001048 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001049 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001050
1051 // Insert the new nodes into the topological ordering. We must do this in
1052 // a valid topological ordering as nothing is going to go back and re-sort
1053 // these nodes. We continually insert before 'N' in sequence as this is
1054 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1055 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001056 insertDAGNode(DAG, N, NewSRLAmt);
1057 insertDAGNode(DAG, N, NewSRL);
1058 insertDAGNode(DAG, N, NewSHLAmt);
1059 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001060 DAG.ReplaceAllUsesWith(N, NewSHL);
1061
1062 AM.Scale = 1 << AMShiftAmt;
1063 AM.IndexReg = NewSRL;
1064 return false;
1065}
1066
Sanjay Patel85030aa2015-10-13 16:23:00 +00001067bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001068 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001069 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001070 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +00001071 dbgs() << "MatchAddress: ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001072 AM.dump();
1073 });
Dan Gohmanccb36112007-08-13 20:03:06 +00001074 // Limit recursion.
1075 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001076 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001077
Chris Lattnerfea81da2009-06-27 04:16:01 +00001078 // If this is already a %rip relative address, we can only merge immediates
1079 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001080 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001081 if (AM.isRIPRelative()) {
1082 // FIXME: JumpTable and ExternalSymbol address currently don't like
1083 // displacements. It isn't very important, but this should be fixed for
1084 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001085 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1086 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001087
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001088 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001089 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001090 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001091 return true;
1092 }
1093
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001094 switch (N.getOpcode()) {
1095 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001096 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001097 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001098 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1099 // Use the symbol and don't prefix it.
1100 AM.MCSym = ESNode->getMCSymbol();
1101 return false;
1102 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001103 break;
1104 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001105 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001106 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001107 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001108 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001109 break;
1110 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001111
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001112 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001113 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001114 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001115 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001116 break;
1117
Rafael Espindola3b2df102009-04-08 21:14:34 +00001118 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001119 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001120 return false;
1121 break;
1122
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001123 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001124 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001125 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001126 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001127 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001128 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001129 return false;
1130 }
1131 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001132
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001133 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001134 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001135 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001136
Gabor Greif81d6a382008-08-31 15:37:04 +00001137 if (ConstantSDNode
1138 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001139 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001140 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1141 // that the base operand remains free for further matching. If
1142 // the base doesn't end up getting used, a post-processing step
1143 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001144 if (Val == 1 || Val == 2 || Val == 3) {
1145 AM.Scale = 1 << Val;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001146 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001147
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001148 // Okay, we know that we have a scale by now. However, if the scaled
1149 // value is an add of something and a constant, we can fold the
1150 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001151 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001152 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001153 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001154 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001155 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001156 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001157 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001158 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001159
1160 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001161 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001162 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001163 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001164 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001165
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001166 case ISD::SRL: {
1167 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001168 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001169
1170 SDValue And = N.getOperand(0);
1171 if (And.getOpcode() != ISD::AND) break;
1172 SDValue X = And.getOperand(0);
1173
1174 // We only handle up to 64-bit values here as those are what matter for
1175 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001176 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001177
1178 // The mask used for the transform is expected to be post-shift, but we
1179 // found the shift first so just apply the shift to the mask before passing
1180 // it down.
1181 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1182 !isa<ConstantSDNode>(And.getOperand(1)))
1183 break;
1184 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1185
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001186 // Try to fold the mask and shift into the scale, and return false if we
1187 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001188 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001189 return false;
1190 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001191 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001192
Dan Gohmanbf474952007-10-22 20:22:24 +00001193 case ISD::SMUL_LOHI:
1194 case ISD::UMUL_LOHI:
1195 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001196 if (N.getResNo() != 0) break;
Dan Gohmanbf474952007-10-22 20:22:24 +00001197 // FALL THROUGH
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001198 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001199 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001200 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001201 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001202 AM.Base_Reg.getNode() == nullptr &&
1203 AM.IndexReg.getNode() == nullptr) {
Gabor Greif81d6a382008-08-31 15:37:04 +00001204 if (ConstantSDNode
1205 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001206 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1207 CN->getZExtValue() == 9) {
1208 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001209
Gabor Greiff304a7a2008-08-28 21:40:38 +00001210 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001211 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001212
1213 // Okay, we know that we have a scale by now. However, if the scaled
1214 // value is an add of something and a constant, we can fold the
1215 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001216 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1217 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1218 Reg = MulVal.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001219 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001220 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001221 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001222 if (foldOffsetIntoAddress(Disp, AM))
Gabor Greiff304a7a2008-08-28 21:40:38 +00001223 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001224 } else {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001225 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001226 }
1227
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001228 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001229 return false;
1230 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001231 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001232 break;
1233
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001234 case ISD::SUB: {
1235 // Given A-B, if A can be completely folded into the address and
1236 // the index field with the index field unused, use -B as the index.
1237 // This is a win if a has multiple parts that can be folded into
1238 // the address. Also, this saves a mov if the base register has
1239 // other uses, since it avoids a two-address sub instruction, however
1240 // it costs an additional mov if the index register has other uses.
1241
Dan Gohman99ba4da2010-06-18 01:24:29 +00001242 // Add an artificial use to this node so that we can keep track of
1243 // it if it gets CSE'd with a different node.
1244 HandleSDNode Handle(N);
1245
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001246 // Test if the LHS of the sub can be folded.
1247 X86ISelAddressMode Backup = AM;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001248 if (matchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001249 AM = Backup;
1250 break;
1251 }
1252 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001253 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001254 AM = Backup;
1255 break;
1256 }
Evan Cheng68333f52010-03-17 23:58:35 +00001257
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001258 int Cost = 0;
Dan Gohman99ba4da2010-06-18 01:24:29 +00001259 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001260 // If the RHS involves a register with multiple uses, this
1261 // transformation incurs an extra mov, due to the neg instruction
1262 // clobbering its operand.
1263 if (!RHS.getNode()->hasOneUse() ||
1264 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1265 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1266 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1267 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson9f944592009-08-11 20:47:22 +00001268 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001269 ++Cost;
1270 // If the base is a register with multiple uses, this
1271 // transformation may save a mov.
1272 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001273 AM.Base_Reg.getNode() &&
1274 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001275 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1276 --Cost;
1277 // If the folded LHS was interesting, this transformation saves
1278 // address arithmetic.
1279 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1280 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1281 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1282 --Cost;
1283 // If it doesn't look like it may be an overall win, don't do it.
1284 if (Cost >= 0) {
1285 AM = Backup;
1286 break;
1287 }
1288
1289 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001290 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001291 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1292 AM.IndexReg = Neg;
1293 AM.Scale = 1;
1294
1295 // Insert the new nodes into the topological ordering.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001296 insertDAGNode(*CurDAG, N, Zero);
1297 insertDAGNode(*CurDAG, N, Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001298 return false;
1299 }
1300
Evan Chengbf38a5e2009-01-17 07:09:27 +00001301 case ISD::ADD: {
Dan Gohman99ba4da2010-06-18 01:24:29 +00001302 // Add an artificial use to this node so that we can keep track of
1303 // it if it gets CSE'd with a different node.
1304 HandleSDNode Handle(N);
Dan Gohman99ba4da2010-06-18 01:24:29 +00001305
Evan Chengbf38a5e2009-01-17 07:09:27 +00001306 X86ISelAddressMode Backup = AM;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001307 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1308 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001309 return false;
1310 AM = Backup;
Chad Rosier24c19d22012-08-01 18:39:17 +00001311
Evan Cheng68333f52010-03-17 23:58:35 +00001312 // Try again after commuting the operands.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001313 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1)&&
1314 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001315 return false;
Evan Chengbf38a5e2009-01-17 07:09:27 +00001316 AM = Backup;
Dan Gohmana1d92422009-03-13 02:25:09 +00001317
1318 // If we couldn't fold both operands into the address at the same time,
1319 // see if we can just put each operand into a register and fold at least
1320 // the add.
1321 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001322 !AM.Base_Reg.getNode() &&
Chris Lattnerfea81da2009-06-27 04:16:01 +00001323 !AM.IndexReg.getNode()) {
Chris Lattner35a2e652011-01-16 08:48:11 +00001324 N = Handle.getValue();
1325 AM.Base_Reg = N.getOperand(0);
1326 AM.IndexReg = N.getOperand(1);
Dan Gohmana1d92422009-03-13 02:25:09 +00001327 AM.Scale = 1;
1328 return false;
1329 }
Chris Lattner35a2e652011-01-16 08:48:11 +00001330 N = Handle.getValue();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001331 break;
Evan Chengbf38a5e2009-01-17 07:09:27 +00001332 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001333
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001334 case ISD::OR:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001335 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner46c01a32011-02-13 22:25:43 +00001336 if (CurDAG->isBaseWithConstantOffset(N)) {
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001337 X86ISelAddressMode Backup = AM;
Chris Lattner84776782010-04-20 23:18:40 +00001338 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Evan Cheng68333f52010-03-17 23:58:35 +00001339
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001340 // Start with the LHS as an addr mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001341 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1342 !foldOffsetIntoAddress(CN->getSExtValue(), AM))
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001343 return false;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001344 AM = Backup;
Evan Cheng734e1e22006-05-30 06:59:36 +00001345 }
1346 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001347
Evan Cheng827d30d2007-12-13 00:43:27 +00001348 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001349 // Perform some heroic transforms on an and of a constant-count shift
1350 // with a constant to enable use of the scaled offset field.
1351
Evan Cheng827d30d2007-12-13 00:43:27 +00001352 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001353 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001354
Chandler Carruthaa01e662012-01-11 09:35:00 +00001355 SDValue Shift = N.getOperand(0);
1356 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001357 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001358
1359 // We only handle up to 64-bit values here as those are what matter for
1360 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001361 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001362
Chandler Carruthb0049f42012-01-11 09:35:04 +00001363 if (!isa<ConstantSDNode>(N.getOperand(1)))
1364 break;
1365 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001366
Chandler Carruth51d30762012-01-11 08:48:20 +00001367 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001368 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001369 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001370
Chandler Carruth51d30762012-01-11 08:48:20 +00001371 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001372 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001373 return false;
1374
Chandler Carruthaa01e662012-01-11 09:35:00 +00001375 // Try to swap the mask and shift to place shifts which can be done as
1376 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001377 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001378 return false;
1379 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001380 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001381 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001382
Sanjay Patel85030aa2015-10-13 16:23:00 +00001383 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001384}
1385
Sanjay Patelb5723d02015-10-13 15:12:27 +00001386/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001387/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001388bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001389 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001390 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001391 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001392 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001393 AM.IndexReg = N;
1394 AM.Scale = 1;
1395 return false;
1396 }
1397
1398 // Otherwise, we cannot select it.
1399 return true;
1400 }
1401
1402 // Default, generate it as a register.
1403 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001404 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001405 return false;
1406}
1407
Sanjay Patel85030aa2015-10-13 16:23:00 +00001408bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001409 SDValue &Scale, SDValue &Index,
1410 SDValue &Disp, SDValue &Segment) {
1411
1412 MaskedGatherScatterSDNode *Mgs = dyn_cast<MaskedGatherScatterSDNode>(Parent);
1413 if (!Mgs)
1414 return false;
1415 X86ISelAddressMode AM;
1416 unsigned AddrSpace = Mgs->getPointerInfo().getAddrSpace();
1417 // AddrSpace 256 -> GS, 257 -> FS.
1418 if (AddrSpace == 256)
1419 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1420 if (AddrSpace == 257)
1421 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1422
1423 SDLoc DL(N);
1424 Base = Mgs->getBasePtr();
1425 Index = Mgs->getIndex();
1426 unsigned ScalarSize = Mgs->getValue().getValueType().getScalarSizeInBits();
1427 Scale = getI8Imm(ScalarSize/8, DL);
1428
1429 // If Base is 0, the whole address is in index and the Scale is 1
Daniel Jasper232778a2015-04-30 09:01:21 +00001430 if (isa<ConstantSDNode>(Base)) {
Mehdi Amini42152362015-10-21 06:11:01 +00001431 assert(cast<ConstantSDNode>(Base)->isNullValue() &&
Daniel Jasper232778a2015-04-30 09:01:21 +00001432 "Unexpected base in gather/scatter");
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001433 Scale = getI8Imm(1, DL);
1434 Base = CurDAG->getRegister(0, MVT::i32);
1435 }
1436 if (AM.Segment.getNode())
1437 Segment = AM.Segment;
1438 else
1439 Segment = CurDAG->getRegister(0, MVT::i32);
1440 Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1441 return true;
1442}
1443
Sanjay Patelb5723d02015-10-13 15:12:27 +00001444/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001445/// It returns the operands which make up the maximal addressing mode it can
1446/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001447///
1448/// Parent is the parent node of the addr operand that is being matched. It
1449/// is always a load, store, atomic node, or null. It is only null when
1450/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001451bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001452 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001453 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001454 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001455
Chris Lattner8a236b62010-09-22 04:39:11 +00001456 if (Parent &&
1457 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1458 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001459 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001460 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001461 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1462 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1463 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001464 unsigned AddrSpace =
1465 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
1466 // AddrSpace 256 -> GS, 257 -> FS.
1467 if (AddrSpace == 256)
1468 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1469 if (AddrSpace == 257)
1470 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1471 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001472
Sanjay Patel85030aa2015-10-13 16:23:00 +00001473 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001474 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001475
Craig Topper83e042a2013-08-15 05:57:07 +00001476 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001477 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001478 if (!AM.Base_Reg.getNode())
1479 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001480 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001481
Gabor Greiff304a7a2008-08-28 21:40:38 +00001482 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001483 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001484
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001485 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001486 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001487}
1488
Sanjay Patelb5723d02015-10-13 15:12:27 +00001489/// Match a scalar SSE load. In particular, we want to match a load whose top
1490/// elements are either undef or zeros. The load flavor is derived from the
1491/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001492///
1493/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001494/// PatternChainNode: this is the matched node that has a chain input and
1495/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001496bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001497 SDValue N, SDValue &Base,
1498 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001499 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001500 SDValue &PatternNodeWithChain) {
Chris Lattner398195e2006-10-07 21:55:32 +00001501 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001502 PatternNodeWithChain = N.getOperand(0);
1503 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1504 PatternNodeWithChain.hasOneUse() &&
Chris Lattner3c29aff2010-02-21 04:53:34 +00001505 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohman21cea8a2010-04-17 15:26:15 +00001506 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001507 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001508 if (!selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner398195e2006-10-07 21:55:32 +00001509 return false;
1510 return true;
1511 }
1512 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001513
1514 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001515 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001516 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001517 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001518 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00001519 N.getOperand(0).getNode()->hasOneUse() &&
1520 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattnerafac7dad2010-02-16 22:35:06 +00001521 N.getOperand(0).getOperand(0).hasOneUse() &&
1522 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohman21cea8a2010-04-17 15:26:15 +00001523 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng78af38c2008-05-08 00:57:18 +00001524 // Okay, this is a zero extending load. Fold it.
1525 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Sanjay Patel85030aa2015-10-13 16:23:00 +00001526 if (!selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng78af38c2008-05-08 00:57:18 +00001527 return false;
Chris Lattner18a32ce2010-02-21 03:17:59 +00001528 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng78af38c2008-05-08 00:57:18 +00001529 return true;
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001530 }
Chris Lattner398195e2006-10-07 21:55:32 +00001531 return false;
1532}
1533
1534
Sanjay Patel85030aa2015-10-13 16:23:00 +00001535bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001536 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1537 uint64_t ImmVal = CN->getZExtValue();
1538 if ((uint32_t)ImmVal != (uint64_t)ImmVal)
1539 return false;
1540
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001541 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001542 return true;
1543 }
1544
1545 // In static codegen with small code model, we can get the address of a label
1546 // into a register with 'movl'. TableGen has already made sure we're looking
1547 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001548 assert(N->getOpcode() == X86ISD::Wrapper &&
1549 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001550 N = N.getOperand(0);
1551
1552 if (N->getOpcode() != ISD::TargetConstantPool &&
1553 N->getOpcode() != ISD::TargetJumpTable &&
1554 N->getOpcode() != ISD::TargetGlobalAddress &&
1555 N->getOpcode() != ISD::TargetExternalSymbol &&
Rafael Espindola36b718f2015-06-22 17:46:53 +00001556 N->getOpcode() != ISD::MCSymbol &&
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001557 N->getOpcode() != ISD::TargetBlockAddress)
1558 return false;
1559
1560 Imm = N;
1561 return TM.getCodeModel() == CodeModel::Small;
1562}
1563
Sanjay Patel85030aa2015-10-13 16:23:00 +00001564bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001565 SDValue &Scale, SDValue &Index,
1566 SDValue &Disp, SDValue &Segment) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00001567 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001568 return false;
1569
1570 SDLoc DL(N);
1571 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1572 if (RN && RN->getReg() == 0)
1573 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001574 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001575 // Base could already be %rip, particularly in the x32 ABI.
1576 Base = SDValue(CurDAG->getMachineNode(
1577 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001578 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001579 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001580 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001581 0);
1582 }
1583
1584 RN = dyn_cast<RegisterSDNode>(Index);
1585 if (RN && RN->getReg() == 0)
1586 Index = CurDAG->getRegister(0, MVT::i64);
1587 else {
1588 assert(Index.getValueType() == MVT::i32 &&
1589 "Expect to be extending 32-bit registers for use in LEA");
1590 Index = SDValue(CurDAG->getMachineNode(
1591 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001592 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001593 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001594 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1595 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001596 0);
1597 }
1598
1599 return true;
1600}
1601
Sanjay Patelb5723d02015-10-13 15:12:27 +00001602/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001603/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001604bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001605 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001606 SDValue &Index, SDValue &Disp,
1607 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001608 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001609
1610 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1611 // segments.
1612 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001613 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001614 AM.Segment = T;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001615 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001616 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001617 assert (T == AM.Segment);
1618 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001619
Craig Topper83e042a2013-08-15 05:57:07 +00001620 MVT VT = N.getSimpleValueType();
Evan Cheng77d86ff2006-02-25 10:09:08 +00001621 unsigned Complexity = 0;
1622 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001623 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001624 Complexity = 1;
1625 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001626 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001627 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1628 Complexity = 4;
1629
Gabor Greiff304a7a2008-08-28 21:40:38 +00001630 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001631 Complexity++;
1632 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001633 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001634
Chris Lattner3e1d9172007-03-20 06:08:29 +00001635 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1636 // a simple shift.
1637 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001638 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001639
1640 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001641 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001642 // optimal (especially for code size consideration). LEA is nice because of
1643 // its three-address nature. Tweak the cost function again when we can run
1644 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001645 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001646 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001647 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001648 Complexity = 4;
1649 else
1650 Complexity += 2;
1651 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001652
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001653 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001654 Complexity++;
1655
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001656 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001657 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001658 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001659
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001660 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001661 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001662}
1663
Sanjay Patelb5723d02015-10-13 15:12:27 +00001664/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001665bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001666 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001667 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001668 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1669 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001670
Chris Lattner7d2b0492009-06-20 20:38:48 +00001671 X86ISelAddressMode AM;
1672 AM.GV = GA->getGlobal();
1673 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001674 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001675 AM.SymbolFlags = GA->getTargetFlags();
1676
Owen Anderson9f944592009-08-11 20:47:22 +00001677 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001678 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001679 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001680 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001681 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001682 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001683
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001684 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001685 return true;
1686}
1687
1688
Sanjay Patel85030aa2015-10-13 16:23:00 +00001689bool X86DAGToDAGISel::tryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001690 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001691 SDValue &Index, SDValue &Disp,
1692 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001693 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1694 !IsProfitableToFold(N, P, P) ||
Dan Gohman21cea8a2010-04-17 15:26:15 +00001695 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001696 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001697
Sanjay Patel85030aa2015-10-13 16:23:00 +00001698 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001699 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001700}
1701
Sanjay Patelb5723d02015-10-13 15:12:27 +00001702/// Return an SDNode that returns the value of the global base register.
1703/// Output instructions required to initialize the global base register,
1704/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00001705SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001706 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00001707 auto &DL = MF->getDataLayout();
1708 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001709}
1710
Michael Liao83725392012-09-19 19:36:58 +00001711/// Atomic opcode table
1712///
Eric Christophereb47a2a2011-05-17 07:47:55 +00001713enum AtomicOpc {
Michael Liao83725392012-09-19 19:36:58 +00001714 ADD,
1715 SUB,
1716 INC,
1717 DEC,
Eric Christopherabfe3132011-05-17 07:50:41 +00001718 OR,
Eric Christophera1d9e292011-05-17 08:10:18 +00001719 AND,
1720 XOR,
Eric Christopherabfe3132011-05-17 07:50:41 +00001721 AtomicOpcEnd
Eric Christophereb47a2a2011-05-17 07:47:55 +00001722};
1723
1724enum AtomicSz {
1725 ConstantI8,
1726 I8,
1727 SextConstantI16,
1728 ConstantI16,
1729 I16,
1730 SextConstantI32,
1731 ConstantI32,
1732 I32,
1733 SextConstantI64,
1734 ConstantI64,
Eric Christopherabfe3132011-05-17 07:50:41 +00001735 I64,
1736 AtomicSzEnd
Eric Christophereb47a2a2011-05-17 07:47:55 +00001737};
1738
Craig Topper2dac9622012-03-09 07:45:21 +00001739static const uint16_t AtomicOpcTbl[AtomicOpcEnd][AtomicSzEnd] = {
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001740 {
Michael Liao83725392012-09-19 19:36:58 +00001741 X86::LOCK_ADD8mi,
1742 X86::LOCK_ADD8mr,
1743 X86::LOCK_ADD16mi8,
1744 X86::LOCK_ADD16mi,
1745 X86::LOCK_ADD16mr,
1746 X86::LOCK_ADD32mi8,
1747 X86::LOCK_ADD32mi,
1748 X86::LOCK_ADD32mr,
1749 X86::LOCK_ADD64mi8,
1750 X86::LOCK_ADD64mi32,
1751 X86::LOCK_ADD64mr,
1752 },
1753 {
1754 X86::LOCK_SUB8mi,
1755 X86::LOCK_SUB8mr,
1756 X86::LOCK_SUB16mi8,
1757 X86::LOCK_SUB16mi,
1758 X86::LOCK_SUB16mr,
1759 X86::LOCK_SUB32mi8,
1760 X86::LOCK_SUB32mi,
1761 X86::LOCK_SUB32mr,
1762 X86::LOCK_SUB64mi8,
1763 X86::LOCK_SUB64mi32,
1764 X86::LOCK_SUB64mr,
1765 },
1766 {
1767 0,
1768 X86::LOCK_INC8m,
1769 0,
1770 0,
1771 X86::LOCK_INC16m,
1772 0,
1773 0,
1774 X86::LOCK_INC32m,
1775 0,
1776 0,
1777 X86::LOCK_INC64m,
1778 },
1779 {
1780 0,
1781 X86::LOCK_DEC8m,
1782 0,
1783 0,
1784 X86::LOCK_DEC16m,
1785 0,
1786 0,
1787 X86::LOCK_DEC32m,
1788 0,
1789 0,
1790 X86::LOCK_DEC64m,
1791 },
1792 {
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001793 X86::LOCK_OR8mi,
1794 X86::LOCK_OR8mr,
1795 X86::LOCK_OR16mi8,
1796 X86::LOCK_OR16mi,
1797 X86::LOCK_OR16mr,
1798 X86::LOCK_OR32mi8,
1799 X86::LOCK_OR32mi,
1800 X86::LOCK_OR32mr,
1801 X86::LOCK_OR64mi8,
1802 X86::LOCK_OR64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001803 X86::LOCK_OR64mr,
Eric Christophera1d9e292011-05-17 08:10:18 +00001804 },
1805 {
1806 X86::LOCK_AND8mi,
1807 X86::LOCK_AND8mr,
1808 X86::LOCK_AND16mi8,
1809 X86::LOCK_AND16mi,
1810 X86::LOCK_AND16mr,
1811 X86::LOCK_AND32mi8,
1812 X86::LOCK_AND32mi,
1813 X86::LOCK_AND32mr,
1814 X86::LOCK_AND64mi8,
1815 X86::LOCK_AND64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001816 X86::LOCK_AND64mr,
Eric Christophera1d9e292011-05-17 08:10:18 +00001817 },
1818 {
1819 X86::LOCK_XOR8mi,
1820 X86::LOCK_XOR8mr,
1821 X86::LOCK_XOR16mi8,
1822 X86::LOCK_XOR16mi,
1823 X86::LOCK_XOR16mr,
1824 X86::LOCK_XOR32mi8,
1825 X86::LOCK_XOR32mi,
1826 X86::LOCK_XOR32mr,
1827 X86::LOCK_XOR64mi8,
1828 X86::LOCK_XOR64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001829 X86::LOCK_XOR64mr,
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001830 }
1831};
1832
Michael Liao83725392012-09-19 19:36:58 +00001833// Return the target constant operand for atomic-load-op and do simple
1834// translations, such as from atomic-load-add to lock-sub. The return value is
1835// one of the following 3 cases:
1836// + target-constant, the operand could be supported as a target constant.
1837// + empty, the operand is not needed any more with the new op selected.
1838// + non-empty, otherwise.
1839static SDValue getAtomicLoadArithTargetConstant(SelectionDAG *CurDAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001840 SDLoc dl,
Craig Topper83e042a2013-08-15 05:57:07 +00001841 enum AtomicOpc &Op, MVT NVT,
Robin Morisset6f3d04e2014-10-08 23:16:23 +00001842 SDValue Val,
1843 const X86Subtarget *Subtarget) {
Michael Liao83725392012-09-19 19:36:58 +00001844 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val)) {
1845 int64_t CNVal = CN->getSExtValue();
1846 // Quit if not 32-bit imm.
1847 if ((int32_t)CNVal != CNVal)
1848 return Val;
Robin Morisset880580b2014-10-07 23:53:57 +00001849 // Quit if INT32_MIN: it would be negated as it is negative and overflow,
1850 // producing an immediate that does not fit in the 32 bits available for
1851 // an immediate operand to sub. However, it still fits in 32 bits for the
1852 // add (since it is not negated) so we can return target-constant.
1853 if (CNVal == INT32_MIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001854 return CurDAG->getTargetConstant(CNVal, dl, NVT);
Michael Liao83725392012-09-19 19:36:58 +00001855 // For atomic-load-add, we could do some optimizations.
1856 if (Op == ADD) {
1857 // Translate to INC/DEC if ADD by 1 or -1.
Robin Morisset6f3d04e2014-10-08 23:16:23 +00001858 if (((CNVal == 1) || (CNVal == -1)) && !Subtarget->slowIncDec()) {
Michael Liao83725392012-09-19 19:36:58 +00001859 Op = (CNVal == 1) ? INC : DEC;
1860 // No more constant operand after being translated into INC/DEC.
1861 return SDValue();
1862 }
1863 // Translate to SUB if ADD by negative value.
1864 if (CNVal < 0) {
1865 Op = SUB;
1866 CNVal = -CNVal;
1867 }
1868 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001869 return CurDAG->getTargetConstant(CNVal, dl, NVT);
Michael Liao83725392012-09-19 19:36:58 +00001870 }
1871
1872 // If the value operand is single-used, try to optimize it.
1873 if (Op == ADD && Val.hasOneUse()) {
1874 // Translate (atomic-load-add ptr (sub 0 x)) back to (lock-sub x).
1875 if (Val.getOpcode() == ISD::SUB && X86::isZeroNode(Val.getOperand(0))) {
1876 Op = SUB;
1877 return Val.getOperand(1);
1878 }
1879 // A special case for i16, which needs truncating as, in most cases, it's
1880 // promoted to i32. We will translate
1881 // (atomic-load-add (truncate (sub 0 x))) to (lock-sub (EXTRACT_SUBREG x))
1882 if (Val.getOpcode() == ISD::TRUNCATE && NVT == MVT::i16 &&
1883 Val.getOperand(0).getOpcode() == ISD::SUB &&
1884 X86::isZeroNode(Val.getOperand(0).getOperand(0))) {
1885 Op = SUB;
1886 Val = Val.getOperand(0);
1887 return CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl, NVT,
1888 Val.getOperand(1));
1889 }
1890 }
1891
1892 return Val;
1893}
1894
Sanjay Patel85030aa2015-10-13 16:23:00 +00001895SDNode *X86DAGToDAGISel::selectAtomicLoadArith(SDNode *Node, MVT NVT) {
Eric Christopher4a34e612011-05-10 23:57:45 +00001896 if (Node->hasAnyUseOfValue(0))
Craig Topper062a2ba2014-04-25 05:30:21 +00001897 return nullptr;
Chad Rosier24c19d22012-08-01 18:39:17 +00001898
Andrew Trickef9de2a2013-05-25 02:42:55 +00001899 SDLoc dl(Node);
Michael Liao83725392012-09-19 19:36:58 +00001900
Eric Christopher56a42eb2011-05-17 08:16:14 +00001901 // Optimize common patterns for __sync_or_and_fetch and similar arith
1902 // operations where the result is not used. This allows us to use the "lock"
1903 // version of the arithmetic instruction.
Eric Christopher4a34e612011-05-10 23:57:45 +00001904 SDValue Chain = Node->getOperand(0);
1905 SDValue Ptr = Node->getOperand(1);
1906 SDValue Val = Node->getOperand(2);
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001907 SDValue Base, Scale, Index, Disp, Segment;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001908 if (!selectAddr(Node, Ptr, Base, Scale, Index, Disp, Segment))
Craig Topper062a2ba2014-04-25 05:30:21 +00001909 return nullptr;
Eric Christopher4a34e612011-05-10 23:57:45 +00001910
Eric Christophera1d9e292011-05-17 08:10:18 +00001911 // Which index into the table.
1912 enum AtomicOpc Op;
1913 switch (Node->getOpcode()) {
Michael Liao83725392012-09-19 19:36:58 +00001914 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001915 return nullptr;
Eric Christophera1d9e292011-05-17 08:10:18 +00001916 case ISD::ATOMIC_LOAD_OR:
1917 Op = OR;
1918 break;
1919 case ISD::ATOMIC_LOAD_AND:
1920 Op = AND;
1921 break;
1922 case ISD::ATOMIC_LOAD_XOR:
1923 Op = XOR;
1924 break;
Michael Liao83725392012-09-19 19:36:58 +00001925 case ISD::ATOMIC_LOAD_ADD:
1926 Op = ADD;
1927 break;
Eric Christophera1d9e292011-05-17 08:10:18 +00001928 }
Andrew Trick52b83872013-04-13 06:07:36 +00001929
Robin Morisset6f3d04e2014-10-08 23:16:23 +00001930 Val = getAtomicLoadArithTargetConstant(CurDAG, dl, Op, NVT, Val, Subtarget);
Michael Liao83725392012-09-19 19:36:58 +00001931 bool isUnOp = !Val.getNode();
1932 bool isCN = Val.getNode() && (Val.getOpcode() == ISD::TargetConstant);
Chad Rosier24c19d22012-08-01 18:39:17 +00001933
Eric Christopher4a34e612011-05-10 23:57:45 +00001934 unsigned Opc = 0;
Craig Topper83e042a2013-08-15 05:57:07 +00001935 switch (NVT.SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001936 default: return nullptr;
Eric Christopher4a34e612011-05-10 23:57:45 +00001937 case MVT::i8:
1938 if (isCN)
Eric Christophereb47a2a2011-05-17 07:47:55 +00001939 Opc = AtomicOpcTbl[Op][ConstantI8];
Eric Christopher4a34e612011-05-10 23:57:45 +00001940 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001941 Opc = AtomicOpcTbl[Op][I8];
Eric Christopher4a34e612011-05-10 23:57:45 +00001942 break;
1943 case MVT::i16:
1944 if (isCN) {
1945 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001946 Opc = AtomicOpcTbl[Op][SextConstantI16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001947 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001948 Opc = AtomicOpcTbl[Op][ConstantI16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001949 } else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001950 Opc = AtomicOpcTbl[Op][I16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001951 break;
1952 case MVT::i32:
1953 if (isCN) {
1954 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001955 Opc = AtomicOpcTbl[Op][SextConstantI32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001956 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001957 Opc = AtomicOpcTbl[Op][ConstantI32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001958 } else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001959 Opc = AtomicOpcTbl[Op][I32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001960 break;
1961 case MVT::i64:
1962 if (isCN) {
1963 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001964 Opc = AtomicOpcTbl[Op][SextConstantI64];
Eric Christopher4a34e612011-05-10 23:57:45 +00001965 else if (i64immSExt32(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001966 Opc = AtomicOpcTbl[Op][ConstantI64];
Robin Morisset880580b2014-10-07 23:53:57 +00001967 else
1968 llvm_unreachable("True 64 bits constant in SelectAtomicLoadArith");
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001969 } else
1970 Opc = AtomicOpcTbl[Op][I64];
Eric Christopher4a34e612011-05-10 23:57:45 +00001971 break;
1972 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001973
Eric Christopherc93217372011-06-30 00:48:30 +00001974 assert(Opc != 0 && "Invalid arith lock transform!");
1975
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001976 // Building the new node.
Michael Liao83725392012-09-19 19:36:58 +00001977 SDValue Ret;
Michael Liao83725392012-09-19 19:36:58 +00001978 if (isUnOp) {
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001979 SDValue Ops[] = { Base, Scale, Index, Disp, Segment, Chain };
Michael Liaob53d8962013-04-19 22:22:57 +00001980 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops), 0);
Michael Liao83725392012-09-19 19:36:58 +00001981 } else {
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001982 SDValue Ops[] = { Base, Scale, Index, Disp, Segment, Val, Chain };
Michael Liaob53d8962013-04-19 22:22:57 +00001983 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops), 0);
Michael Liao83725392012-09-19 19:36:58 +00001984 }
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001985
1986 // Copying the MachineMemOperand.
1987 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1988 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Eric Christopher4a34e612011-05-10 23:57:45 +00001989 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001990
1991 // We need to have two outputs as that is what the original instruction had.
1992 // So we add a dummy, undefined output. This is safe as we checked first
1993 // that no-one uses our output anyway.
1994 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
1995 dl, NVT), 0);
Eric Christopher4a34e612011-05-10 23:57:45 +00001996 SDValue RetVals[] = { Undef, Ret };
Craig Topper64941d92014-04-27 19:20:57 +00001997 return CurDAG->getMergeValues(RetVals, dl).getNode();
Eric Christopher4a34e612011-05-10 23:57:45 +00001998}
1999
Sanjay Patelb5723d02015-10-13 15:12:27 +00002000/// Test whether the given X86ISD::CMP node has any uses which require the SF
2001/// or OF bits to be accurate.
Sanjay Patel85030aa2015-10-13 16:23:00 +00002002static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002003 // Examine each user of the node.
2004 for (SDNode::use_iterator UI = N->use_begin(),
2005 UE = N->use_end(); UI != UE; ++UI) {
2006 // Only examine CopyToReg uses.
2007 if (UI->getOpcode() != ISD::CopyToReg)
2008 return false;
2009 // Only examine CopyToReg uses that copy to EFLAGS.
2010 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
2011 X86::EFLAGS)
2012 return false;
2013 // Examine each user of the CopyToReg use.
2014 for (SDNode::use_iterator FlagUI = UI->use_begin(),
2015 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
2016 // Only examine the Flag result.
2017 if (FlagUI.getUse().getResNo() != 1) continue;
2018 // Anything unusual: assume conservatively.
2019 if (!FlagUI->isMachineOpcode()) return false;
2020 // Examine the opcode of the user.
2021 switch (FlagUI->getMachineOpcode()) {
2022 // These comparisons don't treat the most significant bit specially.
2023 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
2024 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
2025 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
2026 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00002027 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
2028 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002029 case X86::CMOVA16rr: case X86::CMOVA16rm:
2030 case X86::CMOVA32rr: case X86::CMOVA32rm:
2031 case X86::CMOVA64rr: case X86::CMOVA64rm:
2032 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
2033 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
2034 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
2035 case X86::CMOVB16rr: case X86::CMOVB16rm:
2036 case X86::CMOVB32rr: case X86::CMOVB32rm:
2037 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00002038 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
2039 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
2040 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002041 case X86::CMOVE16rr: case X86::CMOVE16rm:
2042 case X86::CMOVE32rr: case X86::CMOVE32rm:
2043 case X86::CMOVE64rr: case X86::CMOVE64rm:
2044 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
2045 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
2046 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
2047 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
2048 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
2049 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
2050 case X86::CMOVP16rr: case X86::CMOVP16rm:
2051 case X86::CMOVP32rr: case X86::CMOVP32rm:
2052 case X86::CMOVP64rr: case X86::CMOVP64rm:
2053 continue;
2054 // Anything else: assume conservatively.
2055 default: return false;
2056 }
2057 }
2058 }
2059 return true;
2060}
2061
Sanjay Patelb5723d02015-10-13 15:12:27 +00002062/// Check whether or not the chain ending in StoreNode is suitable for doing
2063/// the {load; increment or decrement; store} to modify transformation.
Chad Rosier24c19d22012-08-01 18:39:17 +00002064static bool isLoadIncOrDecStore(StoreSDNode *StoreNode, unsigned Opc,
Evan Cheng3e869f02012-04-12 19:14:21 +00002065 SDValue StoredVal, SelectionDAG *CurDAG,
2066 LoadSDNode* &LoadNode, SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002067
2068 // is the value stored the result of a DEC or INC?
2069 if (!(Opc == X86ISD::DEC || Opc == X86ISD::INC)) return false;
2070
Joel Jones68d59e82012-03-29 05:45:48 +00002071 // is the stored value result 0 of the load?
2072 if (StoredVal.getResNo() != 0) return false;
2073
2074 // are there other uses of the loaded value than the inc or dec?
2075 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2076
Joel Jones68d59e82012-03-29 05:45:48 +00002077 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002078 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002079 return false;
2080
Evan Cheng3e869f02012-04-12 19:14:21 +00002081 SDValue Load = StoredVal->getOperand(0);
2082 // Is the stored value a non-extending and non-indexed load?
2083 if (!ISD::isNormalLoad(Load.getNode())) return false;
2084
2085 // Return LoadNode by reference.
2086 LoadNode = cast<LoadSDNode>(Load);
2087 // is the size of the value one that we can handle? (i.e. 64, 32, 16, or 8)
Chad Rosier24c19d22012-08-01 18:39:17 +00002088 EVT LdVT = LoadNode->getMemoryVT();
2089 if (LdVT != MVT::i64 && LdVT != MVT::i32 && LdVT != MVT::i16 &&
Evan Cheng3e869f02012-04-12 19:14:21 +00002090 LdVT != MVT::i8)
2091 return false;
2092
2093 // Is store the only read of the loaded value?
2094 if (!Load.hasOneUse())
2095 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002096
Evan Cheng3e869f02012-04-12 19:14:21 +00002097 // Is the address of the store the same as the load?
2098 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2099 LoadNode->getOffset() != StoreNode->getOffset())
2100 return false;
2101
2102 // Check if the chain is produced by the load or is a TokenFactor with
2103 // the load output chain as an operand. Return InputChain by reference.
2104 SDValue Chain = StoreNode->getChain();
2105
2106 bool ChainCheck = false;
2107 if (Chain == Load.getValue(1)) {
2108 ChainCheck = true;
2109 InputChain = LoadNode->getChain();
2110 } else if (Chain.getOpcode() == ISD::TokenFactor) {
2111 SmallVector<SDValue, 4> ChainOps;
2112 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2113 SDValue Op = Chain.getOperand(i);
2114 if (Op == Load.getValue(1)) {
2115 ChainCheck = true;
2116 continue;
2117 }
Evan Cheng58a95f02012-05-16 01:54:27 +00002118
2119 // Make sure using Op as part of the chain would not cause a cycle here.
2120 // In theory, we could check whether the chain node is a predecessor of
2121 // the load. But that can be very expensive. Instead visit the uses and
2122 // make sure they all have smaller node id than the load.
2123 int LoadId = LoadNode->getNodeId();
2124 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
2125 UE = UI->use_end(); UI != UE; ++UI) {
2126 if (UI.getUse().getResNo() != 0)
2127 continue;
2128 if (UI->getNodeId() > LoadId)
2129 return false;
2130 }
2131
Evan Cheng3e869f02012-04-12 19:14:21 +00002132 ChainOps.push_back(Op);
2133 }
2134
2135 if (ChainCheck)
2136 // Make a new TokenFactor with all the other input chains except
2137 // for the load.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002138 InputChain = CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain),
Craig Topper48d114b2014-04-26 18:35:24 +00002139 MVT::Other, ChainOps);
Evan Cheng3e869f02012-04-12 19:14:21 +00002140 }
2141 if (!ChainCheck)
Joel Jones68d59e82012-03-29 05:45:48 +00002142 return false;
2143
2144 return true;
2145}
2146
Sanjay Patelb5723d02015-10-13 15:12:27 +00002147/// Get the appropriate X86 opcode for an in-memory increment or decrement.
2148/// Opc should be X86ISD::DEC or X86ISD::INC.
Joel Jones68d59e82012-03-29 05:45:48 +00002149static unsigned getFusedLdStOpcode(EVT &LdVT, unsigned Opc) {
2150 if (Opc == X86ISD::DEC) {
2151 if (LdVT == MVT::i64) return X86::DEC64m;
2152 if (LdVT == MVT::i32) return X86::DEC32m;
2153 if (LdVT == MVT::i16) return X86::DEC16m;
2154 if (LdVT == MVT::i8) return X86::DEC8m;
Benjamin Kramer8619c372012-03-29 12:37:26 +00002155 } else {
2156 assert(Opc == X86ISD::INC && "unrecognized opcode");
Joel Jones68d59e82012-03-29 05:45:48 +00002157 if (LdVT == MVT::i64) return X86::INC64m;
2158 if (LdVT == MVT::i32) return X86::INC32m;
2159 if (LdVT == MVT::i16) return X86::INC16m;
2160 if (LdVT == MVT::i8) return X86::INC8m;
Joel Jones68d59e82012-03-29 05:45:48 +00002161 }
Benjamin Kramer8619c372012-03-29 12:37:26 +00002162 llvm_unreachable("unrecognized size for LdVT");
Joel Jones68d59e82012-03-29 05:45:48 +00002163}
2164
Sanjay Patelb5723d02015-10-13 15:12:27 +00002165/// Customized ISel for GATHER operations.
Sanjay Patel85030aa2015-10-13 16:23:00 +00002166SDNode *X86DAGToDAGISel::selectGather(SDNode *Node, unsigned Opc) {
Manman Rena0982042012-06-26 19:47:59 +00002167 // Operands of Gather: VSrc, Base, VIdx, VMask, Scale
2168 SDValue Chain = Node->getOperand(0);
2169 SDValue VSrc = Node->getOperand(2);
2170 SDValue Base = Node->getOperand(3);
2171 SDValue VIdx = Node->getOperand(4);
2172 SDValue VMask = Node->getOperand(5);
2173 ConstantSDNode *Scale = dyn_cast<ConstantSDNode>(Node->getOperand(6));
Craig Topperfbb954f72012-07-01 02:17:08 +00002174 if (!Scale)
Craig Topper062a2ba2014-04-25 05:30:21 +00002175 return nullptr;
Manman Rena0982042012-06-26 19:47:59 +00002176
Craig Topperf7755df2012-07-12 06:52:41 +00002177 SDVTList VTs = CurDAG->getVTList(VSrc.getValueType(), VSrc.getValueType(),
2178 MVT::Other);
2179
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002180 SDLoc DL(Node);
2181
Manman Rena0982042012-06-26 19:47:59 +00002182 // Memory Operands: Base, Scale, Index, Disp, Segment
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002183 SDValue Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
Manman Rena0982042012-06-26 19:47:59 +00002184 SDValue Segment = CurDAG->getRegister(0, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002185 const SDValue Ops[] = { VSrc, Base, getI8Imm(Scale->getSExtValue(), DL), VIdx,
Manman Rena0982042012-06-26 19:47:59 +00002186 Disp, Segment, VMask, Chain};
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002187 SDNode *ResNode = CurDAG->getMachineNode(Opc, DL, VTs, Ops);
Craig Topperf7755df2012-07-12 06:52:41 +00002188 // Node has 2 outputs: VDst and MVT::Other.
2189 // ResNode has 3 outputs: VDst, VMask_wb, and MVT::Other.
2190 // We replace VDst of Node with VDst of ResNode, and Other of Node with Other
2191 // of ResNode.
2192 ReplaceUses(SDValue(Node, 0), SDValue(ResNode, 0));
2193 ReplaceUses(SDValue(Node, 1), SDValue(ResNode, 2));
Manman Rena0982042012-06-26 19:47:59 +00002194 return ResNode;
2195}
2196
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002197SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002198 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002199 unsigned Opc, MOpc;
2200 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002201 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002202
Chris Lattnerf98f1242010-03-02 06:34:30 +00002203 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengd49cc362006-02-10 22:24:32 +00002204
Dan Gohman17059682008-07-17 19:10:17 +00002205 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002206 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002207 Node->setNodeId(-1);
Craig Topper062a2ba2014-04-25 05:30:21 +00002208 return nullptr; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002209 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002210
Evan Cheng10d27902006-01-06 20:36:21 +00002211 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002212 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002213 case ISD::BRIND: {
2214 if (Subtarget->isTargetNaCl())
2215 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2216 // leave the instruction alone.
2217 break;
2218 if (Subtarget->isTarget64BitILP32()) {
2219 // Converts a 32-bit register to a 64-bit, zero-extended version of
2220 // it. This is needed because x86-64 can do many things, but jmp %r32
2221 // ain't one of them.
2222 const SDValue &Target = Node->getOperand(1);
2223 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2224 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2225 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2226 Node->getOperand(0), ZextTarget);
2227 ReplaceUses(SDValue(Node, 0), Brind);
2228 SelectCode(ZextTarget.getNode());
2229 SelectCode(Brind.getNode());
2230 return nullptr;
2231 }
2232 break;
2233 }
Manman Rena0982042012-06-26 19:47:59 +00002234 case ISD::INTRINSIC_W_CHAIN: {
2235 unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
2236 switch (IntNo) {
2237 default: break;
2238 case Intrinsic::x86_avx2_gather_d_pd:
Manman Rena0982042012-06-26 19:47:59 +00002239 case Intrinsic::x86_avx2_gather_d_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002240 case Intrinsic::x86_avx2_gather_q_pd:
Manman Rena0982042012-06-26 19:47:59 +00002241 case Intrinsic::x86_avx2_gather_q_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002242 case Intrinsic::x86_avx2_gather_d_ps:
Manman Rena0982042012-06-26 19:47:59 +00002243 case Intrinsic::x86_avx2_gather_d_ps_256:
Manman Rena0982042012-06-26 19:47:59 +00002244 case Intrinsic::x86_avx2_gather_q_ps:
Manman Rena0982042012-06-26 19:47:59 +00002245 case Intrinsic::x86_avx2_gather_q_ps_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002246 case Intrinsic::x86_avx2_gather_d_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002247 case Intrinsic::x86_avx2_gather_d_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002248 case Intrinsic::x86_avx2_gather_q_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002249 case Intrinsic::x86_avx2_gather_q_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002250 case Intrinsic::x86_avx2_gather_d_d:
Manman Ren98a5bf22012-06-29 00:54:20 +00002251 case Intrinsic::x86_avx2_gather_d_d_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002252 case Intrinsic::x86_avx2_gather_q_d:
Craig Topperdef044b2012-07-01 02:05:52 +00002253 case Intrinsic::x86_avx2_gather_q_d_256: {
Michael Liao00b20cc2013-06-05 18:12:26 +00002254 if (!Subtarget->hasAVX2())
2255 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002256 unsigned Opc;
2257 switch (IntNo) {
Craig Topper3af251d2012-07-01 02:55:34 +00002258 default: llvm_unreachable("Impossible intrinsic");
Craig Topperdef044b2012-07-01 02:05:52 +00002259 case Intrinsic::x86_avx2_gather_d_pd: Opc = X86::VGATHERDPDrm; break;
2260 case Intrinsic::x86_avx2_gather_d_pd_256: Opc = X86::VGATHERDPDYrm; break;
2261 case Intrinsic::x86_avx2_gather_q_pd: Opc = X86::VGATHERQPDrm; break;
2262 case Intrinsic::x86_avx2_gather_q_pd_256: Opc = X86::VGATHERQPDYrm; break;
2263 case Intrinsic::x86_avx2_gather_d_ps: Opc = X86::VGATHERDPSrm; break;
2264 case Intrinsic::x86_avx2_gather_d_ps_256: Opc = X86::VGATHERDPSYrm; break;
2265 case Intrinsic::x86_avx2_gather_q_ps: Opc = X86::VGATHERQPSrm; break;
2266 case Intrinsic::x86_avx2_gather_q_ps_256: Opc = X86::VGATHERQPSYrm; break;
2267 case Intrinsic::x86_avx2_gather_d_q: Opc = X86::VPGATHERDQrm; break;
2268 case Intrinsic::x86_avx2_gather_d_q_256: Opc = X86::VPGATHERDQYrm; break;
2269 case Intrinsic::x86_avx2_gather_q_q: Opc = X86::VPGATHERQQrm; break;
2270 case Intrinsic::x86_avx2_gather_q_q_256: Opc = X86::VPGATHERQQYrm; break;
2271 case Intrinsic::x86_avx2_gather_d_d: Opc = X86::VPGATHERDDrm; break;
2272 case Intrinsic::x86_avx2_gather_d_d_256: Opc = X86::VPGATHERDDYrm; break;
2273 case Intrinsic::x86_avx2_gather_q_d: Opc = X86::VPGATHERQDrm; break;
2274 case Intrinsic::x86_avx2_gather_q_d_256: Opc = X86::VPGATHERQDYrm; break;
2275 }
Sanjay Patel85030aa2015-10-13 16:23:00 +00002276 SDNode *RetVal = selectGather(Node, Opc);
Craig Topperfbb954f72012-07-01 02:17:08 +00002277 if (RetVal)
Craig Topperf7755df2012-07-12 06:52:41 +00002278 // We already called ReplaceUses inside SelectGather.
Craig Topper062a2ba2014-04-25 05:30:21 +00002279 return nullptr;
Craig Toppere15e5f72012-07-01 02:18:18 +00002280 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002281 }
Manman Rena0982042012-06-26 19:47:59 +00002282 }
2283 break;
2284 }
Dan Gohman757eee82009-08-02 16:10:52 +00002285 case X86ISD::GlobalBaseReg:
2286 return getGlobalBaseReg();
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002287
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002288 case X86ISD::SHRUNKBLEND: {
2289 // SHRUNKBLEND selects like a regular VSELECT.
2290 SDValue VSelect = CurDAG->getNode(
2291 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2292 Node->getOperand(1), Node->getOperand(2));
2293 ReplaceUses(SDValue(Node, 0), VSelect);
2294 SelectCode(VSelect.getNode());
2295 // We already called ReplaceUses.
2296 return nullptr;
2297 }
Craig Topper3af251d2012-07-01 02:55:34 +00002298
Eric Christophera1d9e292011-05-17 08:10:18 +00002299 case ISD::ATOMIC_LOAD_XOR:
2300 case ISD::ATOMIC_LOAD_AND:
Michael Liao83725392012-09-19 19:36:58 +00002301 case ISD::ATOMIC_LOAD_OR:
2302 case ISD::ATOMIC_LOAD_ADD: {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002303 SDNode *RetVal = selectAtomicLoadArith(Node, NVT);
Eric Christopher4a34e612011-05-10 23:57:45 +00002304 if (RetVal)
2305 return RetVal;
2306 break;
2307 }
Tobias Grosser85508e82015-08-19 11:35:10 +00002308 case ISD::AND:
Benjamin Kramer4c816242011-04-22 15:30:40 +00002309 case ISD::OR:
2310 case ISD::XOR: {
2311 // For operations of the form (x << C1) op C2, check if we can use a smaller
2312 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2313 SDValue N0 = Node->getOperand(0);
2314 SDValue N1 = Node->getOperand(1);
2315
2316 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2317 break;
2318
2319 // i8 is unshrinkable, i16 should be promoted to i32.
2320 if (NVT != MVT::i32 && NVT != MVT::i64)
2321 break;
2322
2323 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2324 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2325 if (!Cst || !ShlCst)
2326 break;
2327
2328 int64_t Val = Cst->getSExtValue();
2329 uint64_t ShlVal = ShlCst->getZExtValue();
2330
2331 // Make sure that we don't change the operation by removing bits.
2332 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002333 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2334 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002335 break;
2336
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002337 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002338 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002339
2340 // Check the minimum bitwidth for the new constant.
2341 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2342 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2343 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2344 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2345 CstVT = MVT::i8;
2346 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2347 CstVT = MVT::i32;
2348
2349 // Bail if there is no smaller encoding.
2350 if (NVT == CstVT)
2351 break;
2352
Craig Topper83e042a2013-08-15 05:57:07 +00002353 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002354 default: llvm_unreachable("Unsupported VT!");
2355 case MVT::i32:
2356 assert(CstVT == MVT::i8);
2357 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002358 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002359
2360 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002361 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002362 case ISD::AND: Op = X86::AND32ri8; break;
2363 case ISD::OR: Op = X86::OR32ri8; break;
2364 case ISD::XOR: Op = X86::XOR32ri8; break;
2365 }
2366 break;
2367 case MVT::i64:
2368 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2369 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002370 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002371
2372 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002373 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002374 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2375 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2376 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2377 }
2378 break;
2379 }
2380
2381 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002382 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002383 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002384 if (ShlVal == 1)
2385 return CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2386 SDValue(New, 0));
Benjamin Kramer4c816242011-04-22 15:30:40 +00002387 return CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002388 getI8Imm(ShlVal, dl));
Benjamin Kramer4c816242011-04-22 15:30:40 +00002389 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002390 case X86ISD::UMUL8:
2391 case X86ISD::SMUL8: {
2392 SDValue N0 = Node->getOperand(0);
2393 SDValue N1 = Node->getOperand(1);
2394
2395 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2396
2397 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2398 N0, SDValue()).getValue(1);
2399
2400 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2401 SDValue Ops[] = {N1, InFlag};
2402 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2403
2404 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2405 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2406 return nullptr;
2407 }
2408
Chris Lattner364bb0a2010-12-05 07:30:36 +00002409 case X86ISD::UMUL: {
2410 SDValue N0 = Node->getOperand(0);
2411 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002412
Ted Kremenekb5241b22011-01-14 22:34:13 +00002413 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002414 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002415 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekb5241b22011-01-14 22:34:13 +00002416 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2417 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2418 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2419 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002420 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002421
Chris Lattner364bb0a2010-12-05 07:30:36 +00002422 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2423 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002424
Chris Lattner364bb0a2010-12-05 07:30:36 +00002425 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2426 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002427 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002428
Chris Lattner364bb0a2010-12-05 07:30:36 +00002429 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2430 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2431 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00002432 return nullptr;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002433 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002434
Dan Gohman757eee82009-08-02 16:10:52 +00002435 case ISD::SMUL_LOHI:
2436 case ISD::UMUL_LOHI: {
2437 SDValue N0 = Node->getOperand(0);
2438 SDValue N1 = Node->getOperand(1);
2439
2440 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002441 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002442 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002443 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002444 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002445 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2446 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002447 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2448 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2449 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2450 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002451 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002452 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002453 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002454 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002455 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2456 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2457 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2458 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002459 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002460 }
Dan Gohman757eee82009-08-02 16:10:52 +00002461
Michael Liaof9f7b552012-09-26 08:22:37 +00002462 unsigned SrcReg, LoReg, HiReg;
2463 switch (Opc) {
2464 default: llvm_unreachable("Unknown MUL opcode!");
2465 case X86::IMUL8r:
2466 case X86::MUL8r:
2467 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2468 break;
2469 case X86::IMUL16r:
2470 case X86::MUL16r:
2471 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2472 break;
2473 case X86::IMUL32r:
2474 case X86::MUL32r:
2475 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2476 break;
2477 case X86::IMUL64r:
2478 case X86::MUL64r:
2479 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2480 break;
2481 case X86::MULX32rr:
2482 SrcReg = X86::EDX; LoReg = HiReg = 0;
2483 break;
2484 case X86::MULX64rr:
2485 SrcReg = X86::RDX; LoReg = HiReg = 0;
2486 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002487 }
2488
2489 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002490 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002491 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002492 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002493 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002494 if (foldedLoad)
2495 std::swap(N0, N1);
2496 }
2497
Michael Liaof9f7b552012-09-26 08:22:37 +00002498 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002499 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002500 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002501
2502 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002503 SDValue Chain;
Dan Gohman757eee82009-08-02 16:10:52 +00002504 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2505 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002506 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2507 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002508 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002509 ResHi = SDValue(CNode, 0);
2510 ResLo = SDValue(CNode, 1);
2511 Chain = SDValue(CNode, 2);
2512 InFlag = SDValue(CNode, 3);
2513 } else {
2514 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002515 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002516 Chain = SDValue(CNode, 0);
2517 InFlag = SDValue(CNode, 1);
2518 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002519
Dan Gohman757eee82009-08-02 16:10:52 +00002520 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002521 ReplaceUses(N1.getValue(1), Chain);
Dan Gohman757eee82009-08-02 16:10:52 +00002522 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002523 SDValue Ops[] = { N1, InFlag };
2524 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2525 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002526 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002527 ResHi = SDValue(CNode, 0);
2528 ResLo = SDValue(CNode, 1);
2529 InFlag = SDValue(CNode, 2);
2530 } else {
2531 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002532 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002533 InFlag = SDValue(CNode, 0);
2534 }
Dan Gohman757eee82009-08-02 16:10:52 +00002535 }
2536
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002537 // Prevent use of AH in a REX instruction by referencing AX instead.
2538 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2539 !SDValue(Node, 1).use_empty()) {
2540 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2541 X86::AX, MVT::i16, InFlag);
2542 InFlag = Result.getValue(2);
2543 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2544 // registers.
2545 if (!SDValue(Node, 0).use_empty())
2546 ReplaceUses(SDValue(Node, 1),
2547 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2548
2549 // Shift AX down 8 bits.
2550 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2551 Result,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002552 CurDAG->getTargetConstant(8, dl, MVT::i8)),
2553 0);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002554 // Then truncate it down to i8.
2555 ReplaceUses(SDValue(Node, 1),
2556 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2557 }
Dan Gohman757eee82009-08-02 16:10:52 +00002558 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002559 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002560 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002561 assert(LoReg && "Register for low half is not defined!");
2562 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2563 InFlag);
2564 InFlag = ResLo.getValue(2);
2565 }
2566 ReplaceUses(SDValue(Node, 0), ResLo);
2567 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002568 }
2569 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002570 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002571 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002572 assert(HiReg && "Register for high half is not defined!");
2573 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2574 InFlag);
2575 InFlag = ResHi.getValue(2);
2576 }
2577 ReplaceUses(SDValue(Node, 1), ResHi);
2578 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002579 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002580
Craig Topper062a2ba2014-04-25 05:30:21 +00002581 return nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002582 }
2583
2584 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002585 case ISD::UDIVREM:
2586 case X86ISD::SDIVREM8_SEXT_HREG:
2587 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002588 SDValue N0 = Node->getOperand(0);
2589 SDValue N1 = Node->getOperand(1);
2590
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002591 bool isSigned = (Opcode == ISD::SDIVREM ||
2592 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002593 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002594 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002595 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002596 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2597 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2598 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2599 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002600 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002601 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002602 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002603 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002604 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2605 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2606 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2607 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002608 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002609 }
Dan Gohman757eee82009-08-02 16:10:52 +00002610
Chris Lattner518b0372009-12-23 01:45:04 +00002611 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002612 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002613 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002614 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002615 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002616 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002617 SExtOpcode = X86::CBW;
2618 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002619 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002620 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002621 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002622 SExtOpcode = X86::CWD;
2623 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002624 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002625 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002626 SExtOpcode = X86::CDQ;
2627 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002628 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002629 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002630 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002631 break;
2632 }
2633
Dan Gohman757eee82009-08-02 16:10:52 +00002634 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002635 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002636 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002637
Dan Gohman757eee82009-08-02 16:10:52 +00002638 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002639 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002640 // Special case for div8, just use a move with zero extension to AX to
2641 // clear the upper 8 bits (AH).
2642 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002643 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002644 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2645 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002646 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00002647 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002648 Chain = Move.getValue(1);
2649 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00002650 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00002651 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002652 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002653 Chain = CurDAG->getEntryNode();
2654 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00002655 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00002656 InFlag = Chain.getValue(1);
2657 } else {
2658 InFlag =
2659 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2660 LoReg, N0, SDValue()).getValue(1);
2661 if (isSigned && !signBitIsZero) {
2662 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00002663 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002664 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002665 } else {
2666 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00002667 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00002668 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00002669 case MVT::i16:
2670 ClrNode =
2671 SDValue(CurDAG->getMachineNode(
2672 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002673 CurDAG->getTargetConstant(X86::sub_16bit, dl,
2674 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002675 0);
2676 break;
2677 case MVT::i32:
2678 break;
2679 case MVT::i64:
2680 ClrNode =
2681 SDValue(CurDAG->getMachineNode(
2682 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002683 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
2684 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2685 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002686 0);
2687 break;
2688 default:
2689 llvm_unreachable("Unexpected division source");
2690 }
2691
Chris Lattner518b0372009-12-23 01:45:04 +00002692 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00002693 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00002694 }
Evan Cheng92e27972006-01-06 23:19:29 +00002695 }
Dan Gohmana1603612007-10-08 18:33:35 +00002696
Dan Gohman757eee82009-08-02 16:10:52 +00002697 if (foldedLoad) {
2698 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2699 InFlag };
2700 SDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00002701 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00002702 InFlag = SDValue(CNode, 1);
2703 // Update the chain.
2704 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2705 } else {
2706 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002707 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002708 }
Evan Cheng92e27972006-01-06 23:19:29 +00002709
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002710 // Prevent use of AH in a REX instruction by explicitly copying it to
2711 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00002712 //
2713 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002714 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00002715 // the allocator and/or the backend get enhanced to be more robust in
2716 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002717 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
2718 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
2719 unsigned AHExtOpcode =
2720 isSigned ? X86::MOVSX32_NOREXrr8 : X86::MOVZX32_NOREXrr8;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002721
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002722 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
2723 MVT::Glue, AHCopy, InFlag);
2724 SDValue Result(RNode, 0);
2725 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002726
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002727 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
2728 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
2729 if (Node->getValueType(1) == MVT::i64) {
2730 // It's not possible to directly movsx AH to a 64bit register, because
2731 // the latter needs the REX prefix, but the former can't have it.
2732 assert(Opcode != X86ISD::SDIVREM8_SEXT_HREG &&
2733 "Unexpected i64 sext of h-register");
2734 Result =
2735 SDValue(CurDAG->getMachineNode(
2736 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002737 CurDAG->getTargetConstant(0, dl, MVT::i64), Result,
2738 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2739 MVT::i32)),
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002740 0);
2741 }
2742 } else {
2743 Result =
2744 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
2745 }
2746 ReplaceUses(SDValue(Node, 1), Result);
2747 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002748 }
Dan Gohman757eee82009-08-02 16:10:52 +00002749 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002750 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00002751 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2752 LoReg, NVT, InFlag);
2753 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002754 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002755 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002756 }
2757 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002758 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002759 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2760 HiReg, NVT, InFlag);
2761 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002762 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002763 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002764 }
Craig Topper062a2ba2014-04-25 05:30:21 +00002765 return nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002766 }
2767
Manman Ren1be131b2012-08-08 00:51:41 +00002768 case X86ISD::CMP:
2769 case X86ISD::SUB: {
2770 // Sometimes a SUB is used to perform comparison.
2771 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
2772 // This node is not a CMP.
2773 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00002774 SDValue N0 = Node->getOperand(0);
2775 SDValue N1 = Node->getOperand(1);
2776
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002777 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00002778 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002779 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002780
Dan Gohmanac33a902009-08-19 18:16:17 +00002781 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2782 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002783 // Look past the truncate if CMP is the only use of it.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002784 if ((N0.getNode()->getOpcode() == ISD::AND ||
2785 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2786 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00002787 N0.getValueType() != MVT::i8 &&
2788 X86::isZeroNode(N1)) {
2789 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2790 if (!C) break;
2791
2792 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002793 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2794 (!(C->getZExtValue() & 0x80) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002795 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002796 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002797 SDValue Reg = N0.getNode()->getOperand(0);
2798
2799 // On x86-32, only the ABCD registers have 8-bit subregisters.
2800 if (!Subtarget->is64Bit()) {
Craig Toppercc830f82012-02-22 07:28:11 +00002801 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002802 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002803 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2804 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2805 default: llvm_unreachable("Unsupported TEST operand type!");
2806 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002807 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002808 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2809 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002810 }
2811
2812 // Extract the l-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002813 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002814 MVT::i8, Reg);
2815
2816 // Emit a testb.
Manman Ren511c6d02012-09-28 18:53:24 +00002817 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2818 Subreg, Imm);
2819 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2820 // one, do not call ReplaceAllUsesWith.
2821 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2822 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002823 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002824 }
2825
2826 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002827 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2828 (!(C->getZExtValue() & 0x8000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002829 hasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002830 // Shift the immediate right by 8 bits.
2831 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002832 dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002833 SDValue Reg = N0.getNode()->getOperand(0);
2834
2835 // Put the value in an ABCD register.
Craig Toppercc830f82012-02-22 07:28:11 +00002836 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002837 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002838 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2839 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2840 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2841 default: llvm_unreachable("Unsupported TEST operand type!");
2842 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002843 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002844 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2845 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002846
2847 // Extract the h-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002848 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002849 MVT::i8, Reg);
2850
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00002851 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2852 // target GR8_NOREX registers, so make sure the register class is
2853 // forced.
Manman Ren511c6d02012-09-28 18:53:24 +00002854 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl,
2855 MVT::i32, Subreg, ShiftedImm);
2856 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2857 // one, do not call ReplaceAllUsesWith.
2858 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2859 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002860 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002861 }
2862
2863 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2864 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002865 N0.getValueType() != MVT::i16 &&
2866 (!(C->getZExtValue() & 0x8000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002867 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002868 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2869 MVT::i16);
Dan Gohmanac33a902009-08-19 18:16:17 +00002870 SDValue Reg = N0.getNode()->getOperand(0);
2871
2872 // Extract the 16-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002873 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002874 MVT::i16, Reg);
2875
2876 // Emit a testw.
Manman Ren511c6d02012-09-28 18:53:24 +00002877 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32,
2878 Subreg, Imm);
2879 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2880 // one, do not call ReplaceAllUsesWith.
2881 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2882 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002883 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002884 }
2885
2886 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2887 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002888 N0.getValueType() == MVT::i64 &&
2889 (!(C->getZExtValue() & 0x80000000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002890 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002891 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2892 MVT::i32);
Dan Gohmanac33a902009-08-19 18:16:17 +00002893 SDValue Reg = N0.getNode()->getOperand(0);
2894
2895 // Extract the 32-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002896 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002897 MVT::i32, Reg);
2898
2899 // Emit a testl.
Manman Ren511c6d02012-09-28 18:53:24 +00002900 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32,
2901 Subreg, Imm);
2902 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2903 // one, do not call ReplaceAllUsesWith.
2904 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2905 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002906 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002907 }
2908 }
2909 break;
2910 }
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002911 case ISD::STORE: {
Joel Jones68d59e82012-03-29 05:45:48 +00002912 // Change a chain of {load; incr or dec; store} of the same value into
2913 // a simple increment or decrement through memory of that value, if the
2914 // uses of the modified value and its address are suitable.
Pete Cooper48784ed2011-11-16 19:03:23 +00002915 // The DEC64m tablegen pattern is currently not able to match the case where
Chad Rosier24c19d22012-08-01 18:39:17 +00002916 // the EFLAGS on the original DEC are used. (This also applies to
Joel Jones68d59e82012-03-29 05:45:48 +00002917 // {INC,DEC}X{64,32,16,8}.)
2918 // We'll need to improve tablegen to allow flags to be transferred from a
Pete Cooper48784ed2011-11-16 19:03:23 +00002919 // node in the pattern to the result node. probably with a new keyword
2920 // for example, we have this
2921 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2922 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2923 // (implicit EFLAGS)]>;
2924 // but maybe need something like this
2925 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2926 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2927 // (transferrable EFLAGS)]>;
Joel Jones68d59e82012-03-29 05:45:48 +00002928
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002929 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002930 SDValue StoredVal = StoreNode->getOperand(1);
Joel Jones68d59e82012-03-29 05:45:48 +00002931 unsigned Opc = StoredVal->getOpcode();
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002932
Craig Topper062a2ba2014-04-25 05:30:21 +00002933 LoadSDNode *LoadNode = nullptr;
Evan Cheng3e869f02012-04-12 19:14:21 +00002934 SDValue InputChain;
2935 if (!isLoadIncOrDecStore(StoreNode, Opc, StoredVal, CurDAG,
2936 LoadNode, InputChain))
2937 break;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002938
2939 SDValue Base, Scale, Index, Disp, Segment;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002940 if (!selectAddr(LoadNode, LoadNode->getBasePtr(),
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002941 Base, Scale, Index, Disp, Segment))
2942 break;
2943
2944 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2945 MemOp[0] = StoreNode->getMemOperand();
2946 MemOp[1] = LoadNode->getMemOperand();
2947 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
Chad Rosier24c19d22012-08-01 18:39:17 +00002948 EVT LdVT = LoadNode->getMemoryVT();
Joel Jones68d59e82012-03-29 05:45:48 +00002949 unsigned newOpc = getFusedLdStOpcode(LdVT, Opc);
2950 MachineSDNode *Result = CurDAG->getMachineNode(newOpc,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002951 SDLoc(Node),
Michael Liaob53d8962013-04-19 22:22:57 +00002952 MVT::i32, MVT::Other, Ops);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002953 Result->setMemRefs(MemOp, MemOp + 2);
2954
2955 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2956 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2957
2958 return Result;
2959 }
Chris Lattner655e7df2005-11-16 01:54:32 +00002960 }
2961
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002962 SDNode *ResNode = SelectCode(Node);
Evan Chengbd1c5a82006-08-11 09:08:15 +00002963
Chris Lattnerf98f1242010-03-02 06:34:30 +00002964 DEBUG(dbgs() << "=> ";
Craig Toppere73658d2014-04-28 04:05:08 +00002965 if (ResNode == nullptr || ResNode == Node)
Chris Lattnerf98f1242010-03-02 06:34:30 +00002966 Node->dump(CurDAG);
2967 else
2968 ResNode->dump(CurDAG);
2969 dbgs() << '\n');
Evan Chengbd1c5a82006-08-11 09:08:15 +00002970
2971 return ResNode;
Chris Lattner655e7df2005-11-16 01:54:32 +00002972}
2973
Chris Lattnerba1ed582006-06-08 18:03:49 +00002974bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00002975SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00002976 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00002977 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00002978 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00002979 default:
2980 llvm_unreachable("Unexpected asm memory constraint");
2981 case InlineAsm::Constraint_i:
2982 // FIXME: It seems strange that 'i' is needed here since it's supposed to
2983 // be an immediate and not a memory constraint.
2984 // Fallthrough.
Daniel Sanders60f1db02015-03-13 12:45:09 +00002985 case InlineAsm::Constraint_o: // offsetable ??
2986 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00002987 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00002988 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00002989 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00002990 return true;
2991 break;
2992 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002993
Evan Cheng2d487222006-08-26 01:05:16 +00002994 OutOps.push_back(Op0);
2995 OutOps.push_back(Op1);
2996 OutOps.push_back(Op2);
2997 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00002998 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00002999 return false;
3000}
3001
Sanjay Patelb5723d02015-10-13 15:12:27 +00003002/// This pass converts a legalized DAG into a X86-specific DAG,
3003/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003004FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003005 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003006 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003007}