blob: e2c094f82009bfa96f92e144269e379322e3e202 [file] [log] [blame]
Bob Wilson2e076c42009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc7baee32010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson2e076c42009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilsonbad47f62010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Anderson07473072010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson30c48922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Anderson07473072010-11-03 22:44:51 +000082
Bob Wilsoneb54d512009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilsoncce31f62009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson2e076c42009-06-22 23:27:02 +000090
Bob Wilson32cd8552009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsonea3a4022009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9e899072010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +0000106
Bob Wilson38ab35a2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsona3f19012010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson2e076c42009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson6eae5202010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilsond95ccd62009-11-06 23:33:28 +0000137}
138
Bob Wilson2e076c42009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson6b853c32010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000153
Bob Wilson6b853c32010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000164
Bob Wilson75a64082010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilson35fafca2010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson35fafca2010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilson75a64082010-09-02 16:00:54 +0000183
Bob Wilsonc92eea02010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson340861d2010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersonad402342010-11-02 00:05:05 +0000193}
Bob Wilson340861d2010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersonad402342010-11-02 00:05:05 +0000200}
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000201
Owen Andersonad402342010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000206
Owen Andersonad402342010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000211
Evan Cheng05f13e92010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000216
Bob Wilson496766c2010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000224}
Bob Wilson496766c2010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000231}
Bob Wilson496766c2010-03-20 17:59:03 +0000232
Owen Andersonb3ca2062010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000237
Owen Andersonb3ca2062010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000242
Evan Cheng05f13e92010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000247
Bob Wilsonc286c882010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000255}
Bob Wilson496766c2010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000261}
Bob Wilsonc286c882010-03-22 18:22:06 +0000262
Owen Andersonb3ca2062010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000267
Owen Andersonb3ca2062010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000272
Evan Cheng05f13e92010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000275
Bob Wilsonc286c882010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000283}
Bob Wilson496766c2010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersonb3ca2062010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson42e67b52011-02-07 17:43:12 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersonb3ca2062010-11-02 00:24:52 +0000289 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000291}
Johnny Chenb14a5c52010-02-23 20:51:23 +0000292
Owen Andersonb3ca2062010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000297
Owen Andersonb3ca2062010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +0000302
Evan Cheng05f13e92010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000305
Bob Wilson20f79e32009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000313}
Bob Wilsona7f236a2010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilsond0926692010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000321}
Bob Wilson20f79e32009-08-05 00:49:09 +0000322
Owen Anderson526ffd52010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000326
Owen Anderson526ffd52010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilsone6b778d2009-10-06 22:01:59 +0000330
Bob Wilsondd29db52010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000334
Evan Cheng05f13e92010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000338
Bob Wilsoncf324652010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000346}
Bob Wilsoncf324652010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000354}
Bob Wilsoncf324652010-03-20 20:10:51 +0000355
Owen Anderson526ffd52010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000359
Owen Anderson526ffd52010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000363
Evan Cheng05f13e92010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000367
Evan Cheng05f13e92010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000371
Bob Wilsond0926692010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenb14a5c52010-02-23 20:51:23 +0000379
Bob Wilson20f79e32009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000387}
Bob Wilson20f79e32009-08-05 00:49:09 +0000388
Owen Anderson526ffd52010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000392
Bob Wilsondd29db52010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000396
Bob Wilsoncf324652010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000405}
Bob Wilsoncf324652010-03-20 20:10:51 +0000406
Owen Anderson526ffd52010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000410
Evan Chenga7624002010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000414
Bob Wilsoncf324652010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000422
Evan Chenga7624002010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000426
Bob Wilsoncf324652010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Chenga7624002010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson6bbefc22009-10-07 17:24:55 +0000431
Bob Wilson20f79e32009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000440}
Bob Wilson20f79e32009-08-05 00:49:09 +0000441
Owen Anderson526ffd52010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000445
Bob Wilsondd29db52010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000449
Bob Wilsoncf324652010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson42e67b52011-02-07 17:43:12 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000458}
Bob Wilsoncf324652010-03-20 20:10:51 +0000459
Owen Anderson526ffd52010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000463
Bob Wilson42e67b52011-02-07 17:43:12 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000467
Bob Wilsoncf324652010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000475
Bob Wilson42e67b52011-02-07 17:43:12 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000479
Bob Wilsoncf324652010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson42e67b52011-02-07 17:43:12 +0000481def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
484
485def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
486def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
487def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilson50820a22009-10-07 21:53:04 +0000488
Bob Wilsondc449902010-11-01 22:04:05 +0000489} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
490
Bob Wilsond5c57a52010-09-13 23:01:35 +0000491// Classes for VLD*LN pseudo-instructions with multi-register operands.
492// These are expanded to real instructions after register allocation.
493class VLDQLNPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst),
495 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
496 itin, "$src = $dst">;
497class VLDQLNWBPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
499 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
500 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
501class VLDQQLNPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst),
503 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
504 itin, "$src = $dst">;
505class VLDQQLNWBPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
507 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
508 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
509class VLDQQQQLNPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst),
511 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
512 itin, "$src = $dst">;
513class VLDQQQQLNWBPseudo<InstrItinClass itin>
514 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
515 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
516 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
517
Bob Wilson50820a22009-10-07 21:53:04 +0000518// VLD1LN : Vector Load (single element to one lane)
Bob Wilsondc449902010-11-01 22:04:05 +0000519class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
520 PatFrag LoadOp>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000521 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000522 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
523 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000524 "$src = $Vd",
525 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000526 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersona8385952010-11-02 20:40:59 +0000527 imm:$lane))]> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000528 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000529}
Bob Wilsondc449902010-11-01 22:04:05 +0000530class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
531 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
532 (i32 (LoadOp addrmode6:$addr)),
533 imm:$lane))];
534}
535
Owen Andersona8385952010-11-02 20:40:59 +0000536def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
537 let Inst{7-5} = lane{2-0};
538}
539def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
540 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000541 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000542}
543def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
544 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000545 let Inst{5} = Rn{4};
546 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000547}
Bob Wilsondc449902010-11-01 22:04:05 +0000548
549def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
550def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
551def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
552
Bob Wilson9375d272010-12-10 22:13:32 +0000553def : Pat<(vector_insert (v2f32 DPR:$src),
554 (f32 (load addrmode6:$addr)), imm:$lane),
555 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
556def : Pat<(vector_insert (v4f32 QPR:$src),
557 (f32 (load addrmode6:$addr)), imm:$lane),
558 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
559
Bob Wilsondc449902010-11-01 22:04:05 +0000560let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
561
562// ...with address register writeback:
563class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000564 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000565 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsondc449902010-11-01 22:04:05 +0000566 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000567 "\\{$Vd[$lane]\\}, $Rn$Rm",
568 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsondc449902010-11-01 22:04:05 +0000569
Owen Andersona8385952010-11-02 20:40:59 +0000570def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
571 let Inst{7-5} = lane{2-0};
572}
573def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
574 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000575 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000576}
577def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
578 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000579 let Inst{5} = Rn{4};
580 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000581}
Bob Wilsondc449902010-11-01 22:04:05 +0000582
583def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
584def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
585def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilsonab3a9472009-10-07 18:09:32 +0000586
Bob Wilsonda9817c2009-09-01 04:26:28 +0000587// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000588class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000589 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000590 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
591 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000592 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000593 let Rm = 0b1111;
594 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000595}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000596
Owen Andersona8385952010-11-02 20:40:59 +0000597def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
598 let Inst{7-5} = lane{2-0};
599}
600def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
601 let Inst{7-6} = lane{1-0};
602}
603def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
604 let Inst{7} = lane{0};
605}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000606
Evan Cheng05f13e92010-10-09 01:03:04 +0000607def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
608def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
609def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000610
Bob Wilson9b158422010-03-20 20:39:53 +0000611// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000612def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
613 let Inst{7-6} = lane{1-0};
614}
615def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
616 let Inst{7} = lane{0};
617}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000618
Evan Cheng05f13e92010-10-09 01:03:04 +0000619def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
620def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000621
Bob Wilson9152d962010-03-20 20:47:18 +0000622// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000623class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000624 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000625 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Cheng05f13e92010-10-09 01:03:04 +0000626 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000627 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
628 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
629 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000630}
Bob Wilson9152d962010-03-20 20:47:18 +0000631
Owen Andersona8385952010-11-02 20:40:59 +0000632def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
633 let Inst{7-5} = lane{2-0};
634}
635def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
636 let Inst{7-6} = lane{1-0};
637}
638def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
639 let Inst{7} = lane{0};
640}
Bob Wilson9152d962010-03-20 20:47:18 +0000641
Evan Cheng05f13e92010-10-09 01:03:04 +0000642def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
643def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
644def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000645
Owen Andersona8385952010-11-02 20:40:59 +0000646def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
647 let Inst{7-6} = lane{1-0};
648}
649def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
650 let Inst{7} = lane{0};
651}
Bob Wilson9152d962010-03-20 20:47:18 +0000652
Evan Cheng05f13e92010-10-09 01:03:04 +0000653def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
654def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000655
Bob Wilsonda9817c2009-09-01 04:26:28 +0000656// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000657class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000658 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000659 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Chenga7624002010-10-09 01:45:34 +0000660 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000661 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000662 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000663 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000664}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000665
Owen Andersona8385952010-11-02 20:40:59 +0000666def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
667 let Inst{7-5} = lane{2-0};
668}
669def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
670 let Inst{7-6} = lane{1-0};
671}
672def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
673 let Inst{7} = lane{0};
674}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000675
Evan Chenga7624002010-10-09 01:45:34 +0000676def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
677def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
678def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000679
Bob Wilson9b158422010-03-20 20:39:53 +0000680// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000681def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
682 let Inst{7-6} = lane{1-0};
683}
684def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
685 let Inst{7} = lane{0};
686}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000687
Evan Chenga7624002010-10-09 01:45:34 +0000688def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
689def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000690
Bob Wilson9152d962010-03-20 20:47:18 +0000691// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000692class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000693 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000694 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000695 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000696 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Chenga7624002010-10-09 01:45:34 +0000697 IIC_VLD3lnu, "vld3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000698 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
699 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson9f20daf2010-11-02 20:47:39 +0000700 []>;
Bob Wilson9152d962010-03-20 20:47:18 +0000701
Owen Andersona8385952010-11-02 20:40:59 +0000702def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
703 let Inst{7-5} = lane{2-0};
704}
705def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
706 let Inst{7-6} = lane{1-0};
707}
708def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
709 let Inst{7} = lane{0};
710}
Bob Wilson9152d962010-03-20 20:47:18 +0000711
Evan Chenga7624002010-10-09 01:45:34 +0000712def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
713def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
714def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000715
Owen Andersona8385952010-11-02 20:40:59 +0000716def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
717 let Inst{7-6} = lane{1-0};
718}
719def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
720 let Inst{7} = lane{0};
721}
Bob Wilson9152d962010-03-20 20:47:18 +0000722
Evan Chenga7624002010-10-09 01:45:34 +0000723def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
724def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000725
Bob Wilsonda9817c2009-09-01 04:26:28 +0000726// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000727class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000728 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000729 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000730 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Chengd7a404d2010-10-09 04:07:58 +0000731 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000732 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000733 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000734 let Rm = 0b1111;
735 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000736}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000737
Owen Andersona8385952010-11-02 20:40:59 +0000738def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
739 let Inst{7-5} = lane{2-0};
740}
741def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
742 let Inst{7-6} = lane{1-0};
743}
744def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
745 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000746 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000747}
Bob Wilson38ba4722009-10-08 22:53:57 +0000748
Evan Chengd7a404d2010-10-09 04:07:58 +0000749def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
750def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
751def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000752
Bob Wilson9b158422010-03-20 20:39:53 +0000753// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000754def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
755 let Inst{7-6} = lane{1-0};
756}
757def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
758 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000759 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000760}
Bob Wilson38ba4722009-10-08 22:53:57 +0000761
Evan Chengd7a404d2010-10-09 04:07:58 +0000762def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
763def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilson50820a22009-10-07 21:53:04 +0000764
Bob Wilson9152d962010-03-20 20:47:18 +0000765// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000766class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000767 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000768 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000769 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000770 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson42e67b52011-02-07 17:43:12 +0000771 IIC_VLD4lnu, "vld4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000772"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
773"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersona8385952010-11-02 20:40:59 +0000774 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000775 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000776}
Bob Wilson9152d962010-03-20 20:47:18 +0000777
Owen Andersona8385952010-11-02 20:40:59 +0000778def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
779 let Inst{7-5} = lane{2-0};
780}
781def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
782 let Inst{7-6} = lane{1-0};
783}
784def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
785 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000786 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000787}
Bob Wilson9152d962010-03-20 20:47:18 +0000788
Evan Chengd7a404d2010-10-09 04:07:58 +0000789def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
790def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
791def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000792
Owen Andersona8385952010-11-02 20:40:59 +0000793def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
794 let Inst{7-6} = lane{1-0};
795}
796def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
797 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000798 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000799}
Bob Wilson9152d962010-03-20 20:47:18 +0000800
Evan Chengd7a404d2010-10-09 04:07:58 +0000801def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
802def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000803
Bob Wilsonc92eea02010-11-27 06:35:16 +0000804} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
805
Bob Wilson50820a22009-10-07 21:53:04 +0000806// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilson04b2c942010-11-28 06:51:15 +0000807class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson318ce7c2010-11-30 00:00:42 +0000808 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilsonc92eea02010-11-27 06:35:16 +0000809 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson318ce7c2010-11-30 00:00:42 +0000810 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilsonc92eea02010-11-27 06:35:16 +0000811 let Rm = 0b1111;
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000812 let Inst{4} = Rn{4};
Bob Wilsonc92eea02010-11-27 06:35:16 +0000813}
814class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
815 let Pattern = [(set QPR:$dst,
Bob Wilson318ce7c2010-11-30 00:00:42 +0000816 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilsonc92eea02010-11-27 06:35:16 +0000817}
818
Bob Wilson04b2c942010-11-28 06:51:15 +0000819def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
820def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
821def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000822
823def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
824def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
825def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
826
Bob Wilson9375d272010-12-10 22:13:32 +0000827def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
828 (VLD1DUPd32 addrmode6:$addr)>;
829def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
830 (VLD1DUPq32Pseudo addrmode6:$addr)>;
831
Bob Wilsonc92eea02010-11-27 06:35:16 +0000832let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
833
Bob Wilsone1d33222010-12-10 22:13:24 +0000834class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilson04b2c942010-11-28 06:51:15 +0000835 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000836 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilsonc92eea02010-11-27 06:35:16 +0000837 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
838 let Rm = 0b1111;
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000839 let Inst{4} = Rn{4};
Bob Wilsonc92eea02010-11-27 06:35:16 +0000840}
841
Bob Wilsone1d33222010-12-10 22:13:24 +0000842def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
843def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
844def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000845
846// ...with address register writeback:
Bob Wilson04b2c942010-11-28 06:51:15 +0000847class VLD1DUPWB<bits<4> op7_4, string Dt>
848 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000849 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000850 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
851 let Inst{4} = Rn{4};
852}
Bob Wilson04b2c942010-11-28 06:51:15 +0000853class VLD1QDUPWB<bits<4> op7_4, string Dt>
854 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000855 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000856 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
857 let Inst{4} = Rn{4};
858}
Bob Wilsonc92eea02010-11-27 06:35:16 +0000859
Bob Wilson04b2c942010-11-28 06:51:15 +0000860def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
861def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
862def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000863
Bob Wilson04b2c942010-11-28 06:51:15 +0000864def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
865def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
866def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000867
868def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
869def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
870def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
871
Bob Wilson50820a22009-10-07 21:53:04 +0000872// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilson2d790df2010-11-28 06:51:26 +0000873class VLD2DUP<bits<4> op7_4, string Dt>
874 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000875 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilson2d790df2010-11-28 06:51:26 +0000876 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
877 let Rm = 0b1111;
878 let Inst{4} = Rn{4};
879}
880
881def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
882def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
883def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
884
885def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
886def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
887def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
888
889// ...with double-spaced registers (not used for codegen):
Bob Wilson0b27b682010-11-30 00:00:38 +0000890def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
891def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
892def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilson2d790df2010-11-28 06:51:26 +0000893
894// ...with address register writeback:
895class VLD2DUPWB<bits<4> op7_4, string Dt>
896 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000897 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilson2d790df2010-11-28 06:51:26 +0000898 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
899 let Inst{4} = Rn{4};
900}
901
902def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
903def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
904def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
905
Bob Wilson0b27b682010-11-30 00:00:38 +0000906def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
907def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
908def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilson2d790df2010-11-28 06:51:26 +0000909
910def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
911def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
912def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
913
Bob Wilson50820a22009-10-07 21:53:04 +0000914// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson77ab1652010-11-29 19:35:29 +0000915class VLD3DUP<bits<4> op7_4, string Dt>
916 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000917 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson77ab1652010-11-29 19:35:29 +0000918 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
919 let Rm = 0b1111;
920 let Inst{4} = Rn{4};
921}
922
923def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
924def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
925def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
926
927def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
928def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
929def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
930
931// ...with double-spaced registers (not used for codegen):
Bob Wilson0b27b682010-11-30 00:00:38 +0000932def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
933def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
934def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson77ab1652010-11-29 19:35:29 +0000935
936// ...with address register writeback:
937class VLD3DUPWB<bits<4> op7_4, string Dt>
938 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000939 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson77ab1652010-11-29 19:35:29 +0000940 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
941 "$Rn.addr = $wb", []> {
942 let Inst{4} = Rn{4};
943}
944
945def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
946def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
947def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
948
Bob Wilson0b27b682010-11-30 00:00:38 +0000949def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
950def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
951def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson77ab1652010-11-29 19:35:29 +0000952
953def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
954def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
955def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
956
Bob Wilson50820a22009-10-07 21:53:04 +0000957// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000958class VLD4DUP<bits<4> op7_4, string Dt>
959 : NLdSt<1, 0b10, 0b1111, op7_4,
960 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000961 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000962 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
963 let Rm = 0b1111;
Bob Wilson318ce7c2010-11-30 00:00:42 +0000964 let Inst{4} = Rn{4};
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000965}
966
Bob Wilson318ce7c2010-11-30 00:00:42 +0000967def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
968def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
969def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000970
971def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
972def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
973def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
974
975// ...with double-spaced registers (not used for codegen):
Bob Wilson318ce7c2010-11-30 00:00:42 +0000976def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
977def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
978def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000979
980// ...with address register writeback:
981class VLD4DUPWB<bits<4> op7_4, string Dt>
982 : NLdSt<1, 0b10, 0b1111, op7_4,
983 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000984 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000985 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson318ce7c2010-11-30 00:00:42 +0000986 "$Rn.addr = $wb", []> {
987 let Inst{4} = Rn{4};
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000988}
989
Bob Wilson318ce7c2010-11-30 00:00:42 +0000990def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
991def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
992def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
993
994def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
995def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
996def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000997
998def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
999def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1000def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1001
Evan Chengdd7f5662010-05-19 06:07:03 +00001002} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsonf042ead2009-08-12 00:49:01 +00001003
Evan Chengdd7f5662010-05-19 06:07:03 +00001004let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson322cbff2010-03-20 20:54:36 +00001005
Bob Wilson9392b0e2010-08-25 23:27:42 +00001006// Classes for VST* pseudo-instructions with multi-register operands.
1007// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +00001008class VSTQPseudo<InstrItinClass itin>
1009 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1010class VSTQWBPseudo<InstrItinClass itin>
Bob Wilson950882b2010-08-28 05:12:57 +00001011 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +00001012 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilson950882b2010-08-28 05:12:57 +00001013 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +00001014class VSTQQPseudo<InstrItinClass itin>
1015 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1016class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +00001017 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +00001018 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +00001019 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +00001020class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +00001021 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng94ad0082010-10-11 22:03:18 +00001022 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +00001023 "$addr.addr = $wb">;
1024
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001025// VST1 : Vector Store (multiple single elements)
1026class VST1D<bits<4> op7_4, string Dt>
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001027 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1028 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1029 let Rm = 0b1111;
1030 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001031}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001032class VST1Q<bits<4> op7_4, string Dt>
1033 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001034 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1035 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1036 let Rm = 0b1111;
1037 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001038}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001039
Owen Anderson87c62e52010-11-02 21:06:06 +00001040def VST1d8 : VST1D<{0,0,0,?}, "8">;
1041def VST1d16 : VST1D<{0,1,0,?}, "16">;
1042def VST1d32 : VST1D<{1,0,0,?}, "32">;
1043def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001044
Owen Anderson87c62e52010-11-02 21:06:06 +00001045def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1046def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1047def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1048def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001049
Evan Cheng94ad0082010-10-11 22:03:18 +00001050def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1051def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1052def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1053def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001054
Bob Wilson322cbff2010-03-20 20:54:36 +00001055// ...with address register writeback:
1056class VST1DWB<bits<4> op7_4, string Dt>
1057 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001058 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1059 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1060 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001061}
Bob Wilson322cbff2010-03-20 20:54:36 +00001062class VST1QWB<bits<4> op7_4, string Dt>
1063 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001064 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1065 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1066 "$Rn.addr = $wb", []> {
1067 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001068}
Bob Wilson322cbff2010-03-20 20:54:36 +00001069
Owen Anderson87c62e52010-11-02 21:06:06 +00001070def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1071def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1072def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1073def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +00001074
Owen Anderson87c62e52010-11-02 21:06:06 +00001075def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1076def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1077def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1078def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +00001079
Evan Cheng94ad0082010-10-11 22:03:18 +00001080def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1081def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1082def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1083def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001084
Bob Wilsonc286c882010-03-22 18:22:06 +00001085// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +00001086class VST1D3<bits<4> op7_4, string Dt>
Johnny Chend5c472d2010-02-24 02:57:20 +00001087 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001088 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1089 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1090 let Rm = 0b1111;
1091 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001092}
Bob Wilson322cbff2010-03-20 20:54:36 +00001093class VST1D3WB<bits<4> op7_4, string Dt>
1094 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001095 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Anderson87c62e52010-11-02 21:06:06 +00001096 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001097 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1098 "$Rn.addr = $wb", []> {
1099 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001100}
Bob Wilsonc286c882010-03-22 18:22:06 +00001101
Owen Anderson87c62e52010-11-02 21:06:06 +00001102def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1103def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1104def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1105def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +00001106
Owen Anderson87c62e52010-11-02 21:06:06 +00001107def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1108def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1109def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1110def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +00001111
Evan Cheng94ad0082010-10-11 22:03:18 +00001112def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1113def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001114
Bob Wilsonc286c882010-03-22 18:22:06 +00001115// ...with 4 registers (some of these are only for the disassembler):
1116class VST1D4<bits<4> op7_4, string Dt>
1117 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001118 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1119 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Anderson87c62e52010-11-02 21:06:06 +00001120 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001121 let Rm = 0b1111;
1122 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001123}
Bob Wilson322cbff2010-03-20 20:54:36 +00001124class VST1D4WB<bits<4> op7_4, string Dt>
1125 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001126 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Anderson87c62e52010-11-02 21:06:06 +00001127 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001128 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1129 "$Rn.addr = $wb", []> {
1130 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +00001131}
Bob Wilson322cbff2010-03-20 20:54:36 +00001132
Owen Anderson87c62e52010-11-02 21:06:06 +00001133def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1134def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1135def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1136def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +00001137
Owen Anderson87c62e52010-11-02 21:06:06 +00001138def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1139def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1140def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1141def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +00001142
Evan Cheng94ad0082010-10-11 22:03:18 +00001143def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1144def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson4cec4492010-08-26 05:33:30 +00001145
Bob Wilson01270312009-08-06 18:47:44 +00001146// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001147class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1148 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001149 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1150 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1151 let Rm = 0b1111;
1152 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001153}
Bob Wilsona7f236a2010-03-18 20:18:39 +00001154class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson89ba42c2010-03-20 21:15:48 +00001155 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001156 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1157 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001158 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001159 let Rm = 0b1111;
1160 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001161}
Bob Wilson01270312009-08-06 18:47:44 +00001162
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001163def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1164def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1165def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson01270312009-08-06 18:47:44 +00001166
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001167def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1168def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1169def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilson3dcb5372009-10-07 18:47:39 +00001170
Evan Cheng94ad0082010-10-11 22:03:18 +00001171def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1172def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1173def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001174
Evan Cheng94ad0082010-10-11 22:03:18 +00001175def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1176def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1177def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001178
Bob Wilsonb18adef2010-03-20 21:45:18 +00001179// ...with address register writeback:
1180class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1181 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001182 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1183 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1184 "$Rn.addr = $wb", []> {
1185 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001186}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001187class VST2QWB<bits<4> op7_4, string Dt>
1188 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001189 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001190 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001191 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1192 "$Rn.addr = $wb", []> {
1193 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001194}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001195
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001196def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1197def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1198def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001199
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001200def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1201def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1202def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001203
Evan Cheng94ad0082010-10-11 22:03:18 +00001204def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1205def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1206def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001207
Evan Cheng94ad0082010-10-11 22:03:18 +00001208def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1209def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1210def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001211
Bob Wilson89ba42c2010-03-20 21:15:48 +00001212// ...with double-spaced registers (for disassembly only):
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001213def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1214def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1215def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1216def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1217def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1218def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend5c472d2010-02-24 02:57:20 +00001219
Bob Wilson01270312009-08-06 18:47:44 +00001220// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001221class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1222 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001223 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1224 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1225 let Rm = 0b1111;
1226 let Inst{4} = Rn{4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001227}
Bob Wilson01270312009-08-06 18:47:44 +00001228
Owen Andersonb95618c2010-11-02 21:47:03 +00001229def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1230def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1231def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson01270312009-08-06 18:47:44 +00001232
Evan Cheng94ad0082010-10-11 22:03:18 +00001233def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1234def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1235def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson97919e92010-08-26 18:51:29 +00001236
Bob Wilsonb18adef2010-03-20 21:45:18 +00001237// ...with address register writeback:
1238class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1239 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001240 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb95618c2010-11-02 21:47:03 +00001241 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001242 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1243 "$Rn.addr = $wb", []> {
1244 let Inst{4} = Rn{4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001245}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001246
Owen Andersonb95618c2010-11-02 21:47:03 +00001247def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1248def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1249def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001250
Evan Cheng94ad0082010-10-11 22:03:18 +00001251def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1252def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1253def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001254
Bob Wilsonb18adef2010-03-20 21:45:18 +00001255// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersonb95618c2010-11-02 21:47:03 +00001256def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1257def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1258def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1259def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1260def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1261def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001262
Evan Cheng94ad0082010-10-11 22:03:18 +00001263def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1264def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1265def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001266
Bob Wilsonb18adef2010-03-20 21:45:18 +00001267// ...alternate versions to be allocated odd register numbers:
Evan Cheng94ad0082010-10-11 22:03:18 +00001268def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1269def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1270def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson23464862009-10-07 20:30:08 +00001271
Bob Wilson01270312009-08-06 18:47:44 +00001272// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001273class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1274 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001275 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1276 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersonb95618c2010-11-02 21:47:03 +00001277 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001278 let Rm = 0b1111;
1279 let Inst{5-4} = Rn{5-4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001280}
Bob Wilson01270312009-08-06 18:47:44 +00001281
Owen Andersonb95618c2010-11-02 21:47:03 +00001282def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1283def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1284def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilsond7797752009-09-01 18:51:56 +00001285
Evan Cheng94ad0082010-10-11 22:03:18 +00001286def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1287def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1288def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001289
Bob Wilsonb18adef2010-03-20 21:45:18 +00001290// ...with address register writeback:
1291class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1292 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001293 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb95618c2010-11-02 21:47:03 +00001294 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001295 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1296 "$Rn.addr = $wb", []> {
1297 let Inst{5-4} = Rn{5-4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001298}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001299
Owen Andersonb95618c2010-11-02 21:47:03 +00001300def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1301def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1302def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001303
Evan Cheng94ad0082010-10-11 22:03:18 +00001304def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1305def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1306def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001307
Bob Wilsonb18adef2010-03-20 21:45:18 +00001308// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersonb95618c2010-11-02 21:47:03 +00001309def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1310def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1311def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1312def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1313def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1314def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001315
Evan Cheng94ad0082010-10-11 22:03:18 +00001316def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1317def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1318def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001319
Bob Wilsonb18adef2010-03-20 21:45:18 +00001320// ...alternate versions to be allocated odd register numbers:
Evan Cheng94ad0082010-10-11 22:03:18 +00001321def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1322def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1323def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson50820a22009-10-07 21:53:04 +00001324
Bob Wilsond80b29d2010-11-02 21:18:25 +00001325} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1326
Bob Wilsond5c57a52010-09-13 23:01:35 +00001327// Classes for VST*LN pseudo-instructions with multi-register operands.
1328// These are expanded to real instructions after register allocation.
1329class VSTQLNPseudo<InstrItinClass itin>
1330 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1331 itin, "">;
1332class VSTQLNWBPseudo<InstrItinClass itin>
1333 : PseudoNLdSt<(outs GPR:$wb),
1334 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1335 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1336class VSTQQLNPseudo<InstrItinClass itin>
1337 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1338 itin, "">;
1339class VSTQQLNWBPseudo<InstrItinClass itin>
1340 : PseudoNLdSt<(outs GPR:$wb),
1341 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1342 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1343class VSTQQQQLNPseudo<InstrItinClass itin>
1344 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1345 itin, "">;
1346class VSTQQQQLNWBPseudo<InstrItinClass itin>
1347 : PseudoNLdSt<(outs GPR:$wb),
1348 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1349 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1350
Bob Wilson50820a22009-10-07 21:53:04 +00001351// VST1LN : Vector Store (single element from one lane)
Bob Wilson7d0ac842010-11-03 16:24:53 +00001352class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1353 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersonadf88d42010-11-02 21:54:45 +00001354 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001355 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilson7d0ac842010-11-03 16:24:53 +00001356 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1357 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001358 let Rm = 0b1111;
Owen Andersonadf88d42010-11-02 21:54:45 +00001359}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001360class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1361 : VSTQLNPseudo<IIC_VST1ln> {
1362 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1363 addrmode6:$addr)];
1364}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001365
Bob Wilson7d0ac842010-11-03 16:24:53 +00001366def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1367 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001368 let Inst{7-5} = lane{2-0};
1369}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001370def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1371 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001372 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001373 let Inst{4} = Rn{5};
Owen Andersonadf88d42010-11-02 21:54:45 +00001374}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001375def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001376 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001377 let Inst{5-4} = Rn{5-4};
Owen Andersonadf88d42010-11-02 21:54:45 +00001378}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001379
Bob Wilson7d0ac842010-11-03 16:24:53 +00001380def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1381def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1382def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond80b29d2010-11-02 21:18:25 +00001383
Bob Wilson9375d272010-12-10 22:13:32 +00001384def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1385 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1386def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1387 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1388
Bob Wilsond80b29d2010-11-02 21:18:25 +00001389let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1390
1391// ...with address register writeback:
1392class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonadf88d42010-11-02 21:54:45 +00001393 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001394 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonadf88d42010-11-02 21:54:45 +00001395 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001396 "\\{$Vd[$lane]\\}, $Rn$Rm",
1397 "$Rn.addr = $wb", []>;
Bob Wilsond80b29d2010-11-02 21:18:25 +00001398
Owen Andersonadf88d42010-11-02 21:54:45 +00001399def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1400 let Inst{7-5} = lane{2-0};
1401}
1402def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1403 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001404 let Inst{4} = Rn{5};
Owen Andersonadf88d42010-11-02 21:54:45 +00001405}
1406def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1407 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001408 let Inst{5-4} = Rn{5-4};
Owen Andersonadf88d42010-11-02 21:54:45 +00001409}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001410
1411def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1412def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1413def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilsone7ef4a92009-10-07 20:49:18 +00001414
Bob Wilsond7797752009-09-01 18:51:56 +00001415// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001416class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001417 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001418 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1419 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersondec87e12010-11-02 22:18:18 +00001420 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001421 let Rm = 0b1111;
1422 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001423}
Bob Wilsond7797752009-09-01 18:51:56 +00001424
Owen Andersondec87e12010-11-02 22:18:18 +00001425def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1426 let Inst{7-5} = lane{2-0};
1427}
1428def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1429 let Inst{7-6} = lane{1-0};
1430}
1431def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1432 let Inst{7} = lane{0};
1433}
Bob Wilsonb851eb32009-10-08 23:38:24 +00001434
Evan Cheng94ad0082010-10-11 22:03:18 +00001435def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1436def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1437def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001438
Bob Wilson9b158422010-03-20 20:39:53 +00001439// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001440def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1441 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001442 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001443}
1444def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1445 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001446 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001447}
Bob Wilsonb851eb32009-10-08 23:38:24 +00001448
Evan Cheng94ad0082010-10-11 22:03:18 +00001449def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1450def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001451
Bob Wilson59e51412010-03-20 21:57:36 +00001452// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001453class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001454 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001455 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng94ad0082010-10-11 22:03:18 +00001456 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilsonae08a732010-03-20 22:13:40 +00001457 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersondec87e12010-11-02 22:18:18 +00001458 "$addr.addr = $wb", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001459 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001460}
Bob Wilson59e51412010-03-20 21:57:36 +00001461
Owen Andersondec87e12010-11-02 22:18:18 +00001462def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1463 let Inst{7-5} = lane{2-0};
1464}
1465def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1466 let Inst{7-6} = lane{1-0};
1467}
1468def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1469 let Inst{7} = lane{0};
1470}
Bob Wilson59e51412010-03-20 21:57:36 +00001471
Evan Cheng94ad0082010-10-11 22:03:18 +00001472def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1473def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1474def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001475
Owen Andersondec87e12010-11-02 22:18:18 +00001476def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1477 let Inst{7-6} = lane{1-0};
1478}
1479def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1480 let Inst{7} = lane{0};
1481}
Bob Wilson59e51412010-03-20 21:57:36 +00001482
Evan Cheng94ad0082010-10-11 22:03:18 +00001483def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1484def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001485
Bob Wilsond7797752009-09-01 18:51:56 +00001486// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001487class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001488 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001489 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng94ad0082010-10-11 22:03:18 +00001490 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001491 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1492 let Rm = 0b1111;
Owen Andersondec87e12010-11-02 22:18:18 +00001493}
Bob Wilsond7797752009-09-01 18:51:56 +00001494
Owen Andersondec87e12010-11-02 22:18:18 +00001495def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1496 let Inst{7-5} = lane{2-0};
1497}
1498def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1499 let Inst{7-6} = lane{1-0};
1500}
1501def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1502 let Inst{7} = lane{0};
1503}
Bob Wilsonc40903082009-10-08 23:51:31 +00001504
Evan Cheng94ad0082010-10-11 22:03:18 +00001505def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1506def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1507def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001508
Bob Wilson9b158422010-03-20 20:39:53 +00001509// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001510def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1511 let Inst{7-6} = lane{1-0};
1512}
1513def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1514 let Inst{7} = lane{0};
1515}
Bob Wilsonc40903082009-10-08 23:51:31 +00001516
Evan Cheng94ad0082010-10-11 22:03:18 +00001517def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1518def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001519
Bob Wilson59e51412010-03-20 21:57:36 +00001520// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001521class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001522 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001523 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersondec87e12010-11-02 22:18:18 +00001524 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001525 IIC_VST3lnu, "vst3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001526 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1527 "$Rn.addr = $wb", []>;
Bob Wilson59e51412010-03-20 21:57:36 +00001528
Owen Andersondec87e12010-11-02 22:18:18 +00001529def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1530 let Inst{7-5} = lane{2-0};
1531}
1532def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1533 let Inst{7-6} = lane{1-0};
1534}
1535def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1536 let Inst{7} = lane{0};
1537}
Bob Wilson59e51412010-03-20 21:57:36 +00001538
Evan Cheng94ad0082010-10-11 22:03:18 +00001539def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1540def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1541def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001542
Owen Andersondec87e12010-11-02 22:18:18 +00001543def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1544 let Inst{7-6} = lane{1-0};
1545}
1546def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1547 let Inst{7} = lane{0};
1548}
Bob Wilson59e51412010-03-20 21:57:36 +00001549
Evan Cheng94ad0082010-10-11 22:03:18 +00001550def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1551def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001552
Bob Wilsond7797752009-09-01 18:51:56 +00001553// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001554class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001555 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001556 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng94ad0082010-10-11 22:03:18 +00001557 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001558 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersondec87e12010-11-02 22:18:18 +00001559 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001560 let Rm = 0b1111;
1561 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001562}
Bob Wilsond7797752009-09-01 18:51:56 +00001563
Owen Andersondec87e12010-11-02 22:18:18 +00001564def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1565 let Inst{7-5} = lane{2-0};
1566}
1567def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1568 let Inst{7-6} = lane{1-0};
1569}
1570def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1571 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001572 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001573}
Bob Wilson84e79672009-10-09 00:01:36 +00001574
Evan Cheng94ad0082010-10-11 22:03:18 +00001575def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1576def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1577def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001578
Bob Wilson9b158422010-03-20 20:39:53 +00001579// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001580def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1581 let Inst{7-6} = lane{1-0};
1582}
1583def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1584 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001585 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001586}
Bob Wilson84e79672009-10-09 00:01:36 +00001587
Evan Cheng94ad0082010-10-11 22:03:18 +00001588def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1589def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson84e79672009-10-09 00:01:36 +00001590
Bob Wilson59e51412010-03-20 21:57:36 +00001591// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001592class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001593 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001594 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersondec87e12010-11-02 22:18:18 +00001595 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001596 IIC_VST4lnu, "vst4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001597 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1598 "$Rn.addr = $wb", []> {
1599 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001600}
Bob Wilson59e51412010-03-20 21:57:36 +00001601
Owen Andersondec87e12010-11-02 22:18:18 +00001602def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1603 let Inst{7-5} = lane{2-0};
1604}
1605def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1606 let Inst{7-6} = lane{1-0};
1607}
1608def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1609 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001610 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001611}
Bob Wilson59e51412010-03-20 21:57:36 +00001612
Evan Cheng94ad0082010-10-11 22:03:18 +00001613def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1614def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1615def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001616
Owen Andersondec87e12010-11-02 22:18:18 +00001617def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1618 let Inst{7-6} = lane{1-0};
1619}
1620def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1621 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001622 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001623}
Bob Wilson59e51412010-03-20 21:57:36 +00001624
Evan Cheng94ad0082010-10-11 22:03:18 +00001625def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1626def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001627
Evan Chengdd7f5662010-05-19 06:07:03 +00001628} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilson01270312009-08-06 18:47:44 +00001629
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001630
Bob Wilson2e076c42009-06-22 23:27:02 +00001631//===----------------------------------------------------------------------===//
1632// NEON pattern fragments
1633//===----------------------------------------------------------------------===//
1634
1635// Extract D sub-registers of Q registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001636def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001637 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1638 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001639}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001640def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001641 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1642 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001643}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001644def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001645 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1646 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001647}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001648def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001649 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1650 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001651}]>;
1652
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00001653// Extract S sub-registers of Q/D registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001654def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001655 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1656 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001657}]>;
1658
Bob Wilson2e076c42009-06-22 23:27:02 +00001659// Translate lane numbers from Q registers to D subregs.
1660def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001661 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001662}]>;
1663def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001664 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001665}]>;
1666def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001667 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001668}]>;
1669
1670//===----------------------------------------------------------------------===//
1671// Instruction Classes
1672//===----------------------------------------------------------------------===//
1673
Bob Wilson651eaa022010-12-13 23:02:37 +00001674// Basic 2-register operations: double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001675class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001676 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1677 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001678 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1679 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1680 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001681class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001682 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1683 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001684 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1685 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1686 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001687
Bob Wilsoncb2deb22010-02-17 22:42:54 +00001688// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001689class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chend82f9002010-03-25 20:39:04 +00001690 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001691 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001692 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00001693 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1694 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1695 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001696class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwinafcaf792009-09-23 21:38:08 +00001697 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001698 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001699 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00001700 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1701 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1702 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001703
Bob Wilson4cd8a122010-08-30 20:02:30 +00001704// Narrow 2-register operations.
1705class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1706 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1707 InstrItinClass itin, string OpcodeStr, string Dt,
1708 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001709 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1710 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1711 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson4cd8a122010-08-30 20:02:30 +00001712
Bob Wilson2e076c42009-06-22 23:27:02 +00001713// Narrow 2-register intrinsics.
1714class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1715 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001716 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinafcaf792009-09-23 21:38:08 +00001717 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00001718 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1719 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1720 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001721
Bob Wilson9a511c02010-08-20 04:54:02 +00001722// Long 2-register operations (currently only used for VMOVL).
1723class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1724 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1725 InstrItinClass itin, string OpcodeStr, string Dt,
1726 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001727 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1728 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1729 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001730
Bob Wilsonfa27a862010-12-15 22:14:12 +00001731// Long 2-register intrinsics.
1732class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1733 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1734 InstrItinClass itin, string OpcodeStr, string Dt,
1735 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1736 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1737 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1738 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1739
Bob Wilsone2231072009-08-08 06:13:25 +00001740// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Cheng738a97a2009-11-23 21:57:23 +00001741class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Anderson44728012010-12-01 00:28:25 +00001742 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001743 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Anderson44728012010-12-01 00:28:25 +00001744 OpcodeStr, Dt, "$Vd, $Vm",
1745 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwinafcaf792009-09-23 21:38:08 +00001746class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Cheng738a97a2009-11-23 21:57:23 +00001747 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Anderson44728012010-12-01 00:28:25 +00001748 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1749 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1750 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsone2231072009-08-08 06:13:25 +00001751
Bob Wilson651eaa022010-12-13 23:02:37 +00001752// Basic 3-register operations: double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001753class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001754 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001755 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001756 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001757 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1758 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1759 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001760 let isCommutable = Commutable;
1761}
1762// Same as N3VD but no data type.
1763class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1764 InstrItinClass itin, string OpcodeStr,
1765 ValueType ResTy, ValueType OpTy,
1766 SDNode OpNode, bit Commutable>
1767 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbach7d8df312010-11-19 22:36:02 +00001768 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1769 OpcodeStr, "$Vd, $Vn, $Vm", "",
1770 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001771 let isCommutable = Commutable;
1772}
Johnny Chen6094cda2010-03-27 01:03:13 +00001773
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001774class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001775 InstrItinClass itin, string OpcodeStr, string Dt,
1776 ValueType Ty, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001777 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001778 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1779 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1780 [(set (Ty DPR:$Vd),
1781 (Ty (ShOp (Ty DPR:$Vn),
1782 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001783 let isCommutable = 0;
1784}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001785class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001786 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001787 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001788 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1789 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1790 [(set (Ty DPR:$Vd),
1791 (Ty (ShOp (Ty DPR:$Vn),
1792 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001793 let isCommutable = 0;
1794}
1795
Bob Wilson2e076c42009-06-22 23:27:02 +00001796class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001797 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001798 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001799 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00001800 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1801 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1802 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001803 let isCommutable = Commutable;
1804}
1805class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1806 InstrItinClass itin, string OpcodeStr,
Bob Wilson9e899072010-02-17 00:31:29 +00001807 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Cheng738a97a2009-11-23 21:57:23 +00001808 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00001809 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1810 OpcodeStr, "$Vd, $Vn, $Vm", "",
1811 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001812 let isCommutable = Commutable;
1813}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001814class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001815 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001816 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001817 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001818 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1819 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1820 [(set (ResTy QPR:$Vd),
1821 (ResTy (ShOp (ResTy QPR:$Vn),
1822 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001823 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001824 let isCommutable = 0;
1825}
Bob Wilson9e899072010-02-17 00:31:29 +00001826class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00001827 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001828 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001829 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1830 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1831 [(set (ResTy QPR:$Vd),
1832 (ResTy (ShOp (ResTy QPR:$Vn),
1833 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001834 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001835 let isCommutable = 0;
1836}
Bob Wilson2e076c42009-06-22 23:27:02 +00001837
1838// Basic 3-register intrinsics, both double- and quad-register.
1839class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001840 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001841 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001842 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001843 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1844 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1845 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001846 let isCommutable = Commutable;
1847}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001848class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001849 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001850 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001851 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1852 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1853 [(set (Ty DPR:$Vd),
1854 (Ty (IntOp (Ty DPR:$Vn),
1855 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001856 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001857 let isCommutable = 0;
1858}
David Goodwinbea68482009-09-25 18:38:29 +00001859class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001860 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001861 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001862 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1863 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1864 [(set (Ty DPR:$Vd),
1865 (Ty (IntOp (Ty DPR:$Vn),
1866 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001867 let isCommutable = 0;
1868}
Owen Anderson3665fee2010-10-26 20:56:57 +00001869class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1870 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00001871 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00001872 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1873 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1874 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1875 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00001876 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00001877}
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001878
Bob Wilson2e076c42009-06-22 23:27:02 +00001879class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001880 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001881 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001882 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001883 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1884 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1885 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001886 let isCommutable = Commutable;
1887}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001888class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001889 string OpcodeStr, string Dt,
1890 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001891 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001892 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1893 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1894 [(set (ResTy QPR:$Vd),
1895 (ResTy (IntOp (ResTy QPR:$Vn),
1896 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001897 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001898 let isCommutable = 0;
1899}
David Goodwinbea68482009-09-25 18:38:29 +00001900class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001901 string OpcodeStr, string Dt,
1902 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001903 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001904 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1905 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1906 [(set (ResTy QPR:$Vd),
1907 (ResTy (IntOp (ResTy QPR:$Vn),
1908 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001909 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001910 let isCommutable = 0;
1911}
Owen Anderson3665fee2010-10-26 20:56:57 +00001912class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1913 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00001914 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00001915 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1916 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1917 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1918 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00001919 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00001920}
Bob Wilson2e076c42009-06-22 23:27:02 +00001921
Bob Wilson651eaa022010-12-13 23:02:37 +00001922// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001923class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001924 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00001925 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00001926 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00001927 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1928 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1929 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1930 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1931
David Goodwinbea68482009-09-25 18:38:29 +00001932class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001933 string OpcodeStr, string Dt,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00001934 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001935 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001936 (outs DPR:$Vd),
1937 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001938 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00001939 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1940 [(set (Ty DPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001941 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00001942 (Ty (MulOp DPR:$Vn,
1943 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001944 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001945class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001946 string OpcodeStr, string Dt,
1947 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001948 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonf48719f2010-10-22 18:54:37 +00001949 (outs DPR:$Vd),
1950 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001951 NVMulSLFrm, itin,
Owen Andersonf48719f2010-10-22 18:54:37 +00001952 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1953 [(set (Ty DPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001954 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonf48719f2010-10-22 18:54:37 +00001955 (Ty (MulOp DPR:$Vn,
1956 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001957 imm:$lane)))))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001958
Bob Wilson2e076c42009-06-22 23:27:02 +00001959class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001960 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00001961 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00001962 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00001963 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1964 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1965 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1966 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001967class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001968 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00001969 SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001970 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001971 (outs QPR:$Vd),
1972 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001973 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00001974 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1975 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001976 (ResTy (ShOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00001977 (ResTy (MulOp QPR:$Vn,
1978 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001979 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001980class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001981 string OpcodeStr, string Dt,
1982 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001983 SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001984 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001985 (outs QPR:$Vd),
1986 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001987 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00001988 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1989 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001990 (ResTy (ShOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00001991 (ResTy (MulOp QPR:$Vn,
1992 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001993 imm:$lane)))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001994
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001995// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1996class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1997 InstrItinClass itin, string OpcodeStr, string Dt,
1998 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1999 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00002000 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2001 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2002 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2003 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002004class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2005 InstrItinClass itin, string OpcodeStr, string Dt,
2006 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2007 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00002008 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2009 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2010 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2011 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002012
Bob Wilson2e076c42009-06-22 23:27:02 +00002013// Neon 3-argument intrinsics, both double- and quad-register.
2014// The destination register is also used as the first source operand register.
2015class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002016 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002017 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00002018 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002019 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2020 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2021 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2022 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002023class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002024 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002025 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00002026 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002027 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2028 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2029 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2030 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002031
Bob Wilson38ab35a2010-09-01 23:50:19 +00002032// Long Multiply-Add/Sub operations.
2033class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2034 InstrItinClass itin, string OpcodeStr, string Dt,
2035 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2036 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson3d026462010-10-22 19:05:25 +00002037 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2038 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2039 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2040 (TyQ (MulOp (TyD DPR:$Vn),
2041 (TyD DPR:$Vm)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002042class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2043 InstrItinClass itin, string OpcodeStr, string Dt,
2044 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00002045 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2046 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002047 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002048 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2049 [(set QPR:$Vd,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002050 (OpNode (TyQ QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002051 (TyQ (MulOp (TyD DPR:$Vn),
2052 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002053 imm:$lane))))))]>;
2054class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2055 InstrItinClass itin, string OpcodeStr, string Dt,
2056 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00002057 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2058 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002059 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002060 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2061 [(set QPR:$Vd,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002062 (OpNode (TyQ QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002063 (TyQ (MulOp (TyD DPR:$Vn),
2064 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002065 imm:$lane))))))]>;
2066
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002067// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2068class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2069 InstrItinClass itin, string OpcodeStr, string Dt,
2070 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2071 SDNode OpNode>
2072 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson1f6aad02010-10-25 21:29:04 +00002073 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2074 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2075 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2076 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2077 (TyD DPR:$Vm)))))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002078
Bob Wilson2e076c42009-06-22 23:27:02 +00002079// Neon Long 3-argument intrinsic. The destination register is
2080// a quad-register and is also used as the first source operand register.
2081class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002082 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002083 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00002084 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d0122a2010-10-22 19:35:48 +00002085 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2086 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2087 [(set QPR:$Vd,
2088 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00002089class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002090 string OpcodeStr, string Dt,
2091 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002092 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002093 (outs QPR:$Vd),
2094 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002095 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002096 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2097 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002098 (ResTy (IntOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002099 (OpTy DPR:$Vn),
2100 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002101 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00002102class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2103 InstrItinClass itin, string OpcodeStr, string Dt,
2104 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002105 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002106 (outs QPR:$Vd),
2107 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002108 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002109 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2110 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002111 (ResTy (IntOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002112 (OpTy DPR:$Vn),
2113 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002114 imm:$lane)))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002115
Bob Wilson2e076c42009-06-22 23:27:02 +00002116// Narrowing 3-register intrinsics.
2117class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002118 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson2e076c42009-06-22 23:27:02 +00002119 Intrinsic IntOp, bit Commutable>
2120 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002121 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2122 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2123 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002124 let isCommutable = Commutable;
2125}
2126
Bob Wilsond0c05482010-08-29 05:57:34 +00002127// Long 3-register operations.
2128class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2129 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002130 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2131 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002132 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2133 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2134 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson38ab35a2010-09-01 23:50:19 +00002135 let isCommutable = Commutable;
2136}
2137class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2138 InstrItinClass itin, string OpcodeStr, string Dt,
2139 ValueType TyQ, ValueType TyD, SDNode OpNode>
2140 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002141 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2142 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2143 [(set QPR:$Vd,
2144 (TyQ (OpNode (TyD DPR:$Vn),
2145 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002146class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2147 InstrItinClass itin, string OpcodeStr, string Dt,
2148 ValueType TyQ, ValueType TyD, SDNode OpNode>
2149 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002150 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2151 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2152 [(set QPR:$Vd,
2153 (TyQ (OpNode (TyD DPR:$Vn),
2154 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002155
2156// Long 3-register operations with explicitly extended operands.
2157class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2158 InstrItinClass itin, string OpcodeStr, string Dt,
2159 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2160 bit Commutable>
Bob Wilsond0c05482010-08-29 05:57:34 +00002161 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002162 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2163 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2164 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2165 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Anderson15c97702010-10-21 18:09:17 +00002166 let isCommutable = Commutable;
Bob Wilsond0c05482010-08-29 05:57:34 +00002167}
2168
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002169// Long 3-register intrinsics with explicit extend (VABDL).
2170class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2171 InstrItinClass itin, string OpcodeStr, string Dt,
2172 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2173 bit Commutable>
2174 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002175 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2176 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2177 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2178 (TyD DPR:$Vm))))))]> {
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002179 let isCommutable = Commutable;
2180}
2181
Bob Wilson2e076c42009-06-22 23:27:02 +00002182// Long 3-register intrinsics.
2183class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002184 InstrItinClass itin, string OpcodeStr, string Dt,
2185 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00002186 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002187 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2188 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2189 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002190 let isCommutable = Commutable;
2191}
David Goodwinbea68482009-09-25 18:38:29 +00002192class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002193 string OpcodeStr, string Dt,
2194 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002195 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002196 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2197 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2198 [(set (ResTy QPR:$Vd),
2199 (ResTy (IntOp (OpTy DPR:$Vn),
2200 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002201 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00002202class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2203 InstrItinClass itin, string OpcodeStr, string Dt,
2204 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002205 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002206 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2207 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2208 [(set (ResTy QPR:$Vd),
2209 (ResTy (IntOp (OpTy DPR:$Vn),
2210 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002211 imm:$lane)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002212
Bob Wilsond0c05482010-08-29 05:57:34 +00002213// Wide 3-register operations.
2214class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2215 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2216 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00002217 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002218 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2219 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2220 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2221 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002222 let isCommutable = Commutable;
2223}
2224
2225// Pairwise long 2-register intrinsics, both double- and quad-register.
2226class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002227 bits<2> op17_16, bits<5> op11_7, bit op4,
2228 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002229 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00002230 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2231 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2232 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002233class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002234 bits<2> op17_16, bits<5> op11_7, bit op4,
2235 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002236 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00002237 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2238 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2239 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002240
2241// Pairwise long 2-register accumulate intrinsics,
2242// both double- and quad-register.
2243// The destination register is also used as the first source operand register.
2244class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002245 bits<2> op17_16, bits<5> op11_7, bit op4,
2246 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002247 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2248 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00002249 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2250 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2251 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002252class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002253 bits<2> op17_16, bits<5> op11_7, bit op4,
2254 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002255 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2256 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00002257 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2258 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2259 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002260
2261// Shift by immediate,
2262// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002263class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002264 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002265 ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002266 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002267 (outs DPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), f, itin,
2268 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2269 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002270class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002271 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002272 ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002273 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002274 (outs QPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), f, itin,
2275 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2276 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002277
Johnny Chen274a0d32010-03-17 23:26:50 +00002278// Long shift by immediate.
2279class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2280 string OpcodeStr, string Dt,
2281 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2282 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002283 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2284 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2285 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen274a0d32010-03-17 23:26:50 +00002286 (i32 imm:$SIMM))))]>;
2287
Bob Wilson2e076c42009-06-22 23:27:02 +00002288// Narrow shift by immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002289class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002290 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002291 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002292 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002293 (outs DPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, itin,
2294 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2295 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson2e076c42009-06-22 23:27:02 +00002296 (i32 imm:$SIMM))))]>;
2297
2298// Shift right by immediate and accumulate,
2299// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002300class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002301 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00002302 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2303 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2304 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2305 [(set DPR:$Vd, (Ty (add DPR:$src1,
2306 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002307class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002308 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00002309 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2310 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2311 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2312 [(set QPR:$Vd, (Ty (add QPR:$src1,
2313 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002314
2315// Shift by immediate and insert,
2316// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002317class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002318 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00002319 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2320 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2321 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2322 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002323class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002324 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00002325 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2326 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2327 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2328 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002329
2330// Convert, with fractional bits immediate,
2331// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002332class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002333 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002334 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002335 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002336 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2337 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2338 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002339class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002340 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002341 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002342 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002343 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2344 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2345 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002346
2347//===----------------------------------------------------------------------===//
2348// Multiclasses
2349//===----------------------------------------------------------------------===//
2350
Bob Wilsond76b9b72009-10-03 04:44:16 +00002351// Abbreviations used in multiclass suffixes:
2352// Q = quarter int (8 bit) elements
2353// H = half int (16 bit) elements
2354// S = single int (32 bit) elements
2355// D = double int (64 bit) elements
2356
Bob Wilsoneda2a9e2010-12-18 00:42:58 +00002357// Neon 2-register vector operations and intrinsics.
Johnny Chen886915e2010-02-23 00:33:12 +00002358
Bob Wilsoneda2a9e2010-12-18 00:42:58 +00002359// Neon 2-register comparisons.
2360// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002361multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2362 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc7baee32010-11-08 23:21:22 +00002363 string asm, SDNode OpNode> {
Johnny Chen886915e2010-02-23 00:33:12 +00002364 // 64-bit vector types.
2365 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002366 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002367 opc, !strconcat(Dt, "8"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002368 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002369 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002370 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002371 opc, !strconcat(Dt, "16"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002372 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002373 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002374 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002375 opc, !strconcat(Dt, "32"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002376 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002377 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002378 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002379 opc, "f32", asm, "",
Bob Wilson00871c72010-12-18 00:04:33 +00002380 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chen886915e2010-02-23 00:33:12 +00002381 let Inst{10} = 1; // overwrite F = 1
2382 }
2383
2384 // 128-bit vector types.
2385 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002386 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002387 opc, !strconcat(Dt, "8"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002388 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002389 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002390 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002391 opc, !strconcat(Dt, "16"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002392 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002393 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002394 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002395 opc, !strconcat(Dt, "32"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002396 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002397 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002398 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002399 opc, "f32", asm, "",
Bob Wilson00871c72010-12-18 00:04:33 +00002400 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chen886915e2010-02-23 00:33:12 +00002401 let Inst{10} = 1; // overwrite F = 1
2402 }
2403}
2404
Bob Wilsoneda2a9e2010-12-18 00:42:58 +00002405
2406// Neon 2-register vector intrinsics,
2407// element sizes of 8, 16 and 32 bits:
2408multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2409 bits<5> op11_7, bit op4,
2410 InstrItinClass itinD, InstrItinClass itinQ,
2411 string OpcodeStr, string Dt, Intrinsic IntOp> {
2412 // 64-bit vector types.
2413 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2414 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2415 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2416 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2417 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2418 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2419
2420 // 128-bit vector types.
2421 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2422 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2423 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2424 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2425 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2426 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2427}
2428
2429
2430// Neon Narrowing 2-register vector operations,
2431// source operand element sizes of 16, 32 and 64 bits:
2432multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2433 bits<5> op11_7, bit op6, bit op4,
2434 InstrItinClass itin, string OpcodeStr, string Dt,
2435 SDNode OpNode> {
2436 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2437 itin, OpcodeStr, !strconcat(Dt, "16"),
2438 v8i8, v8i16, OpNode>;
2439 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2440 itin, OpcodeStr, !strconcat(Dt, "32"),
2441 v4i16, v4i32, OpNode>;
2442 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2443 itin, OpcodeStr, !strconcat(Dt, "64"),
2444 v2i32, v2i64, OpNode>;
2445}
2446
2447// Neon Narrowing 2-register vector intrinsics,
2448// source operand element sizes of 16, 32 and 64 bits:
2449multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2450 bits<5> op11_7, bit op6, bit op4,
2451 InstrItinClass itin, string OpcodeStr, string Dt,
2452 Intrinsic IntOp> {
2453 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2454 itin, OpcodeStr, !strconcat(Dt, "16"),
2455 v8i8, v8i16, IntOp>;
2456 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2457 itin, OpcodeStr, !strconcat(Dt, "32"),
2458 v4i16, v4i32, IntOp>;
2459 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2460 itin, OpcodeStr, !strconcat(Dt, "64"),
2461 v2i32, v2i64, IntOp>;
2462}
2463
2464
2465// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2466// source operand element sizes of 16, 32 and 64 bits:
2467multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2468 string OpcodeStr, string Dt, SDNode OpNode> {
2469 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2470 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2471 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2472 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2473 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2474 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2475}
2476
2477
Bob Wilson2e076c42009-06-22 23:27:02 +00002478// Neon 3-register vector operations.
2479
2480// First with only element sizes of 8, 16 and 32 bits:
2481multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002482 InstrItinClass itinD16, InstrItinClass itinD32,
2483 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002484 string OpcodeStr, string Dt,
2485 SDNode OpNode, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002486 // 64-bit vector types.
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002487 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002488 OpcodeStr, !strconcat(Dt, "8"),
2489 v8i8, v8i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002490 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002491 OpcodeStr, !strconcat(Dt, "16"),
2492 v4i16, v4i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002493 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002494 OpcodeStr, !strconcat(Dt, "32"),
2495 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002496
2497 // 128-bit vector types.
David Goodwinafcaf792009-09-23 21:38:08 +00002498 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002499 OpcodeStr, !strconcat(Dt, "8"),
2500 v16i8, v16i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002501 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002502 OpcodeStr, !strconcat(Dt, "16"),
2503 v8i16, v8i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002504 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002505 OpcodeStr, !strconcat(Dt, "32"),
2506 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002507}
2508
Evan Cheng738a97a2009-11-23 21:57:23 +00002509multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2510 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2511 v4i16, ShOp>;
2512 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002513 v2i32, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002514 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chenga33fc862009-11-21 06:21:52 +00002515 v8i16, v4i16, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002516 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002517 v4i32, v2i32, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002518}
2519
Bob Wilson2e076c42009-06-22 23:27:02 +00002520// ....then also with element size 64 bits:
2521multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002522 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002523 string OpcodeStr, string Dt,
2524 SDNode OpNode, bit Commutable = 0>
David Goodwinafcaf792009-09-23 21:38:08 +00002525 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002526 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwinafcaf792009-09-23 21:38:08 +00002527 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Cheng738a97a2009-11-23 21:57:23 +00002528 OpcodeStr, !strconcat(Dt, "64"),
2529 v1i64, v1i64, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002530 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002531 OpcodeStr, !strconcat(Dt, "64"),
2532 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002533}
2534
2535
Bob Wilson2e076c42009-06-22 23:27:02 +00002536// Neon 3-register vector intrinsics.
2537
2538// First with only element sizes of 16 and 32 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002539multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002540 InstrItinClass itinD16, InstrItinClass itinD32,
2541 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002542 string OpcodeStr, string Dt,
2543 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002544 // 64-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002545 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002546 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002547 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002548 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002549 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002550 v2i32, v2i32, IntOp, Commutable>;
2551
2552 // 128-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002553 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002554 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002555 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002556 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002557 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002558 v4i32, v4i32, IntOp, Commutable>;
2559}
Owen Anderson3665fee2010-10-26 20:56:57 +00002560multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2561 InstrItinClass itinD16, InstrItinClass itinD32,
2562 InstrItinClass itinQ16, InstrItinClass itinQ32,
2563 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002564 Intrinsic IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002565 // 64-bit vector types.
2566 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2567 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002568 v4i16, v4i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002569 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2570 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002571 v2i32, v2i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002572
2573 // 128-bit vector types.
2574 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2575 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002576 v8i16, v8i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002577 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2578 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002579 v4i32, v4i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002580}
Bob Wilson2e076c42009-06-22 23:27:02 +00002581
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002582multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwinbea68482009-09-25 18:38:29 +00002583 InstrItinClass itinD16, InstrItinClass itinD32,
2584 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002585 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chenga33fc862009-11-21 06:21:52 +00002586 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002587 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002588 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002589 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002590 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002591 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002592 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002593 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002594}
2595
Bob Wilson2e076c42009-06-22 23:27:02 +00002596// ....then also with element size of 8 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002597multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002598 InstrItinClass itinD16, InstrItinClass itinD32,
2599 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002600 string OpcodeStr, string Dt,
2601 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002602 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002603 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002604 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002605 OpcodeStr, !strconcat(Dt, "8"),
2606 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002607 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002608 OpcodeStr, !strconcat(Dt, "8"),
2609 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002610}
Owen Anderson3665fee2010-10-26 20:56:57 +00002611multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2612 InstrItinClass itinD16, InstrItinClass itinD32,
2613 InstrItinClass itinQ16, InstrItinClass itinQ32,
2614 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002615 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002616 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002617 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002618 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2619 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002620 v8i8, v8i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002621 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2622 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002623 v16i8, v16i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002624}
2625
Bob Wilson2e076c42009-06-22 23:27:02 +00002626
2627// ....then also with element size of 64 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002628multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002629 InstrItinClass itinD16, InstrItinClass itinD32,
2630 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002631 string OpcodeStr, string Dt,
2632 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002633 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002634 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002635 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002636 OpcodeStr, !strconcat(Dt, "64"),
2637 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002638 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002639 OpcodeStr, !strconcat(Dt, "64"),
2640 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002641}
Owen Anderson3665fee2010-10-26 20:56:57 +00002642multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2643 InstrItinClass itinD16, InstrItinClass itinD32,
2644 InstrItinClass itinQ16, InstrItinClass itinQ32,
2645 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002646 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002647 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002648 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002649 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2650 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002651 v1i64, v1i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002652 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2653 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002654 v2i64, v2i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002655}
Bob Wilson2e076c42009-06-22 23:27:02 +00002656
Bob Wilson2e076c42009-06-22 23:27:02 +00002657// Neon Narrowing 3-register vector intrinsics,
2658// source operand element sizes of 16, 32 and 64 bits:
2659multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002660 string OpcodeStr, string Dt,
2661 Intrinsic IntOp, bit Commutable = 0> {
2662 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2663 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002664 v8i8, v8i16, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002665 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2666 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002667 v4i16, v4i32, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002668 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2669 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002670 v2i32, v2i64, IntOp, Commutable>;
2671}
2672
2673
Bob Wilsond0c05482010-08-29 05:57:34 +00002674// Neon Long 3-register vector operations.
2675
2676multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2677 InstrItinClass itin16, InstrItinClass itin32,
2678 string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002679 SDNode OpNode, bit Commutable = 0> {
Bob Wilsond0c05482010-08-29 05:57:34 +00002680 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2681 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002682 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002683 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002684 OpcodeStr, !strconcat(Dt, "16"),
2685 v4i32, v4i16, OpNode, Commutable>;
2686 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2687 OpcodeStr, !strconcat(Dt, "32"),
2688 v2i64, v2i32, OpNode, Commutable>;
2689}
2690
2691multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2692 InstrItinClass itin, string OpcodeStr, string Dt,
2693 SDNode OpNode> {
2694 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2695 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2696 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2697 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2698}
2699
2700multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2701 InstrItinClass itin16, InstrItinClass itin32,
2702 string OpcodeStr, string Dt,
2703 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2704 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2705 OpcodeStr, !strconcat(Dt, "8"),
2706 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002707 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002708 OpcodeStr, !strconcat(Dt, "16"),
2709 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2710 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2711 OpcodeStr, !strconcat(Dt, "32"),
2712 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilsond0c05482010-08-29 05:57:34 +00002713}
2714
Bob Wilson2e076c42009-06-22 23:27:02 +00002715// Neon Long 3-register vector intrinsics.
2716
2717// First with only element sizes of 16 and 32 bits:
2718multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002719 InstrItinClass itin16, InstrItinClass itin32,
2720 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002721 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002722 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002723 OpcodeStr, !strconcat(Dt, "16"),
2724 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002725 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002726 OpcodeStr, !strconcat(Dt, "32"),
2727 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002728}
2729
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002730multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002731 InstrItinClass itin, string OpcodeStr, string Dt,
2732 Intrinsic IntOp> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002733 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002734 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002735 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002736 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002737}
2738
Bob Wilson2e076c42009-06-22 23:27:02 +00002739// ....then also with element size of 8 bits:
2740multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002741 InstrItinClass itin16, InstrItinClass itin32,
2742 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002743 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002744 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002745 IntOp, Commutable> {
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002746 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002747 OpcodeStr, !strconcat(Dt, "8"),
2748 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002749}
2750
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002751// ....with explicit extend (VABDL).
2752multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2753 InstrItinClass itin, string OpcodeStr, string Dt,
2754 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2755 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2756 OpcodeStr, !strconcat(Dt, "8"),
2757 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002758 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002759 OpcodeStr, !strconcat(Dt, "16"),
2760 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2761 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2762 OpcodeStr, !strconcat(Dt, "32"),
2763 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2764}
2765
Bob Wilson2e076c42009-06-22 23:27:02 +00002766
2767// Neon Wide 3-register vector intrinsics,
2768// source operand element sizes of 8, 16 and 32 bits:
Bob Wilsond0c05482010-08-29 05:57:34 +00002769multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2770 string OpcodeStr, string Dt,
2771 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2772 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2773 OpcodeStr, !strconcat(Dt, "8"),
2774 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2775 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2776 OpcodeStr, !strconcat(Dt, "16"),
2777 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2778 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2779 OpcodeStr, !strconcat(Dt, "32"),
2780 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002781}
2782
2783
2784// Neon Multiply-Op vector operations,
2785// element sizes of 8, 16 and 32 bits:
2786multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinbea68482009-09-25 18:38:29 +00002787 InstrItinClass itinD16, InstrItinClass itinD32,
2788 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002789 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002790 // 64-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002791 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002792 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002793 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002794 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002795 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002796 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002797
2798 // 128-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002799 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002800 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002801 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002802 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002803 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002804 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002805}
2806
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002807multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwinbea68482009-09-25 18:38:29 +00002808 InstrItinClass itinD16, InstrItinClass itinD32,
2809 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002810 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002811 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002812 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002813 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002814 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002815 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002816 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2817 mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002818 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002819 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2820 mul, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002821}
Bob Wilson2e076c42009-06-22 23:27:02 +00002822
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002823// Neon Intrinsic-Op vector operations,
2824// element sizes of 8, 16 and 32 bits:
2825multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2826 InstrItinClass itinD, InstrItinClass itinQ,
2827 string OpcodeStr, string Dt, Intrinsic IntOp,
2828 SDNode OpNode> {
2829 // 64-bit vector types.
2830 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2831 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2832 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2833 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2834 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2835 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2836
2837 // 128-bit vector types.
2838 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2839 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2840 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2841 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2842 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2843 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2844}
2845
Bob Wilson2e076c42009-06-22 23:27:02 +00002846// Neon 3-argument intrinsics,
2847// element sizes of 8, 16 and 32 bits:
2848multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002849 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002850 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002851 // 64-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002852 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002853 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002854 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002855 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002856 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002857 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002858
2859 // 128-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002860 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002861 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002862 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002863 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002864 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002865 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002866}
2867
2868
Bob Wilson38ab35a2010-09-01 23:50:19 +00002869// Neon Long Multiply-Op vector operations,
2870// element sizes of 8, 16 and 32 bits:
2871multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2872 InstrItinClass itin16, InstrItinClass itin32,
2873 string OpcodeStr, string Dt, SDNode MulOp,
2874 SDNode OpNode> {
2875 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2876 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2877 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2878 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2879 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2880 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2881}
2882
2883multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2884 string Dt, SDNode MulOp, SDNode OpNode> {
2885 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2886 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2887 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2888 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2889}
2890
2891
Bob Wilson2e076c42009-06-22 23:27:02 +00002892// Neon Long 3-argument intrinsics.
2893
2894// First with only element sizes of 16 and 32 bits:
2895multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002896 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002897 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002898 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002899 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002900 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002901 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002902}
2903
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002904multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002905 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002906 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002907 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002908 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002910}
2911
Bob Wilson2e076c42009-06-22 23:27:02 +00002912// ....then also with element size of 8 bits:
2913multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002914 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002915 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002916 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2917 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002918 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002919}
2920
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002921// ....with explicit extend (VABAL).
2922multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2923 InstrItinClass itin, string OpcodeStr, string Dt,
2924 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2925 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2926 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2927 IntOp, ExtOp, OpNode>;
2928 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2929 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2930 IntOp, ExtOp, OpNode>;
2931 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2932 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2933 IntOp, ExtOp, OpNode>;
2934}
2935
Bob Wilson2e076c42009-06-22 23:27:02 +00002936
Bob Wilson2e076c42009-06-22 23:27:02 +00002937// Neon Pairwise long 2-register intrinsics,
2938// element sizes of 8, 16 and 32 bits:
2939multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2940 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002941 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002942 // 64-bit vector types.
2943 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002944 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002945 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002946 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002947 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002948 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002949
2950 // 128-bit vector types.
2951 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002953 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002954 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002955 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002957}
2958
2959
2960// Neon Pairwise long 2-register accumulate intrinsics,
2961// element sizes of 8, 16 and 32 bits:
2962multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2963 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002964 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002965 // 64-bit vector types.
2966 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002967 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002968 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002969 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002970 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002971 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002972
2973 // 128-bit vector types.
2974 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002976 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002978 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002979 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002980}
2981
2982
2983// Neon 2-register vector shift by immediate,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002984// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00002985// element sizes of 8, 16, 32 and 64 bits:
2986multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002987 InstrItinClass itin, string OpcodeStr, string Dt,
2988 SDNode OpNode, Format f> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002989 // 64-bit vector types.
Johnny Chen5d4e9172010-03-26 01:07:59 +00002990 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002991 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002992 let Inst{21-19} = 0b001; // imm6 = 001xxx
2993 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002994 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002995 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002996 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2997 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002998 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002999 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003000 let Inst{21} = 0b1; // imm6 = 1xxxxx
3001 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00003002 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003003 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003004 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003005
3006 // 128-bit vector types.
Johnny Chen5d4e9172010-03-26 01:07:59 +00003007 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003009 let Inst{21-19} = 0b001; // imm6 = 001xxx
3010 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00003011 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003012 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003013 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3014 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00003015 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003016 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003017 let Inst{21} = 0b1; // imm6 = 1xxxxx
3018 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00003019 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003020 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003021 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003022}
3023
Bob Wilson2e076c42009-06-22 23:27:02 +00003024// Neon Shift-Accumulate vector operations,
3025// element sizes of 8, 16, 32 and 64 bits:
3026multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003027 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00003028 // 64-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003029 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003030 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003031 let Inst{21-19} = 0b001; // imm6 = 001xxx
3032 }
3033 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003034 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003035 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3036 }
3037 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003038 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003039 let Inst{21} = 0b1; // imm6 = 1xxxxx
3040 }
3041 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003042 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003043 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003044
3045 // 128-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003046 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003047 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003048 let Inst{21-19} = 0b001; // imm6 = 001xxx
3049 }
3050 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003051 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003052 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3053 }
3054 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003055 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003056 let Inst{21} = 0b1; // imm6 = 1xxxxx
3057 }
3058 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003060 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003061}
3062
3063
3064// Neon Shift-Insert vector operations,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003065// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00003066// element sizes of 8, 16, 32 and 64 bits:
3067multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003068 string OpcodeStr, SDNode ShOp,
3069 Format f> {
Bob Wilson2e076c42009-06-22 23:27:02 +00003070 // 64-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003071 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003072 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003073 let Inst{21-19} = 0b001; // imm6 = 001xxx
3074 }
3075 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003076 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003077 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3078 }
3079 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003080 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003081 let Inst{21} = 0b1; // imm6 = 1xxxxx
3082 }
3083 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003084 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003085 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003086
3087 // 128-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003088 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003089 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003090 let Inst{21-19} = 0b001; // imm6 = 001xxx
3091 }
3092 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003093 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003094 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3095 }
3096 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003097 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003098 let Inst{21} = 0b1; // imm6 = 1xxxxx
3099 }
3100 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003101 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003102 // imm6 = xxxxxx
3103}
3104
3105// Neon Shift Long operations,
3106// element sizes of 8, 16, 32 bits:
3107multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00003108 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003109 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003110 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003111 let Inst{21-19} = 0b001; // imm6 = 001xxx
3112 }
3113 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003115 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3116 }
3117 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003119 let Inst{21} = 0b1; // imm6 = 1xxxxx
3120 }
3121}
3122
3123// Neon Shift Narrow operations,
3124// element sizes of 16, 32, 64 bits:
3125multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00003126 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003127 SDNode OpNode> {
3128 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003130 let Inst{21-19} = 0b001; // imm6 = 001xxx
3131 }
3132 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003133 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003134 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3135 }
3136 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003138 let Inst{21} = 0b1; // imm6 = 1xxxxx
3139 }
Bob Wilson2e076c42009-06-22 23:27:02 +00003140}
3141
3142//===----------------------------------------------------------------------===//
3143// Instruction Definitions.
3144//===----------------------------------------------------------------------===//
3145
3146// Vector Add Operations.
3147
3148// VADD : Vector Add (integer and floating-point)
Evan Cheng738a97a2009-11-23 21:57:23 +00003149defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chenga33fc862009-11-21 06:21:52 +00003150 add, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003151def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003152 v2f32, v2f32, fadd, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003153def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003154 v4f32, v4f32, fadd, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003155// VADDL : Vector Add Long (Q = D + D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003156defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3157 "vaddl", "s", add, sext, 1>;
3158defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3159 "vaddl", "u", add, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003160// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilsond0c05482010-08-29 05:57:34 +00003161defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3162defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003163// VHADD : Vector Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003164defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3165 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3166 "vhadd", "s", int_arm_neon_vhadds, 1>;
3167defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3168 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3169 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003170// VRHADD : Vector Rounding Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003171defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3172 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3173 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3174defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3175 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3176 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003177// VQADD : Vector Saturating Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003178defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3179 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3180 "vqadd", "s", int_arm_neon_vqadds, 1>;
3181defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3182 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3183 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003184// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003185defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3186 int_arm_neon_vaddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003187// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003188defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3189 int_arm_neon_vraddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003190
3191// Vector Multiply Operations.
3192
3193// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00003194defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003195 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003196def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3197 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3198def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3199 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00003200def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00003201 v2f32, v2f32, fmul, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00003202def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00003203 v4f32, v4f32, fmul, 1>;
3204defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3205def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3206def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3207 v2f32, fmul>;
3208
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003209def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3210 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3211 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3212 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003213 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003214 (SubReg_i16_lane imm:$lane)))>;
3215def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3216 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3217 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3218 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003219 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003220 (SubReg_i32_lane imm:$lane)))>;
3221def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3222 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3223 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3224 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003225 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003226 (SubReg_i32_lane imm:$lane)))>;
3227
Bob Wilson2e076c42009-06-22 23:27:02 +00003228// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00003229defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003230 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003231 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00003232defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3233 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003234 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003235def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003236 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3237 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003238 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3239 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003240 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003241 (SubReg_i16_lane imm:$lane)))>;
3242def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003243 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3244 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003245 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3246 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003247 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003248 (SubReg_i32_lane imm:$lane)))>;
3249
Bob Wilson2e076c42009-06-22 23:27:02 +00003250// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00003251defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3252 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003253 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00003254defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3255 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003256 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003257def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003258 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3259 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003260 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3261 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003262 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003263 (SubReg_i16_lane imm:$lane)))>;
3264def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003265 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3266 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003267 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3268 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003269 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003270 (SubReg_i32_lane imm:$lane)))>;
3271
Bob Wilson2e076c42009-06-22 23:27:02 +00003272// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003273defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3274 "vmull", "s", NEONvmulls, 1>;
3275defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3276 "vmull", "u", NEONvmullu, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003277def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chenga33fc862009-11-21 06:21:52 +00003278 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00003279defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3280defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003281
Bob Wilson2e076c42009-06-22 23:27:02 +00003282// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00003283defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3284 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3285defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3286 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003287
3288// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3289
3290// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwinbea68482009-09-25 18:38:29 +00003291defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003292 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3293def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003294 v2f32, fmul_su, fadd_mlx>,
3295 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003296def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003297 v4f32, fmul_su, fadd_mlx>,
3298 Requires<[HasNEON, UseFPVMLx]>;
David Goodwinbea68482009-09-25 18:38:29 +00003299defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003300 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3301def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003302 v2f32, fmul_su, fadd_mlx>,
3303 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003304def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003305 v4f32, v2f32, fmul_su, fadd_mlx>,
3306 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003307
3308def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003309 (mul (v8i16 QPR:$src2),
3310 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3311 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003312 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003313 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003314 (SubReg_i16_lane imm:$lane)))>;
3315
3316def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003317 (mul (v4i32 QPR:$src2),
3318 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3319 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003320 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003321 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003322 (SubReg_i32_lane imm:$lane)))>;
3323
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003324def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3325 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00003326 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003327 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3328 (v4f32 QPR:$src2),
3329 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003330 (DSubReg_i32_reg imm:$lane))),
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003331 (SubReg_i32_lane imm:$lane)))>,
3332 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003333
Bob Wilson2e076c42009-06-22 23:27:02 +00003334// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003335defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3336 "vmlal", "s", NEONvmulls, add>;
3337defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3338 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003339
Bob Wilson38ab35a2010-09-01 23:50:19 +00003340defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3341defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003342
Bob Wilson2e076c42009-06-22 23:27:02 +00003343// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003344defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00003345 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003346defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003347
Bob Wilson2e076c42009-06-22 23:27:02 +00003348// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilsona9abf572009-10-03 04:41:21 +00003349defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003350 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3351def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003352 v2f32, fmul_su, fsub_mlx>,
3353 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003354def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003355 v4f32, fmul_su, fsub_mlx>,
3356 Requires<[HasNEON, UseFPVMLx]>;
David Goodwinbea68482009-09-25 18:38:29 +00003357defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003358 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3359def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003360 v2f32, fmul_su, fsub_mlx>,
3361 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003362def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003363 v4f32, v2f32, fmul_su, fsub_mlx>,
3364 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003365
3366def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003367 (mul (v8i16 QPR:$src2),
3368 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3369 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003370 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003371 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003372 (SubReg_i16_lane imm:$lane)))>;
3373
3374def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003375 (mul (v4i32 QPR:$src2),
3376 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3377 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003378 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003379 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003380 (SubReg_i32_lane imm:$lane)))>;
3381
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003382def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3383 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00003384 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3385 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003386 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003387 (DSubReg_i32_reg imm:$lane))),
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003388 (SubReg_i32_lane imm:$lane)))>,
3389 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003390
Bob Wilson2e076c42009-06-22 23:27:02 +00003391// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003392defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3393 "vmlsl", "s", NEONvmulls, sub>;
3394defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3395 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003396
Bob Wilson38ab35a2010-09-01 23:50:19 +00003397defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3398defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003399
Bob Wilson2e076c42009-06-22 23:27:02 +00003400// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003401defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00003402 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003403defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003404
3405// Vector Subtract Operations.
3406
3407// VSUB : Vector Subtract (integer and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00003408defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00003409 "vsub", "i", sub, 0>;
3410def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003411 v2f32, v2f32, fsub, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003412def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003413 v4f32, v4f32, fsub, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003414// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003415defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3416 "vsubl", "s", sub, sext, 0>;
3417defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3418 "vsubl", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003419// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilsond0c05482010-08-29 05:57:34 +00003420defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3421defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003422// VHSUB : Vector Halving Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003423defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003424 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003425 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003426defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003427 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003428 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003429// VQSUB : Vector Saturing Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003430defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003431 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003432 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003433defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003434 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003435 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003436// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003437defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3438 int_arm_neon_vsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003439// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003440defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3441 int_arm_neon_vrsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003442
3443// Vector Comparisons.
3444
3445// VCEQ : Vector Compare Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003446defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3447 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003448def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003449 NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003450def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003451 NEONvceq, 1>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003452
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003453defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Anderson44728012010-12-01 00:28:25 +00003454 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chen886915e2010-02-23 00:33:12 +00003455
Bob Wilson2e076c42009-06-22 23:27:02 +00003456// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003457defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3458 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003459defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003460 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chenbff23ca2010-03-24 21:25:07 +00003461def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3462 NEONvcge, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003463def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003464 NEONvcge, 0>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003465
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003466defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003467 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003468defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003469 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003470
Bob Wilson2e076c42009-06-22 23:27:02 +00003471// VCGT : Vector Compare Greater Than
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003472defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3473 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3474defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3475 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003476def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003477 NEONvcgt, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003478def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003479 NEONvcgt, 0>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003480
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003481defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003482 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003483defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003484 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003485
Bob Wilson2e076c42009-06-22 23:27:02 +00003486// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003487def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3488 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3489def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3490 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003491// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003492def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3493 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3494def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3495 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003496// VTST : Vector Test Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003497defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson93494372010-01-17 06:35:17 +00003498 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003499
3500// Vector Bitwise Operations.
3501
Bob Wilsona3f19012010-07-13 21:16:48 +00003502def vnotd : PatFrag<(ops node:$in),
3503 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3504def vnotq : PatFrag<(ops node:$in),
3505 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattner6c223ee2010-03-28 08:08:07 +00003506
3507
Bob Wilson2e076c42009-06-22 23:27:02 +00003508// VAND : Vector Bitwise AND
Evan Cheng738a97a2009-11-23 21:57:23 +00003509def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3510 v2i32, v2i32, and, 1>;
3511def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3512 v4i32, v4i32, and, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003513
3514// VEOR : Vector Bitwise Exclusive OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003515def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3516 v2i32, v2i32, xor, 1>;
3517def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3518 v4i32, v4i32, xor, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003519
3520// VORR : Vector Bitwise OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003521def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3522 v2i32, v2i32, or, 1>;
3523def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3524 v4i32, v4i32, or, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003525
Owen Anderson07473072010-11-03 22:44:51 +00003526def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3527 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3528 IIC_VMOVImm,
3529 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3530 [(set DPR:$Vd,
3531 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3532 let Inst{9} = SIMM{9};
3533}
3534
Owen Anderson30c48922010-11-05 19:27:46 +00003535def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Anderson07473072010-11-03 22:44:51 +00003536 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3537 IIC_VMOVImm,
3538 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3539 [(set DPR:$Vd,
3540 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson30c48922010-11-05 19:27:46 +00003541 let Inst{10-9} = SIMM{10-9};
Owen Anderson07473072010-11-03 22:44:51 +00003542}
3543
3544def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3545 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3546 IIC_VMOVImm,
3547 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3548 [(set QPR:$Vd,
3549 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3550 let Inst{9} = SIMM{9};
3551}
3552
Owen Anderson30c48922010-11-05 19:27:46 +00003553def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Anderson07473072010-11-03 22:44:51 +00003554 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3555 IIC_VMOVImm,
3556 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3557 [(set QPR:$Vd,
3558 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson30c48922010-11-05 19:27:46 +00003559 let Inst{10-9} = SIMM{10-9};
Owen Anderson07473072010-11-03 22:44:51 +00003560}
3561
3562
Bob Wilson2e076c42009-06-22 23:27:02 +00003563// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Anderson44728012010-12-01 00:28:25 +00003564def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3565 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3566 "vbic", "$Vd, $Vn, $Vm", "",
3567 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3568 (vnotd DPR:$Vm))))]>;
3569def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3570 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3571 "vbic", "$Vd, $Vn, $Vm", "",
3572 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3573 (vnotq QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003574
Owen Anderson30c48922010-11-05 19:27:46 +00003575def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3576 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3577 IIC_VMOVImm,
3578 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3579 [(set DPR:$Vd,
3580 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3581 let Inst{9} = SIMM{9};
3582}
3583
3584def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3585 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3586 IIC_VMOVImm,
3587 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3588 [(set DPR:$Vd,
3589 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3590 let Inst{10-9} = SIMM{10-9};
3591}
3592
3593def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3594 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3595 IIC_VMOVImm,
3596 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3597 [(set QPR:$Vd,
3598 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3599 let Inst{9} = SIMM{9};
3600}
3601
3602def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3603 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3604 IIC_VMOVImm,
3605 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3606 [(set QPR:$Vd,
3607 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3608 let Inst{10-9} = SIMM{10-9};
3609}
3610
Bob Wilson2e076c42009-06-22 23:27:02 +00003611// VORN : Vector Bitwise OR NOT
Owen Anderson44728012010-12-01 00:28:25 +00003612def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3613 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3614 "vorn", "$Vd, $Vn, $Vm", "",
3615 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3616 (vnotd DPR:$Vm))))]>;
3617def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3618 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3619 "vorn", "$Vd, $Vn, $Vm", "",
3620 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3621 (vnotq QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003622
Bob Wilsonbad47f62010-07-14 06:31:50 +00003623// VMVN : Vector Bitwise NOT (Immediate)
3624
3625let isReMaterializable = 1 in {
Owen Anderson284cb362010-10-26 17:40:54 +00003626
Owen Anderson44728012010-12-01 00:28:25 +00003627def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003628 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003629 "vmvn", "i16", "$Vd, $SIMM", "",
3630 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003631 let Inst{9} = SIMM{9};
3632}
3633
Owen Anderson44728012010-12-01 00:28:25 +00003634def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003635 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003636 "vmvn", "i16", "$Vd, $SIMM", "",
3637 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003638 let Inst{9} = SIMM{9};
3639}
3640
Owen Anderson44728012010-12-01 00:28:25 +00003641def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003642 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003643 "vmvn", "i32", "$Vd, $SIMM", "",
3644 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003645 let Inst{11-8} = SIMM{11-8};
3646}
3647
Owen Anderson44728012010-12-01 00:28:25 +00003648def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003649 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003650 "vmvn", "i32", "$Vd, $SIMM", "",
3651 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003652 let Inst{11-8} = SIMM{11-8};
3653}
Bob Wilsonbad47f62010-07-14 06:31:50 +00003654}
3655
Bob Wilson2e076c42009-06-22 23:27:02 +00003656// VMVN : Vector Bitwise NOT
Evan Cheng738a97a2009-11-23 21:57:23 +00003657def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Anderson44728012010-12-01 00:28:25 +00003658 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3659 "vmvn", "$Vd, $Vm", "",
3660 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003661def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00003662 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3663 "vmvn", "$Vd, $Vm", "",
3664 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsona3f19012010-07-13 21:16:48 +00003665def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3666def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003667
3668// VBSL : Vector Bitwise Select
Owen Andersondea09c72010-10-25 20:13:13 +00003669def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3670 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003671 N3RegFrm, IIC_VCNTiD,
Owen Andersondea09c72010-10-25 20:13:13 +00003672 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3673 [(set DPR:$Vd,
3674 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3675 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3676def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3677 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003678 N3RegFrm, IIC_VCNTiQ,
Owen Andersondea09c72010-10-25 20:13:13 +00003679 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3680 [(set QPR:$Vd,
3681 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3682 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003683
3684// VBIF : Vector Bitwise Insert if False
Evan Cheng738a97a2009-11-23 21:57:23 +00003685// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003686// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003687def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003688 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003689 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003690 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003691 [/* For disassembly only; pattern left blank */]>;
3692def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003693 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003694 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003695 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003696 [/* For disassembly only; pattern left blank */]>;
3697
Bob Wilson2e076c42009-06-22 23:27:02 +00003698// VBIT : Vector Bitwise Insert if True
Evan Cheng738a97a2009-11-23 21:57:23 +00003699// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003700// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003701def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003702 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003703 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003704 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003705 [/* For disassembly only; pattern left blank */]>;
3706def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003707 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003708 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003709 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003710 [/* For disassembly only; pattern left blank */]>;
3711
3712// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson2e076c42009-06-22 23:27:02 +00003713// for equivalent operations with different register constraints; it just
3714// inserts copies.
3715
3716// Vector Absolute Differences.
3717
3718// VABD : Vector Absolute Difference
Johnny Chen93acfbf2010-03-26 23:49:07 +00003719defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003720 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003721 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003722defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003723 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003724 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003725def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003726 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003727def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003728 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003729
3730// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003731defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3732 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3733defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3734 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003735
3736// VABA : Vector Absolute Difference and Accumulate
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003737defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3738 "vaba", "s", int_arm_neon_vabds, add>;
3739defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3740 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003741
3742// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003743defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3744 "vabal", "s", int_arm_neon_vabds, zext, add>;
3745defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3746 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003747
3748// Vector Maximum and Minimum.
3749
3750// VMAX : Vector Maximum
Johnny Chen93acfbf2010-03-26 23:49:07 +00003751defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003752 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003753 "vmax", "s", int_arm_neon_vmaxs, 1>;
3754defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003755 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003756 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003757def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3758 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003759 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003760def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3761 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003762 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3763
3764// VMIN : Vector Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003765defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3766 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3767 "vmin", "s", int_arm_neon_vmins, 1>;
3768defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3769 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3770 "vmin", "u", int_arm_neon_vminu, 1>;
3771def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3772 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003773 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003774def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3775 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003776 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003777
3778// Vector Pairwise Operations.
3779
3780// VPADD : Vector Pairwise Add
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003781def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3782 "vpadd", "i8",
3783 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3784def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3785 "vpadd", "i16",
3786 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3787def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3788 "vpadd", "i32",
3789 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003790def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Chenge790afc2010-10-11 23:41:41 +00003791 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003792 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003793
3794// VPADDL : Vector Pairwise Add Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003795defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003796 int_arm_neon_vpaddls>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003797defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003798 int_arm_neon_vpaddlu>;
3799
3800// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003801defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003802 int_arm_neon_vpadals>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003803defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003804 int_arm_neon_vpadalu>;
3805
3806// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003807def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003808 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003809def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003810 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003811def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003812 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003813def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003814 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003815def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003816 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003817def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003818 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00003819def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003820 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003821
3822// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003823def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003824 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003825def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003826 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003827def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003828 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003829def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003830 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003831def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003832 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003833def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003834 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00003835def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003836 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003837
3838// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3839
3840// VRECPE : Vector Reciprocal Estimate
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003841def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003842 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00003843 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003844def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003845 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00003846 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00003847def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003848 IIC_VUNAD, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003849 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00003850def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003851 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003852 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003853
3854// VRECPS : Vector Reciprocal Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00003855def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003856 IIC_VRECSD, "vrecps", "f32",
3857 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003858def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003859 IIC_VRECSQ, "vrecps", "f32",
3860 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003861
3862// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwinafcaf792009-09-23 21:38:08 +00003863def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003864 IIC_VUNAD, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00003865 v2i32, v2i32, int_arm_neon_vrsqrte>;
3866def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003867 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00003868 v4i32, v4i32, int_arm_neon_vrsqrte>;
3869def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003870 IIC_VUNAD, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00003871 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003872def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003873 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00003874 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003875
3876// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00003877def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003878 IIC_VRECSD, "vrsqrts", "f32",
3879 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003880def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003881 IIC_VRECSQ, "vrsqrts", "f32",
3882 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003883
3884// Vector Shifts.
3885
3886// VSHL : Vector Shift
Owen Anderson3665fee2010-10-26 20:56:57 +00003887defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003888 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00003889 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3665fee2010-10-26 20:56:57 +00003890defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003891 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00003892 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003893// VSHL : Vector Shift Left (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003894defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3895 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003896// VSHR : Vector Shift Right (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003897defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3898 N2RegVShRFrm>;
3899defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3900 N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003901
3902// VSHLL : Vector Shift Left Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003903defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3904defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003905
3906// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003907class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Cheng738a97a2009-11-23 21:57:23 +00003908 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003909 ValueType OpTy, SDNode OpNode>
Evan Cheng738a97a2009-11-23 21:57:23 +00003910 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3911 ResTy, OpTy, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003912 let Inst{21-16} = op21_16;
3913}
Evan Cheng738a97a2009-11-23 21:57:23 +00003914def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003915 v8i16, v8i8, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003916def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003917 v4i32, v4i16, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003918def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003919 v2i64, v2i32, NEONvshlli>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003920
3921// VSHRN : Vector Shift Right and Narrow
Evan Cheng19698872010-10-01 21:48:06 +00003922defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9e899072010-02-17 00:31:29 +00003923 NEONvshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003924
3925// VRSHL : Vector Rounding Shift
Owen Anderson2888e2c2010-10-26 21:58:41 +00003926defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003927 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00003928 "vrshl", "s", int_arm_neon_vrshifts>;
3929defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003930 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00003931 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003932// VRSHR : Vector Rounding Shift Right
Johnny Chen5d4e9172010-03-26 01:07:59 +00003933defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3934 N2RegVShRFrm>;
3935defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3936 N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003937
3938// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003939defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003940 NEONvrshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003941
3942// VQSHL : Vector Saturating Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00003943defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003944 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003945 "vqshl", "s", int_arm_neon_vqshifts>;
3946defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003947 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003948 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003949// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003950defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3951 N2RegVShLFrm>;
3952defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3953 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003954// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003955defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3956 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003957
3958// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003959defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003960 NEONvqshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003961defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003962 NEONvqshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003963
3964// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00003965defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003966 NEONvqshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003967
3968// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00003969defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003970 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003971 "vqrshl", "s", int_arm_neon_vqrshifts>;
3972defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003973 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003974 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003975
3976// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003977defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003978 NEONvqrshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003979defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003980 NEONvqrshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003981
3982// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00003983defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003984 NEONvqrshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003985
3986// VSRA : Vector Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00003987defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3988defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003989// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00003990defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3991defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003992
3993// VSLI : Vector Shift Left and Insert
Johnny Chen5d4e9172010-03-26 01:07:59 +00003994defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003995// VSRI : Vector Shift Right and Insert
Johnny Chen5d4e9172010-03-26 01:07:59 +00003996defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003997
3998// Vector Absolute and Saturating Absolute.
3999
4000// VABS : Vector Absolute Value
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004001defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004002 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004003 int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00004004def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004005 IIC_VUNAD, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00004006 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00004007def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004008 IIC_VUNAQ, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00004009 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004010
4011// VQABS : Vector Saturating Absolute Value
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004012defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004013 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004014 int_arm_neon_vqabs>;
4015
4016// Vector Negate.
4017
Bob Wilsona3f19012010-07-13 21:16:48 +00004018def vnegd : PatFrag<(ops node:$in),
4019 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4020def vnegq : PatFrag<(ops node:$in),
4021 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004022
Evan Cheng738a97a2009-11-23 21:57:23 +00004023class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004024 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4025 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4026 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004027class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004028 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4029 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4030 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004031
Chris Lattner3dad5fb2010-03-28 08:39:10 +00004032// VNEG : Vector Negate (integer)
Evan Cheng738a97a2009-11-23 21:57:23 +00004033def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4034def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4035def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4036def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4037def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4038def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004039
4040// VNEG : Vector Negate (floating-point)
Bob Wilson004d2802010-02-17 22:23:11 +00004041def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004042 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4043 "vneg", "f32", "$Vd, $Vm", "",
4044 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004045def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004046 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4047 "vneg", "f32", "$Vd, $Vm", "",
4048 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004049
Bob Wilsona3f19012010-07-13 21:16:48 +00004050def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4051def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4052def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4053def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4054def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4055def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004056
4057// VQNEG : Vector Saturating Negate
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004058defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004059 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004060 int_arm_neon_vqneg>;
4061
4062// Vector Bit Counting Operations.
4063
4064// VCLS : Vector Count Leading Sign Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004065defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004066 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004067 int_arm_neon_vcls>;
4068// VCLZ : Vector Count Leading Zeros
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004069defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004070 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson2e076c42009-06-22 23:27:02 +00004071 int_arm_neon_vclz>;
4072// VCNT : Vector Count One Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004073def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004074 IIC_VCNTiD, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00004075 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwinafcaf792009-09-23 21:38:08 +00004076def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004077 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00004078 v16i8, v16i8, int_arm_neon_vcnt>;
4079
Johnny Chen86ba44a2010-02-24 20:06:07 +00004080// Vector Swap -- for disassembly only.
4081def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004082 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4083 "vswp", "$Vd, $Vm", "", []>;
Johnny Chen86ba44a2010-02-24 20:06:07 +00004084def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004085 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4086 "vswp", "$Vd, $Vm", "", []>;
Johnny Chen86ba44a2010-02-24 20:06:07 +00004087
Bob Wilson2e076c42009-06-22 23:27:02 +00004088// Vector Move Operations.
4089
4090// VMOV : Vector Move (Register)
4091
Evan Cheng79efd712010-05-13 00:16:46 +00004092let neverHasSideEffects = 1 in {
Jim Grosbach785952e2010-11-19 22:43:08 +00004093def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb4fd2c92010-11-19 23:12:43 +00004094 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4095 let Vn{4-0} = Vm{4-0};
4096}
Jim Grosbach785952e2010-11-19 22:43:08 +00004097def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb4fd2c92010-11-19 23:12:43 +00004098 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4099 let Vn{4-0} = Vm{4-0};
4100}
Bob Wilson2e076c42009-06-22 23:27:02 +00004101
Evan Chengcd67c212010-05-14 02:13:41 +00004102// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Cheng31cdcd42010-05-06 06:36:08 +00004103// be expanded after register allocation is completed.
4104def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00004105 NoItinerary, []>;
Evan Chengcd67c212010-05-14 02:13:41 +00004106
4107def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00004108 NoItinerary, []>;
Evan Cheng79efd712010-05-13 00:16:46 +00004109} // neverHasSideEffects
Evan Cheng31cdcd42010-05-06 06:36:08 +00004110
Bob Wilson2e076c42009-06-22 23:27:02 +00004111// VMOV : Vector Move (Immediate)
4112
Evan Chengcd04ed32010-05-17 21:54:50 +00004113let isReMaterializable = 1 in {
Owen Anderson44728012010-12-01 00:28:25 +00004114def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004115 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004116 "vmov", "i8", "$Vd, $SIMM", "",
4117 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4118def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004119 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004120 "vmov", "i8", "$Vd, $SIMM", "",
4121 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004122
Owen Anderson44728012010-12-01 00:28:25 +00004123def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004124 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004125 "vmov", "i16", "$Vd, $SIMM", "",
4126 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004127 let Inst{9} = SIMM{9};
Owen Anderson284cb362010-10-26 17:40:54 +00004128}
4129
Owen Anderson44728012010-12-01 00:28:25 +00004130def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004131 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004132 "vmov", "i16", "$Vd, $SIMM", "",
4133 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00004134 let Inst{9} = SIMM{9};
4135}
Bob Wilson2e076c42009-06-22 23:27:02 +00004136
Owen Anderson44728012010-12-01 00:28:25 +00004137def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004138 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004139 "vmov", "i32", "$Vd, $SIMM", "",
4140 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00004141 let Inst{11-8} = SIMM{11-8};
4142}
4143
Owen Anderson44728012010-12-01 00:28:25 +00004144def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004145 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004146 "vmov", "i32", "$Vd, $SIMM", "",
4147 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00004148 let Inst{11-8} = SIMM{11-8};
4149}
Bob Wilson2e076c42009-06-22 23:27:02 +00004150
Owen Anderson44728012010-12-01 00:28:25 +00004151def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004152 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004153 "vmov", "i64", "$Vd, $SIMM", "",
4154 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4155def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004156 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004157 "vmov", "i64", "$Vd, $SIMM", "",
4158 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengcd04ed32010-05-17 21:54:50 +00004159} // isReMaterializable
Bob Wilson2e076c42009-06-22 23:27:02 +00004160
4161// VMOV : Vector Get Lane (move scalar to ARM core register)
4162
Johnny Chenebc60ef2009-11-23 17:48:17 +00004163def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00004164 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4165 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4166 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4167 imm:$lane))]> {
4168 let Inst{21} = lane{2};
4169 let Inst{6-5} = lane{1-0};
4170}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004171def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00004172 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4173 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4174 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4175 imm:$lane))]> {
4176 let Inst{21} = lane{1};
4177 let Inst{6} = lane{0};
4178}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004179def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00004180 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4181 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4182 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4183 imm:$lane))]> {
4184 let Inst{21} = lane{2};
4185 let Inst{6-5} = lane{1-0};
4186}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004187def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00004188 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4189 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4190 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4191 imm:$lane))]> {
4192 let Inst{21} = lane{1};
4193 let Inst{6} = lane{0};
4194}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004195def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersoned9652f2010-10-27 21:28:09 +00004196 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4197 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4198 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4199 imm:$lane))]> {
4200 let Inst{21} = lane{0};
4201}
Bob Wilson2e076c42009-06-22 23:27:02 +00004202// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4203def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4204 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004205 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004206 (SubReg_i8_lane imm:$lane))>;
4207def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4208 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004209 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004210 (SubReg_i16_lane imm:$lane))>;
4211def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4212 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004213 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004214 (SubReg_i8_lane imm:$lane))>;
4215def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4216 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004217 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004218 (SubReg_i16_lane imm:$lane))>;
4219def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4220 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004221 (DSubReg_i32_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004222 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00004223def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00004224 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00004225 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004226def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00004227 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00004228 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004229//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004230// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004231def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004232 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004233
4234
4235// VMOV : Vector Set Lane (move ARM core register to scalar)
4236
Owen Andersoned9652f2010-10-27 21:28:09 +00004237let Constraints = "$src1 = $V" in {
4238def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4239 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4240 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4241 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4242 GPR:$R, imm:$lane))]> {
4243 let Inst{21} = lane{2};
4244 let Inst{6-5} = lane{1-0};
4245}
4246def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4247 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4248 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4249 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4250 GPR:$R, imm:$lane))]> {
4251 let Inst{21} = lane{1};
4252 let Inst{6} = lane{0};
4253}
4254def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4255 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4256 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4257 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4258 GPR:$R, imm:$lane))]> {
4259 let Inst{21} = lane{0};
4260}
Bob Wilson2e076c42009-06-22 23:27:02 +00004261}
4262def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004263 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004264 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004265 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004266 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004267 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004268def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004269 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004270 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004271 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004272 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004273 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004274def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004275 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004276 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004277 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004278 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004279 (DSubReg_i32_reg imm:$lane)))>;
4280
Anton Korobeynikov36811442009-08-30 19:06:39 +00004281def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00004282 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4283 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004284def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00004285 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4286 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004287
4288//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004289// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004290def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004291 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004292
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004293def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004294 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattnerce81b3c2010-03-15 00:52:43 +00004295def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004296 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004297def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004298 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004299
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004300def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4301 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4302def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4303 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4304def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4305 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4306
4307def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4308 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4309 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004310 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004311def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4312 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4313 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004314 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004315def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4316 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4317 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004318 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004319
Bob Wilson2e076c42009-06-22 23:27:02 +00004320// VDUP : Vector Duplicate (from ARM core register to all elements)
4321
Evan Cheng738a97a2009-11-23 21:57:23 +00004322class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004323 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4324 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4325 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004326class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004327 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4328 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4329 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004330
Evan Cheng738a97a2009-11-23 21:57:23 +00004331def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4332def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4333def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4334def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4335def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4336def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004337
Owen Anderson44728012010-12-01 00:28:25 +00004338def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$V), (ins GPR:$R),
4339 IIC_VMOVIS, "vdup", "32", "$V, $R",
4340 [(set DPR:$V, (v2f32 (NEONvdup
4341 (f32 (bitconvert GPR:$R)))))]>;
4342def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$V), (ins GPR:$R),
4343 IIC_VMOVIS, "vdup", "32", "$V, $R",
4344 [(set QPR:$V, (v4f32 (NEONvdup
4345 (f32 (bitconvert GPR:$R)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004346
4347// VDUP : Vector Duplicate Lane (from scalar to all elements)
4348
Johnny Chen45ab3f32010-03-25 17:01:27 +00004349class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4350 ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004351 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4352 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4353 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004354
Johnny Chen45ab3f32010-03-25 17:01:27 +00004355class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenb6528d32009-11-23 21:00:43 +00004356 ValueType ResTy, ValueType OpTy>
Owen Anderson44728012010-12-01 00:28:25 +00004357 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4358 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4359 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chen45ab3f32010-03-25 17:01:27 +00004360 imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004361
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004362// Inst{19-16} is partially specified depending on the element size.
4363
Owen Anderson40d24a42010-10-27 19:25:54 +00004364def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4365 let Inst{19-17} = lane{2-0};
4366}
4367def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4368 let Inst{19-18} = lane{1-0};
4369}
4370def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4371 let Inst{19} = lane{0};
4372}
4373def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4374 let Inst{19} = lane{0};
4375}
4376def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4377 let Inst{19-17} = lane{2-0};
4378}
4379def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4380 let Inst{19-18} = lane{1-0};
4381}
4382def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4383 let Inst{19} = lane{0};
4384}
4385def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4386 let Inst{19} = lane{0};
4387}
Bob Wilson2e076c42009-06-22 23:27:02 +00004388
Bob Wilsoncce31f62009-08-14 05:08:32 +00004389def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4390 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4391 (DSubReg_i8_reg imm:$lane))),
4392 (SubReg_i8_lane imm:$lane)))>;
4393def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4394 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4395 (DSubReg_i16_reg imm:$lane))),
4396 (SubReg_i16_lane imm:$lane)))>;
4397def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4398 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4399 (DSubReg_i32_reg imm:$lane))),
4400 (SubReg_i32_lane imm:$lane)))>;
4401def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4402 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4403 (DSubReg_i32_reg imm:$lane))),
4404 (SubReg_i32_lane imm:$lane)))>;
4405
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00004406def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00004407 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00004408def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00004409 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov23b28cb2009-08-07 22:36:50 +00004410
Bob Wilson2e076c42009-06-22 23:27:02 +00004411// VMOVN : Vector Narrowing Move
Evan Cheng2a5d7642010-10-01 20:50:58 +00004412defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson4cd8a122010-08-30 20:02:30 +00004413 "vmovn", "i", trunc>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004414// VQMOVN : Vector Saturating Narrowing Move
Evan Cheng738a97a2009-11-23 21:57:23 +00004415defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4416 "vqmovn", "s", int_arm_neon_vqmovns>;
4417defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4418 "vqmovn", "u", int_arm_neon_vqmovnu>;
4419defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4420 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004421// VMOVL : Vector Lengthening Move
Bob Wilson9a511c02010-08-20 04:54:02 +00004422defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4423defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004424
4425// Vector Conversions.
4426
Johnny Chen8f3004c2010-03-17 17:52:21 +00004427// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen274a0d32010-03-17 23:26:50 +00004428def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4429 v2i32, v2f32, fp_to_sint>;
4430def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4431 v2i32, v2f32, fp_to_uint>;
4432def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4433 v2f32, v2i32, sint_to_fp>;
4434def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4435 v2f32, v2i32, uint_to_fp>;
Johnny Chen8f3004c2010-03-17 17:52:21 +00004436
Johnny Chen274a0d32010-03-17 23:26:50 +00004437def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4438 v4i32, v4f32, fp_to_sint>;
4439def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4440 v4i32, v4f32, fp_to_uint>;
4441def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4442 v4f32, v4i32, sint_to_fp>;
4443def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4444 v4f32, v4i32, uint_to_fp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004445
4446// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Cheng738a97a2009-11-23 21:57:23 +00004447def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004448 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004449def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004450 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004451def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004452 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004453def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004454 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4455
Evan Cheng738a97a2009-11-23 21:57:23 +00004456def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004457 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004458def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004459 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004460def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004461 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004462def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004463 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4464
Bob Wilsonfa27a862010-12-15 22:14:12 +00004465// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4466def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4467 IIC_VUNAQ, "vcvt", "f16.f32",
4468 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4469 Requires<[HasNEON, HasFP16]>;
4470def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4471 IIC_VUNAQ, "vcvt", "f32.f16",
4472 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4473 Requires<[HasNEON, HasFP16]>;
4474
Bob Wilsonea3a4022009-08-12 22:31:50 +00004475// Vector Reverse.
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004476
4477// VREV64 : Vector Reverse elements within 64-bit doublewords
4478
Evan Cheng738a97a2009-11-23 21:57:23 +00004479class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004480 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4481 (ins DPR:$Vm), IIC_VMOVD,
4482 OpcodeStr, Dt, "$Vd, $Vm", "",
4483 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004484class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004485 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4486 (ins QPR:$Vm), IIC_VMOVQ,
4487 OpcodeStr, Dt, "$Vd, $Vm", "",
4488 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004489
Evan Cheng738a97a2009-11-23 21:57:23 +00004490def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4491def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4492def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4493def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004494
Evan Cheng738a97a2009-11-23 21:57:23 +00004495def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4496def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4497def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4498def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004499
4500// VREV32 : Vector Reverse elements within 32-bit words
4501
Evan Cheng738a97a2009-11-23 21:57:23 +00004502class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004503 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4504 (ins DPR:$Vm), IIC_VMOVD,
4505 OpcodeStr, Dt, "$Vd, $Vm", "",
4506 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004507class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004508 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4509 (ins QPR:$Vm), IIC_VMOVQ,
4510 OpcodeStr, Dt, "$Vd, $Vm", "",
4511 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004512
Evan Cheng738a97a2009-11-23 21:57:23 +00004513def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4514def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004515
Evan Cheng738a97a2009-11-23 21:57:23 +00004516def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4517def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004518
4519// VREV16 : Vector Reverse elements within 16-bit halfwords
4520
Evan Cheng738a97a2009-11-23 21:57:23 +00004521class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004522 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4523 (ins DPR:$Vm), IIC_VMOVD,
4524 OpcodeStr, Dt, "$Vd, $Vm", "",
4525 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004526class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004527 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4528 (ins QPR:$Vm), IIC_VMOVQ,
4529 OpcodeStr, Dt, "$Vd, $Vm", "",
4530 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004531
Evan Cheng738a97a2009-11-23 21:57:23 +00004532def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4533def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004534
Bob Wilson32cd8552009-08-19 17:03:43 +00004535// Other Vector Shuffles.
4536
Bob Wilson8265d562011-01-07 04:59:04 +00004537// Aligned extractions: really just dropping registers
4538
4539class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4540 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4541 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4542
4543def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4544
4545def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4546
4547def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4548
4549def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4550
4551def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4552
4553
Bob Wilson32cd8552009-08-19 17:03:43 +00004554// VEXT : Vector Extract
4555
Evan Cheng738a97a2009-11-23 21:57:23 +00004556class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004557 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4558 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4559 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4560 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4561 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson14be9302010-10-27 23:56:39 +00004562 bits<4> index;
4563 let Inst{11-8} = index{3-0};
4564}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004565
Evan Cheng738a97a2009-11-23 21:57:23 +00004566class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004567 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4568 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4569 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4570 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4571 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson14be9302010-10-27 23:56:39 +00004572 bits<4> index;
4573 let Inst{11-8} = index{3-0};
4574}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004575
Owen Andersonbb81f802010-11-03 18:16:27 +00004576def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4577 let Inst{11-8} = index{3-0};
4578}
4579def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4580 let Inst{11-9} = index{2-0};
4581 let Inst{8} = 0b0;
4582}
4583def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4584 let Inst{11-10} = index{1-0};
4585 let Inst{9-8} = 0b00;
4586}
4587def VEXTdf : VEXTd<"vext", "32", v2f32> {
4588 let Inst{11} = index{0};
4589 let Inst{10-8} = 0b000;
4590}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004591
Owen Andersonbb81f802010-11-03 18:16:27 +00004592def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4593 let Inst{11-8} = index{3-0};
4594}
4595def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4596 let Inst{11-9} = index{2-0};
4597 let Inst{8} = 0b0;
4598}
4599def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4600 let Inst{11-10} = index{1-0};
4601 let Inst{9-8} = 0b00;
4602}
4603def VEXTqf : VEXTq<"vext", "32", v4f32> {
4604 let Inst{11} = index{0};
4605 let Inst{10-8} = 0b000;
4606}
Bob Wilson32cd8552009-08-19 17:03:43 +00004607
Bob Wilsondb46af02009-08-08 05:53:00 +00004608// VTRN : Vector Transpose
4609
Evan Cheng738a97a2009-11-23 21:57:23 +00004610def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4611def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4612def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004613
Evan Cheng738a97a2009-11-23 21:57:23 +00004614def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4615def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4616def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004617
Bob Wilsone2231072009-08-08 06:13:25 +00004618// VUZP : Vector Unzip (Deinterleave)
4619
Evan Cheng738a97a2009-11-23 21:57:23 +00004620def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4621def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4622def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004623
Evan Cheng738a97a2009-11-23 21:57:23 +00004624def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4625def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4626def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004627
4628// VZIP : Vector Zip (Interleave)
4629
Evan Cheng738a97a2009-11-23 21:57:23 +00004630def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4631def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4632def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004633
Evan Cheng738a97a2009-11-23 21:57:23 +00004634def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4635def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4636def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004637
Bob Wilson4b354482009-08-12 20:51:55 +00004638// Vector Table Lookup and Table Extension.
4639
4640// VTBL : Vector Table Lookup
4641def VTBL1
Owen Anderson2ef66882010-10-28 00:18:46 +00004642 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4643 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4644 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4645 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004646let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004647def VTBL2
Owen Anderson2ef66882010-10-28 00:18:46 +00004648 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4649 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4650 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004651def VTBL3
Owen Anderson2ef66882010-10-28 00:18:46 +00004652 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4653 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4654 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004655def VTBL4
Owen Anderson2ef66882010-10-28 00:18:46 +00004656 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4657 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004658 NVTBLFrm, IIC_VTB4,
Owen Anderson2ef66882010-10-28 00:18:46 +00004659 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004660} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004661
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004662def VTBL2Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004663 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004664def VTBL3Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004665 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004666def VTBL4Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004667 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004668
Bob Wilson4b354482009-08-12 20:51:55 +00004669// VTBX : Vector Table Extension
4670def VTBX1
Owen Anderson2ef66882010-10-28 00:18:46 +00004671 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4672 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4673 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4674 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4675 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004676let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004677def VTBX2
Owen Anderson2ef66882010-10-28 00:18:46 +00004678 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4679 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4680 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004681def VTBX3
Owen Anderson2ef66882010-10-28 00:18:46 +00004682 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4683 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004684 NVTBLFrm, IIC_VTBX3,
Owen Anderson2ef66882010-10-28 00:18:46 +00004685 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4686 "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004687def VTBX4
Owen Anderson2ef66882010-10-28 00:18:46 +00004688 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4689 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4690 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4691 "$orig = $Vd", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004692} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004693
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004694def VTBX2Pseudo
4695 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004696 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004697def VTBX3Pseudo
4698 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004699 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004700def VTBX4Pseudo
4701 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004702 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004703
Bob Wilson2e076c42009-06-22 23:27:02 +00004704//===----------------------------------------------------------------------===//
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004705// NEON instructions for single-precision FP math
4706//===----------------------------------------------------------------------===//
4707
Bob Wilsonaae08622010-12-13 23:02:31 +00004708class N2VSPat<SDNode OpNode, NeonI Inst>
4709 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson9b3546d2010-12-13 21:58:05 +00004710 (EXTRACT_SUBREG
Bob Wilson651eaa022010-12-13 23:02:37 +00004711 (v2f32 (COPY_TO_REGCLASS (Inst
4712 (INSERT_SUBREG
Bob Wilsonaae08622010-12-13 23:02:31 +00004713 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4714 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004715
4716class N3VSPat<SDNode OpNode, NeonI Inst>
4717 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson651eaa022010-12-13 23:02:37 +00004718 (EXTRACT_SUBREG
4719 (v2f32 (COPY_TO_REGCLASS (Inst
4720 (INSERT_SUBREG
4721 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4722 SPR:$a, ssub_0),
4723 (INSERT_SUBREG
4724 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4725 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004726
4727class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4728 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson651eaa022010-12-13 23:02:37 +00004729 (EXTRACT_SUBREG
4730 (v2f32 (COPY_TO_REGCLASS (Inst
4731 (INSERT_SUBREG
4732 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4733 SPR:$acc, ssub_0),
4734 (INSERT_SUBREG
4735 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4736 SPR:$a, ssub_0),
4737 (INSERT_SUBREG
4738 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4739 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004740
Bob Wilson651eaa022010-12-13 23:02:37 +00004741def : N3VSPat<fadd, VADDfd>;
4742def : N3VSPat<fsub, VSUBfd>;
4743def : N3VSPat<fmul, VMULfd>;
4744def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00004745 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson651eaa022010-12-13 23:02:37 +00004746def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00004747 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilsonaae08622010-12-13 23:02:31 +00004748def : N2VSPat<fabs, VABSfd>;
Bob Wilsonaae08622010-12-13 23:02:31 +00004749def : N2VSPat<fneg, VNEGfd>;
Bob Wilson651eaa022010-12-13 23:02:37 +00004750def : N3VSPat<NEONfmax, VMAXfd>;
4751def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilsonaae08622010-12-13 23:02:31 +00004752def : N2VSPat<arm_ftosi, VCVTf2sd>;
4753def : N2VSPat<arm_ftoui, VCVTf2ud>;
4754def : N2VSPat<arm_sitof, VCVTs2fd>;
4755def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin85b5b022009-08-10 22:17:39 +00004756
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004757//===----------------------------------------------------------------------===//
Bob Wilson2e076c42009-06-22 23:27:02 +00004758// Non-Instruction Patterns
4759//===----------------------------------------------------------------------===//
4760
4761// bit_convert
4762def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4763def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4764def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4765def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4766def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4767def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4768def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4769def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4770def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4771def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4772def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4773def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4774def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4775def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4776def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4777def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4778def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4779def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4780def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4781def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4782def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4783def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4784def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4785def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4786def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4787def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4788def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4789def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4790def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4791def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4792
4793def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4794def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4795def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4796def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4797def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4798def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4799def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4800def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4801def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4802def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4803def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4804def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4805def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4806def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4807def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4808def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4809def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4810def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4811def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4812def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4813def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4814def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4815def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4816def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4817def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4818def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4819def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4820def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4821def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4822def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;