blob: bebbab5327be2f8bc0fdda6f9e96971c05efafc3 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000015#include "MCTargetDesc/ARMBuildAttrs.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000017#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000018#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000019#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000021#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000022#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000023#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000024#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000026#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000028#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000029#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCExpr.h"
31#include "llvm/MC/MCInst.h"
32#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000033#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/MC/MCParser/MCAsmLexer.h"
35#include "llvm/MC/MCParser/MCAsmParser.h"
36#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
37#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000038#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/MC/MCStreamer.h"
40#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000041#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000042#include "llvm/MC/MCTargetAsmParser.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000043#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000044#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/SourceMgr.h"
47#include "llvm/Support/TargetRegistry.h"
48#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000049
Kevin Enderbyccab3172009-09-15 00:27:25 +000050using namespace llvm;
51
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000052namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000053
54class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000055
Jim Grosbach04945c42011-12-02 00:35:16 +000056enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000057
David Peixottoe407d092013-12-19 18:12:36 +000058// A class to keep track of assembler-generated constant pools that are use to
59// implement the ldr-pseudo.
60class ConstantPool {
61 typedef SmallVector<std::pair<MCSymbol *, const MCExpr *>, 4> EntryVecTy;
62 EntryVecTy Entries;
63
64public:
65 // Initialize a new empty constant pool
66 ConstantPool() { }
67
68 // Add a new entry to the constant pool in the next slot.
69 // \param Value is the new entry to put in the constant pool.
70 //
71 // \returns a MCExpr that references the newly inserted value
72 const MCExpr *addEntry(const MCExpr *Value, MCContext &Context) {
73 MCSymbol *CPEntryLabel = Context.CreateTempSymbol();
74
75 Entries.push_back(std::make_pair(CPEntryLabel, Value));
76 return MCSymbolRefExpr::Create(CPEntryLabel, Context);
77 }
78
79 // Emit the contents of the constant pool using the provided streamer.
David Peixotto52303f62013-12-19 22:41:56 +000080 void emitEntries(MCStreamer &Streamer) {
81 if (Entries.empty())
82 return;
David Peixottoe407d092013-12-19 18:12:36 +000083 Streamer.EmitCodeAlignment(4); // align to 4-byte address
84 Streamer.EmitDataRegion(MCDR_DataRegion);
85 for (EntryVecTy::const_iterator I = Entries.begin(), E = Entries.end();
86 I != E; ++I) {
87 Streamer.EmitLabel(I->first);
88 Streamer.EmitValue(I->second, 4);
89 }
90 Streamer.EmitDataRegion(MCDR_DataRegionEnd);
David Peixotto52303f62013-12-19 22:41:56 +000091 Entries.clear();
92 }
93
94 // Return true if the constant pool is empty
95 bool empty() {
96 return Entries.empty();
David Peixottoe407d092013-12-19 18:12:36 +000097 }
98};
99
100// Map type used to keep track of per-Section constant pools used by the
101// ldr-pseudo opcode. The map associates a section to its constant pool. The
102// constant pool is a vector of (label, value) pairs. When the ldr
103// pseudo is parsed we insert a new (label, value) pair into the constant pool
104// for the current section and add MCSymbolRefExpr to the new label as
105// an opcode to the ldr. After we have parsed all the user input we
106// output the (label, value) pairs in each constant pool at the end of the
107// section.
David Peixotto52303f62013-12-19 22:41:56 +0000108//
109// We use the MapVector for the map type to ensure stable iteration of
110// the sections at the end of the parse. We need to iterate over the
111// sections in a stable order to ensure that we have print the
112// constant pools in a deterministic order when printing an assembly
113// file.
114typedef MapVector<const MCSection *, ConstantPool> ConstantPoolMapTy;
David Peixottoe407d092013-12-19 18:12:36 +0000115
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000116class UnwindContext {
117 MCAsmParser &Parser;
118
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000119 typedef SmallVector<SMLoc, 4> Locs;
120
121 Locs FnStartLocs;
122 Locs CantUnwindLocs;
123 Locs PersonalityLocs;
124 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000125 int FPReg;
126
127public:
128 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(-1) {}
129
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000130 bool hasFnStart() const { return !FnStartLocs.empty(); }
131 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
132 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
133 bool hasPersonality() const { return !PersonalityLocs.empty(); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000135 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
136 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
137 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
138 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000139
140 void saveFPReg(int Reg) { FPReg = Reg; }
141 int getFPReg() const { return FPReg; }
142
143 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000144 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
145 FI != FE; ++FI)
146 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000147 }
148 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000149 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
150 UE = CantUnwindLocs.end(); UI != UE; ++UI)
151 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000152 }
153 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000154 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
155 HE = HandlerDataLocs.end(); HI != HE; ++HI)
156 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000157 }
158 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000159 for (Locs::const_iterator PI = PersonalityLocs.begin(),
160 PE = PersonalityLocs.end(); PI != PE; ++PI)
161 Parser.Note(*PI, ".personality was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000162 }
163
164 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000165 FnStartLocs = Locs();
166 CantUnwindLocs = Locs();
167 PersonalityLocs = Locs();
168 HandlerDataLocs = Locs();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000169 FPReg = -1;
170 }
171};
172
Evan Cheng11424442011-07-26 00:24:13 +0000173class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000174 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000175 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000176 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000177 const MCRegisterInfo *MRI;
David Peixottoe407d092013-12-19 18:12:36 +0000178 ConstantPoolMapTy ConstantPools;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000179 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000180
181 // Assembler created constant pools for ldr pseudo
182 ConstantPool *getConstantPool(const MCSection *Section) {
183 ConstantPoolMapTy::iterator CP = ConstantPools.find(Section);
184 if (CP == ConstantPools.end())
185 return 0;
186
187 return &CP->second;
188 }
189
190 ConstantPool &getOrCreateConstantPool(const MCSection *Section) {
191 return ConstantPools[Section];
192 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000193
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000194 ARMTargetStreamer &getTargetStreamer() {
195 MCTargetStreamer &TS = getParser().getStreamer().getTargetStreamer();
196 return static_cast<ARMTargetStreamer &>(TS);
197 }
198
Jim Grosbachab5830e2011-12-14 02:16:11 +0000199 // Map of register aliases registers via the .req directive.
200 StringMap<unsigned> RegisterReqs;
201
Tim Northover1744d0a2013-10-25 12:49:50 +0000202 bool NextSymbolIsThumb;
203
Jim Grosbached16ec42011-08-29 22:24:09 +0000204 struct {
205 ARMCC::CondCodes Cond; // Condition for IT block.
206 unsigned Mask:4; // Condition mask for instructions.
207 // Starting at first 1 (from lsb).
208 // '1' condition as indicated in IT.
209 // '0' inverse of condition (else).
210 // Count of instructions in IT block is
211 // 4 - trailingzeroes(mask)
212
213 bool FirstCond; // Explicit flag for when we're parsing the
214 // First instruction in the IT block. It's
215 // implied in the mask, so needs special
216 // handling.
217
218 unsigned CurPosition; // Current position in parsing of IT
219 // block. In range [0,3]. Initialized
220 // according to count of instructions in block.
221 // ~0U if no active IT block.
222 } ITState;
223 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000224 void forwardITPosition() {
225 if (!inITBlock()) return;
226 // Move to the next instruction in the IT block, if there is one. If not,
227 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000228 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000229 if (++ITState.CurPosition == 5 - TZ)
230 ITState.CurPosition = ~0U; // Done with the IT block after this.
231 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000232
233
Kevin Enderbyccab3172009-09-15 00:27:25 +0000234 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000235 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
236
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000237 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
238 return Parser.Note(L, Msg, Ranges);
239 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000240 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000241 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000242 return Parser.Warning(L, Msg, Ranges);
243 }
244 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000245 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000246 return Parser.Error(L, Msg, Ranges);
247 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000248
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000249 int tryParseRegister();
250 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000251 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000252 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000253 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000254 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
255 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000256 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
257 unsigned &ShiftAmount);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000258 bool parseDirectiveWord(unsigned Size, SMLoc L);
259 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000260 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000261 bool parseDirectiveThumbFunc(SMLoc L);
262 bool parseDirectiveCode(SMLoc L);
263 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000264 bool parseDirectiveReq(StringRef Name, SMLoc L);
265 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000266 bool parseDirectiveArch(SMLoc L);
267 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000268 bool parseDirectiveCPU(SMLoc L);
269 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000270 bool parseDirectiveFnStart(SMLoc L);
271 bool parseDirectiveFnEnd(SMLoc L);
272 bool parseDirectiveCantUnwind(SMLoc L);
273 bool parseDirectivePersonality(SMLoc L);
274 bool parseDirectiveHandlerData(SMLoc L);
275 bool parseDirectiveSetFP(SMLoc L);
276 bool parseDirectivePad(SMLoc L);
277 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000278 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000279 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000280 bool parseDirectiveEven(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000281
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000282 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000283 bool &CarrySetting, unsigned &ProcessorIMod,
284 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000285 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
286 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000287 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000288
Evan Cheng4d1ca962011-07-08 01:53:10 +0000289 bool isThumb() const {
290 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000291 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000292 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000293 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000294 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000295 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000296 bool isThumbTwo() const {
297 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
298 }
Tim Northovera2292d02013-06-10 23:20:58 +0000299 bool hasThumb() const {
300 return STI.getFeatureBits() & ARM::HasV4TOps;
301 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000302 bool hasV6Ops() const {
303 return STI.getFeatureBits() & ARM::HasV6Ops;
304 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000305 bool hasV6MOps() const {
306 return STI.getFeatureBits() & ARM::HasV6MOps;
307 }
James Molloy21efa7d2011-09-28 14:21:38 +0000308 bool hasV7Ops() const {
309 return STI.getFeatureBits() & ARM::HasV7Ops;
310 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000311 bool hasV8Ops() const {
312 return STI.getFeatureBits() & ARM::HasV8Ops;
313 }
Tim Northovera2292d02013-06-10 23:20:58 +0000314 bool hasARM() const {
315 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
316 }
317
Evan Cheng284b4672011-07-08 22:36:29 +0000318 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000319 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
320 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000321 }
James Molloy21efa7d2011-09-28 14:21:38 +0000322 bool isMClass() const {
323 return STI.getFeatureBits() & ARM::FeatureMClass;
324 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000325
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000326 /// @name Auto-generated Match Functions
327 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000328
Chris Lattner3e4582a2010-09-06 19:11:01 +0000329#define GET_ASSEMBLER_HEADER
330#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000331
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000332 /// }
333
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000334 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000335 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000336 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000337 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000338 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000339 OperandMatchResultTy parseCoprocOptionOperand(
340 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000341 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000342 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000343 OperandMatchResultTy parseInstSyncBarrierOptOperand(
344 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000345 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000346 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000347 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000348 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000349 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
350 StringRef Op, int Low, int High);
351 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
352 return parsePKHImm(O, "lsl", 0, 31);
353 }
354 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
355 return parsePKHImm(O, "asr", 1, 32);
356 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000357 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000358 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000359 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000360 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000361 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000362 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000363 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000364 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000365 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
366 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000367
368 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000369 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000370 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000371 void cvtThumbBranches(MCInst &Inst,
372 const SmallVectorImpl<MCParsedAsmOperand*> &);
373
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000374 bool validateInstruction(MCInst &Inst,
375 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000376 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000377 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000378 bool shouldOmitCCOutOperand(StringRef Mnemonic,
379 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000380 bool shouldOmitPredicateOperand(StringRef Mnemonic,
381 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000382public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000383 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000384 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000385 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000386 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000387 Match_RequiresThumb2,
388#define GET_OPERAND_DIAGNOSTIC_TYPES
389#include "ARMGenAsmMatcher.inc"
390
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000391 };
392
Joey Gouly0e76fa72013-09-12 10:28:05 +0000393 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
394 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000395 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000396 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000397
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000398 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000399 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000400
Evan Cheng4d1ca962011-07-08 01:53:10 +0000401 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000402 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000403
404 // Not in an ITBlock to start with.
405 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000406
407 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000408 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000409
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000410 // Implementation of the MCTargetAsmParser interface:
411 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Chad Rosierf0e87202012-10-25 20:41:34 +0000412 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
413 SMLoc NameLoc,
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000414 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000415 bool ParseDirective(AsmToken DirectiveID);
416
Jim Grosbach231e7aa2013-02-06 06:00:11 +0000417 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000418 unsigned checkTargetMatchPredicate(MCInst &Inst);
419
Chad Rosier49963552012-10-13 00:26:04 +0000420 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000421 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000422 MCStreamer &Out, unsigned &ErrorInfo,
423 bool MatchingInlineAsm);
Tim Northover1744d0a2013-10-25 12:49:50 +0000424 void onLabelParsed(MCSymbol *Symbol);
David Peixottoe407d092013-12-19 18:12:36 +0000425 void finishParse();
Kevin Enderbyccab3172009-09-15 00:27:25 +0000426};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000427} // end anonymous namespace
428
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000429namespace {
430
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000431/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000432/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000433class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000434 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000435 k_CondCode,
436 k_CCOut,
437 k_ITCondMask,
438 k_CoprocNum,
439 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000440 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000441 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000442 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000443 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000444 k_Memory,
445 k_PostIndexRegister,
446 k_MSRMask,
447 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000448 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000449 k_Register,
450 k_RegisterList,
451 k_DPRRegisterList,
452 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000453 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000454 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000455 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000456 k_ShiftedRegister,
457 k_ShiftedImmediate,
458 k_ShifterImmediate,
459 k_RotateImmediate,
460 k_BitfieldDescriptor,
461 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000462 } Kind;
463
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000464 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000465 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000466
Eric Christopher8996c5d2013-03-15 00:42:55 +0000467 struct CCOp {
468 ARMCC::CondCodes Val;
469 };
470
471 struct CopOp {
472 unsigned Val;
473 };
474
475 struct CoprocOptionOp {
476 unsigned Val;
477 };
478
479 struct ITMaskOp {
480 unsigned Mask:4;
481 };
482
483 struct MBOptOp {
484 ARM_MB::MemBOpt Val;
485 };
486
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000487 struct ISBOptOp {
488 ARM_ISB::InstSyncBOpt Val;
489 };
490
Eric Christopher8996c5d2013-03-15 00:42:55 +0000491 struct IFlagsOp {
492 ARM_PROC::IFlags Val;
493 };
494
495 struct MMaskOp {
496 unsigned Val;
497 };
498
499 struct TokOp {
500 const char *Data;
501 unsigned Length;
502 };
503
504 struct RegOp {
505 unsigned RegNum;
506 };
507
508 // A vector register list is a sequential list of 1 to 4 registers.
509 struct VectorListOp {
510 unsigned RegNum;
511 unsigned Count;
512 unsigned LaneIndex;
513 bool isDoubleSpaced;
514 };
515
516 struct VectorIndexOp {
517 unsigned Val;
518 };
519
520 struct ImmOp {
521 const MCExpr *Val;
522 };
523
524 /// Combined record for all forms of ARM address expressions.
525 struct MemoryOp {
526 unsigned BaseRegNum;
527 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
528 // was specified.
529 const MCConstantExpr *OffsetImm; // Offset immediate value
530 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
531 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
532 unsigned ShiftImm; // shift for OffsetReg.
533 unsigned Alignment; // 0 = no alignment specified
534 // n = alignment in bytes (2, 4, 8, 16, or 32)
535 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
536 };
537
538 struct PostIdxRegOp {
539 unsigned RegNum;
540 bool isAdd;
541 ARM_AM::ShiftOpc ShiftTy;
542 unsigned ShiftImm;
543 };
544
545 struct ShifterImmOp {
546 bool isASR;
547 unsigned Imm;
548 };
549
550 struct RegShiftedRegOp {
551 ARM_AM::ShiftOpc ShiftTy;
552 unsigned SrcReg;
553 unsigned ShiftReg;
554 unsigned ShiftImm;
555 };
556
557 struct RegShiftedImmOp {
558 ARM_AM::ShiftOpc ShiftTy;
559 unsigned SrcReg;
560 unsigned ShiftImm;
561 };
562
563 struct RotImmOp {
564 unsigned Imm;
565 };
566
567 struct BitfieldOp {
568 unsigned LSB;
569 unsigned Width;
570 };
571
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000572 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000573 struct CCOp CC;
574 struct CopOp Cop;
575 struct CoprocOptionOp CoprocOption;
576 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000577 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000578 struct ITMaskOp ITMask;
579 struct IFlagsOp IFlags;
580 struct MMaskOp MMask;
581 struct TokOp Tok;
582 struct RegOp Reg;
583 struct VectorListOp VectorList;
584 struct VectorIndexOp VectorIndex;
585 struct ImmOp Imm;
586 struct MemoryOp Memory;
587 struct PostIdxRegOp PostIdxReg;
588 struct ShifterImmOp ShifterImm;
589 struct RegShiftedRegOp RegShiftedReg;
590 struct RegShiftedImmOp RegShiftedImm;
591 struct RotImmOp RotImm;
592 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000593 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000594
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000595 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
596public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000597 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
598 Kind = o.Kind;
599 StartLoc = o.StartLoc;
600 EndLoc = o.EndLoc;
601 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000602 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000603 CC = o.CC;
604 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000605 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000606 ITMask = o.ITMask;
607 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000608 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000609 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000610 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000611 case k_CCOut:
612 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000613 Reg = o.Reg;
614 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000615 case k_RegisterList:
616 case k_DPRRegisterList:
617 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000618 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000619 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000620 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000621 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000622 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000623 VectorList = o.VectorList;
624 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000625 case k_CoprocNum:
626 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000627 Cop = o.Cop;
628 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000629 case k_CoprocOption:
630 CoprocOption = o.CoprocOption;
631 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000632 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000633 Imm = o.Imm;
634 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000635 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000636 MBOpt = o.MBOpt;
637 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000638 case k_InstSyncBarrierOpt:
639 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000640 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000641 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000642 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000643 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000644 PostIdxReg = o.PostIdxReg;
645 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000646 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000647 MMask = o.MMask;
648 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000649 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000650 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000651 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000652 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000653 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000654 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000655 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000656 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000657 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000658 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000659 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000660 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000661 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000662 RotImm = o.RotImm;
663 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000664 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000665 Bitfield = o.Bitfield;
666 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000667 case k_VectorIndex:
668 VectorIndex = o.VectorIndex;
669 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000670 }
671 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000672
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000673 /// getStartLoc - Get the location of the first token of this operand.
674 SMLoc getStartLoc() const { return StartLoc; }
675 /// getEndLoc - Get the location of the last token of this operand.
676 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000677 /// getLocRange - Get the range between the first and last token of this
678 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000679 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
680
Daniel Dunbard8042b72010-08-11 06:36:53 +0000681 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000682 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000683 return CC.Val;
684 }
685
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000686 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000687 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000688 return Cop.Val;
689 }
690
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000691 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000692 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000693 return StringRef(Tok.Data, Tok.Length);
694 }
695
696 unsigned getReg() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000697 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000698 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000699 }
700
Bill Wendlingbed94652010-11-09 23:28:44 +0000701 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000702 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
703 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000704 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000705 }
706
Kevin Enderbyf5079942009-10-13 22:19:02 +0000707 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000708 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000709 return Imm.Val;
710 }
711
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000712 unsigned getVectorIndex() const {
713 assert(Kind == k_VectorIndex && "Invalid access!");
714 return VectorIndex.Val;
715 }
716
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000717 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000718 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000719 return MBOpt.Val;
720 }
721
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000722 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
723 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
724 return ISBOpt.Val;
725 }
726
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000727 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000728 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000729 return IFlags.Val;
730 }
731
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000732 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000733 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000734 return MMask.Val;
735 }
736
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000737 bool isCoprocNum() const { return Kind == k_CoprocNum; }
738 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000739 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000740 bool isCondCode() const { return Kind == k_CondCode; }
741 bool isCCOut() const { return Kind == k_CCOut; }
742 bool isITMask() const { return Kind == k_ITCondMask; }
743 bool isITCondCode() const { return Kind == k_CondCode; }
744 bool isImm() const { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000745 // checks whether this operand is an unsigned offset which fits is a field
746 // of specified width and scaled by a specific number of bits
747 template<unsigned width, unsigned scale>
748 bool isUnsignedOffset() const {
749 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000750 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000751 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
752 int64_t Val = CE->getValue();
753 int64_t Align = 1LL << scale;
754 int64_t Max = Align * ((1LL << width) - 1);
755 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
756 }
757 return false;
758 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000759 // checks whether this operand is an signed offset which fits is a field
760 // of specified width and scaled by a specific number of bits
761 template<unsigned width, unsigned scale>
762 bool isSignedOffset() const {
763 if (!isImm()) return false;
764 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
765 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
766 int64_t Val = CE->getValue();
767 int64_t Align = 1LL << scale;
768 int64_t Max = Align * ((1LL << (width-1)) - 1);
769 int64_t Min = -Align * (1LL << (width-1));
770 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
771 }
772 return false;
773 }
774
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000775 // checks whether this operand is a memory operand computed as an offset
776 // applied to PC. the offset may have 8 bits of magnitude and is represented
777 // with two bits of shift. textually it may be either [pc, #imm], #imm or
778 // relocable expression...
779 bool isThumbMemPC() const {
780 int64_t Val = 0;
781 if (isImm()) {
782 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
783 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
784 if (!CE) return false;
785 Val = CE->getValue();
786 }
787 else if (isMem()) {
788 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
789 if(Memory.BaseRegNum != ARM::PC) return false;
790 Val = Memory.OffsetImm->getValue();
791 }
792 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000793 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000794 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000795 bool isFPImm() const {
796 if (!isImm()) return false;
797 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
798 if (!CE) return false;
799 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
800 return Val != -1;
801 }
Jim Grosbachea231912011-12-22 22:19:05 +0000802 bool isFBits16() const {
803 if (!isImm()) return false;
804 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
805 if (!CE) return false;
806 int64_t Value = CE->getValue();
807 return Value >= 0 && Value <= 16;
808 }
809 bool isFBits32() const {
810 if (!isImm()) return false;
811 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
812 if (!CE) return false;
813 int64_t Value = CE->getValue();
814 return Value >= 1 && Value <= 32;
815 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000816 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000817 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
819 if (!CE) return false;
820 int64_t Value = CE->getValue();
821 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
822 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000823 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000824 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
826 if (!CE) return false;
827 int64_t Value = CE->getValue();
828 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
829 }
830 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000831 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
833 if (!CE) return false;
834 int64_t Value = CE->getValue();
835 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
836 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000837 bool isImm0_508s4Neg() const {
838 if (!isImm()) return false;
839 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
840 if (!CE) return false;
841 int64_t Value = -CE->getValue();
842 // explicitly exclude zero. we want that to use the normal 0_508 version.
843 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
844 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000845 bool isImm0_239() const {
846 if (!isImm()) return false;
847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
848 if (!CE) return false;
849 int64_t Value = CE->getValue();
850 return Value >= 0 && Value < 240;
851 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000852 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000853 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000854 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
855 if (!CE) return false;
856 int64_t Value = CE->getValue();
857 return Value >= 0 && Value < 256;
858 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000859 bool isImm0_4095() const {
860 if (!isImm()) return false;
861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
862 if (!CE) return false;
863 int64_t Value = CE->getValue();
864 return Value >= 0 && Value < 4096;
865 }
866 bool isImm0_4095Neg() const {
867 if (!isImm()) return false;
868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
869 if (!CE) return false;
870 int64_t Value = -CE->getValue();
871 return Value > 0 && Value < 4096;
872 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000873 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000874 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
876 if (!CE) return false;
877 int64_t Value = CE->getValue();
878 return Value >= 0 && Value < 2;
879 }
880 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000881 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000882 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
883 if (!CE) return false;
884 int64_t Value = CE->getValue();
885 return Value >= 0 && Value < 4;
886 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000887 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000888 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000889 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
890 if (!CE) return false;
891 int64_t Value = CE->getValue();
892 return Value >= 0 && Value < 8;
893 }
894 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000895 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000896 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
897 if (!CE) return false;
898 int64_t Value = CE->getValue();
899 return Value >= 0 && Value < 16;
900 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000901 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000902 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
904 if (!CE) return false;
905 int64_t Value = CE->getValue();
906 return Value >= 0 && Value < 32;
907 }
Jim Grosbach00326402011-12-08 01:30:04 +0000908 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000909 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
911 if (!CE) return false;
912 int64_t Value = CE->getValue();
913 return Value >= 0 && Value < 64;
914 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000915 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000916 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
918 if (!CE) return false;
919 int64_t Value = CE->getValue();
920 return Value == 8;
921 }
922 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000923 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000924 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
925 if (!CE) return false;
926 int64_t Value = CE->getValue();
927 return Value == 16;
928 }
929 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000930 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000931 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
932 if (!CE) return false;
933 int64_t Value = CE->getValue();
934 return Value == 32;
935 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000936 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000937 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000938 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
939 if (!CE) return false;
940 int64_t Value = CE->getValue();
941 return Value > 0 && Value <= 8;
942 }
943 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000944 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
946 if (!CE) return false;
947 int64_t Value = CE->getValue();
948 return Value > 0 && Value <= 16;
949 }
950 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000951 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000952 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
953 if (!CE) return false;
954 int64_t Value = CE->getValue();
955 return Value > 0 && Value <= 32;
956 }
957 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000958 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
960 if (!CE) return false;
961 int64_t Value = CE->getValue();
962 return Value > 0 && Value <= 64;
963 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000964 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000965 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000966 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
967 if (!CE) return false;
968 int64_t Value = CE->getValue();
969 return Value > 0 && Value < 8;
970 }
971 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000972 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000973 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
974 if (!CE) return false;
975 int64_t Value = CE->getValue();
976 return Value > 0 && Value < 16;
977 }
978 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000979 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000980 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
981 if (!CE) return false;
982 int64_t Value = CE->getValue();
983 return Value > 0 && Value < 32;
984 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000985 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000986 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000987 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
988 if (!CE) return false;
989 int64_t Value = CE->getValue();
990 return Value > 0 && Value < 17;
991 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000992 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000993 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000994 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
995 if (!CE) return false;
996 int64_t Value = CE->getValue();
997 return Value > 0 && Value < 33;
998 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000999 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001000 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +00001001 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1002 if (!CE) return false;
1003 int64_t Value = CE->getValue();
1004 return Value >= 0 && Value < 33;
1005 }
Jim Grosbach975b6412011-07-13 20:10:10 +00001006 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001007 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +00001008 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1009 if (!CE) return false;
1010 int64_t Value = CE->getValue();
1011 return Value >= 0 && Value < 65536;
1012 }
Mihai Popaae1112b2013-08-21 13:14:58 +00001013 bool isImm256_65535Expr() const {
1014 if (!isImm()) return false;
1015 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1016 // If it's not a constant expression, it'll generate a fixup and be
1017 // handled later.
1018 if (!CE) return true;
1019 int64_t Value = CE->getValue();
1020 return Value >= 256 && Value < 65536;
1021 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001022 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001023 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001024 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1025 // If it's not a constant expression, it'll generate a fixup and be
1026 // handled later.
1027 if (!CE) return true;
1028 int64_t Value = CE->getValue();
1029 return Value >= 0 && Value < 65536;
1030 }
Jim Grosbachf1637842011-07-26 16:24:27 +00001031 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001032 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +00001033 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1034 if (!CE) return false;
1035 int64_t Value = CE->getValue();
1036 return Value >= 0 && Value <= 0xffffff;
1037 }
Jim Grosbach46dd4132011-08-17 21:51:27 +00001038 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001039 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +00001040 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1041 if (!CE) return false;
1042 int64_t Value = CE->getValue();
1043 return Value > 0 && Value < 33;
1044 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001045 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001046 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001047 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1048 if (!CE) return false;
1049 int64_t Value = CE->getValue();
1050 return Value >= 0 && Value < 32;
1051 }
1052 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001053 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001054 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1055 if (!CE) return false;
1056 int64_t Value = CE->getValue();
1057 return Value > 0 && Value <= 32;
1058 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001059 bool isAdrLabel() const {
1060 // If we have an immediate that's not a constant, treat it as a label
1061 // reference needing a fixup. If it is a constant, but it can't fit
1062 // into shift immediate encoding, we reject it.
1063 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1064 else return (isARMSOImm() || isARMSOImmNeg());
1065 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001066 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001067 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001068 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1069 if (!CE) return false;
1070 int64_t Value = CE->getValue();
1071 return ARM_AM::getSOImmVal(Value) != -1;
1072 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001073 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001074 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001075 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1076 if (!CE) return false;
1077 int64_t Value = CE->getValue();
1078 return ARM_AM::getSOImmVal(~Value) != -1;
1079 }
Jim Grosbach30506252011-12-08 00:31:07 +00001080 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001081 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001082 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1083 if (!CE) return false;
1084 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001085 // Only use this when not representable as a plain so_imm.
1086 return ARM_AM::getSOImmVal(Value) == -1 &&
1087 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001088 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001089 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001090 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001091 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1092 if (!CE) return false;
1093 int64_t Value = CE->getValue();
1094 return ARM_AM::getT2SOImmVal(Value) != -1;
1095 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001096 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001097 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001098 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1099 if (!CE) return false;
1100 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001101 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1102 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001103 }
Jim Grosbach30506252011-12-08 00:31:07 +00001104 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001105 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001106 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1107 if (!CE) return false;
1108 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001109 // Only use this when not representable as a plain so_imm.
1110 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1111 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001112 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001113 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001114 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001115 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1116 if (!CE) return false;
1117 int64_t Value = CE->getValue();
1118 return Value == 1 || Value == 0;
1119 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001120 bool isReg() const { return Kind == k_Register; }
1121 bool isRegList() const { return Kind == k_RegisterList; }
1122 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1123 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
1124 bool isToken() const { return Kind == k_Token; }
1125 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001126 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Chad Rosier41099832012-09-11 23:02:35 +00001127 bool isMem() const { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001128 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1129 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1130 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1131 bool isRotImm() const { return Kind == k_RotateImmediate; }
1132 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1133 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001134 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001135 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001136 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001137 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001138 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001139 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001140 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001141 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1142 (alignOK || Memory.Alignment == 0);
1143 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001144 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001145 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001146 return false;
1147 // Base register must be PC.
1148 if (Memory.BaseRegNum != ARM::PC)
1149 return false;
1150 // Immediate offset in range [-4095, 4095].
1151 if (!Memory.OffsetImm) return true;
1152 int64_t Val = Memory.OffsetImm->getValue();
1153 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1154 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001155 bool isAlignedMemory() const {
1156 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001157 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001158 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001159 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001160 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001161 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001162 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001163 if (!Memory.OffsetImm) return true;
1164 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001165 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001166 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001167 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001168 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001169 // Immediate offset in range [-4095, 4095].
1170 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1171 if (!CE) return false;
1172 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001173 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001174 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001175 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001176 // If we have an immediate that's not a constant, treat it as a label
1177 // reference needing a fixup. If it is a constant, it's something else
1178 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001179 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001180 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001181 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001182 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001183 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001184 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001185 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001186 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001187 if (!Memory.OffsetImm) return true;
1188 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001189 // The #-0 offset is encoded as INT32_MIN, and we have to check
1190 // for this too.
1191 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001192 }
1193 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001194 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001195 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001196 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001197 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1198 // Immediate offset in range [-255, 255].
1199 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1200 if (!CE) return false;
1201 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001202 // Special case, #-0 is INT32_MIN.
1203 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001204 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001205 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001206 // If we have an immediate that's not a constant, treat it as a label
1207 // reference needing a fixup. If it is a constant, it's something else
1208 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001209 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001210 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001211 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001212 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001213 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001214 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001215 if (!Memory.OffsetImm) return true;
1216 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001217 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001218 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001219 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001220 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001221 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001222 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001223 return false;
1224 return true;
1225 }
1226 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001227 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001228 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1229 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001230 return false;
1231 return true;
1232 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001233 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001234 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001235 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001236 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001237 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001238 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001239 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001240 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001241 return false;
1242 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001243 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001244 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001245 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001246 return false;
1247 return true;
1248 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001249 bool isMemThumbRR() const {
1250 // Thumb reg+reg addressing is simple. Just two registers, a base and
1251 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001252 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001253 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001254 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001255 return isARMLowRegister(Memory.BaseRegNum) &&
1256 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001257 }
1258 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001259 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001260 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001261 return false;
1262 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001263 if (!Memory.OffsetImm) return true;
1264 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001265 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1266 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001267 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001268 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001269 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001270 return false;
1271 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001272 if (!Memory.OffsetImm) return true;
1273 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001274 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1275 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001276 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001277 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001278 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001279 return false;
1280 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001281 if (!Memory.OffsetImm) return true;
1282 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001283 return Val >= 0 && Val <= 31;
1284 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001285 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001286 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001287 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001288 return false;
1289 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001290 if (!Memory.OffsetImm) return true;
1291 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001292 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001293 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001294 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001295 // If we have an immediate that's not a constant, treat it as a label
1296 // reference needing a fixup. If it is a constant, it's something else
1297 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001298 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001299 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001300 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001301 return false;
1302 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001303 if (!Memory.OffsetImm) return true;
1304 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001305 // Special case, #-0 is INT32_MIN.
1306 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001307 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001308 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001309 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001310 return false;
1311 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001312 if (!Memory.OffsetImm) return true;
1313 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001314 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1315 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001316 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001317 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001318 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001319 // Base reg of PC isn't allowed for these encodings.
1320 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001321 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001322 if (!Memory.OffsetImm) return true;
1323 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001324 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001325 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001326 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001327 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001328 return false;
1329 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001330 if (!Memory.OffsetImm) return true;
1331 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001332 return Val >= 0 && Val < 256;
1333 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001334 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001335 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001336 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001337 // Base reg of PC isn't allowed for these encodings.
1338 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001339 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001340 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001341 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001342 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001343 }
1344 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001345 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001346 return false;
1347 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001348 if (!Memory.OffsetImm) return true;
1349 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001350 return (Val >= 0 && Val < 4096);
1351 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001352 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001353 // If we have an immediate that's not a constant, treat it as a label
1354 // reference needing a fixup. If it is a constant, it's something else
1355 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001356 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001357 return true;
1358
Chad Rosier41099832012-09-11 23:02:35 +00001359 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001360 return false;
1361 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001362 if (!Memory.OffsetImm) return true;
1363 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001364 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001365 }
1366 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001367 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001368 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1369 if (!CE) return false;
1370 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001371 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001372 }
Jim Grosbach93981412011-10-11 21:55:36 +00001373 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001374 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001375 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1376 if (!CE) return false;
1377 int64_t Val = CE->getValue();
1378 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1379 (Val == INT32_MIN);
1380 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001381
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001382 bool isMSRMask() const { return Kind == k_MSRMask; }
1383 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001384
Jim Grosbach741cd732011-10-17 22:26:03 +00001385 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001386 bool isSingleSpacedVectorList() const {
1387 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1388 }
1389 bool isDoubleSpacedVectorList() const {
1390 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1391 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001392 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001393 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001394 return VectorList.Count == 1;
1395 }
1396
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001397 bool isVecListDPair() const {
1398 if (!isSingleSpacedVectorList()) return false;
1399 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1400 .contains(VectorList.RegNum));
1401 }
1402
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001403 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001404 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001405 return VectorList.Count == 3;
1406 }
1407
Jim Grosbach846bcff2011-10-21 20:35:01 +00001408 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001409 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001410 return VectorList.Count == 4;
1411 }
1412
Jim Grosbache5307f92012-03-05 21:43:40 +00001413 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001414 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001415 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1416 .contains(VectorList.RegNum));
1417 }
1418
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001419 bool isVecListThreeQ() const {
1420 if (!isDoubleSpacedVectorList()) return false;
1421 return VectorList.Count == 3;
1422 }
1423
Jim Grosbach1e946a42012-01-24 00:43:12 +00001424 bool isVecListFourQ() const {
1425 if (!isDoubleSpacedVectorList()) return false;
1426 return VectorList.Count == 4;
1427 }
1428
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001429 bool isSingleSpacedVectorAllLanes() const {
1430 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1431 }
1432 bool isDoubleSpacedVectorAllLanes() const {
1433 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1434 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001435 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001436 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001437 return VectorList.Count == 1;
1438 }
1439
Jim Grosbach13a292c2012-03-06 22:01:44 +00001440 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001441 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001442 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1443 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001444 }
1445
Jim Grosbached428bc2012-03-06 23:10:38 +00001446 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001447 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001448 return VectorList.Count == 2;
1449 }
1450
Jim Grosbachb78403c2012-01-24 23:47:04 +00001451 bool isVecListThreeDAllLanes() const {
1452 if (!isSingleSpacedVectorAllLanes()) return false;
1453 return VectorList.Count == 3;
1454 }
1455
1456 bool isVecListThreeQAllLanes() const {
1457 if (!isDoubleSpacedVectorAllLanes()) return false;
1458 return VectorList.Count == 3;
1459 }
1460
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001461 bool isVecListFourDAllLanes() const {
1462 if (!isSingleSpacedVectorAllLanes()) return false;
1463 return VectorList.Count == 4;
1464 }
1465
1466 bool isVecListFourQAllLanes() const {
1467 if (!isDoubleSpacedVectorAllLanes()) return false;
1468 return VectorList.Count == 4;
1469 }
1470
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001471 bool isSingleSpacedVectorIndexed() const {
1472 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1473 }
1474 bool isDoubleSpacedVectorIndexed() const {
1475 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1476 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001477 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001478 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001479 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1480 }
1481
Jim Grosbachda511042011-12-14 23:35:06 +00001482 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001483 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001484 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1485 }
1486
1487 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001488 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001489 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1490 }
1491
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001492 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001493 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001494 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1495 }
1496
Jim Grosbachda511042011-12-14 23:35:06 +00001497 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001498 if (!isSingleSpacedVectorIndexed()) return false;
1499 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1500 }
1501
1502 bool isVecListTwoQWordIndexed() const {
1503 if (!isDoubleSpacedVectorIndexed()) return false;
1504 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1505 }
1506
1507 bool isVecListTwoQHWordIndexed() const {
1508 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001509 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1510 }
1511
1512 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001513 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001514 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1515 }
1516
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001517 bool isVecListThreeDByteIndexed() const {
1518 if (!isSingleSpacedVectorIndexed()) return false;
1519 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1520 }
1521
1522 bool isVecListThreeDHWordIndexed() const {
1523 if (!isSingleSpacedVectorIndexed()) return false;
1524 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1525 }
1526
1527 bool isVecListThreeQWordIndexed() const {
1528 if (!isDoubleSpacedVectorIndexed()) return false;
1529 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1530 }
1531
1532 bool isVecListThreeQHWordIndexed() const {
1533 if (!isDoubleSpacedVectorIndexed()) return false;
1534 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1535 }
1536
1537 bool isVecListThreeDWordIndexed() const {
1538 if (!isSingleSpacedVectorIndexed()) return false;
1539 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1540 }
1541
Jim Grosbach14952a02012-01-24 18:37:25 +00001542 bool isVecListFourDByteIndexed() const {
1543 if (!isSingleSpacedVectorIndexed()) return false;
1544 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1545 }
1546
1547 bool isVecListFourDHWordIndexed() const {
1548 if (!isSingleSpacedVectorIndexed()) return false;
1549 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1550 }
1551
1552 bool isVecListFourQWordIndexed() const {
1553 if (!isDoubleSpacedVectorIndexed()) return false;
1554 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1555 }
1556
1557 bool isVecListFourQHWordIndexed() const {
1558 if (!isDoubleSpacedVectorIndexed()) return false;
1559 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1560 }
1561
1562 bool isVecListFourDWordIndexed() const {
1563 if (!isSingleSpacedVectorIndexed()) return false;
1564 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1565 }
1566
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001567 bool isVectorIndex8() const {
1568 if (Kind != k_VectorIndex) return false;
1569 return VectorIndex.Val < 8;
1570 }
1571 bool isVectorIndex16() const {
1572 if (Kind != k_VectorIndex) return false;
1573 return VectorIndex.Val < 4;
1574 }
1575 bool isVectorIndex32() const {
1576 if (Kind != k_VectorIndex) return false;
1577 return VectorIndex.Val < 2;
1578 }
1579
Jim Grosbach741cd732011-10-17 22:26:03 +00001580 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001581 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001582 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1583 // Must be a constant.
1584 if (!CE) return false;
1585 int64_t Value = CE->getValue();
1586 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1587 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001588 return Value >= 0 && Value < 256;
1589 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001590
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001591 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001592 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001593 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1594 // Must be a constant.
1595 if (!CE) return false;
1596 int64_t Value = CE->getValue();
1597 // i16 value in the range [0,255] or [0x0100, 0xff00]
1598 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1599 }
1600
Jim Grosbach8211c052011-10-18 00:22:00 +00001601 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001602 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001603 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1604 // Must be a constant.
1605 if (!CE) return false;
1606 int64_t Value = CE->getValue();
1607 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1608 return (Value >= 0 && Value < 256) ||
1609 (Value >= 0x0100 && Value <= 0xff00) ||
1610 (Value >= 0x010000 && Value <= 0xff0000) ||
1611 (Value >= 0x01000000 && Value <= 0xff000000);
1612 }
1613
1614 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001615 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001616 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1617 // Must be a constant.
1618 if (!CE) return false;
1619 int64_t Value = CE->getValue();
1620 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1621 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1622 return (Value >= 0 && Value < 256) ||
1623 (Value >= 0x0100 && Value <= 0xff00) ||
1624 (Value >= 0x010000 && Value <= 0xff0000) ||
1625 (Value >= 0x01000000 && Value <= 0xff000000) ||
1626 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1627 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1628 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001629 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001630 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001631 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1632 // Must be a constant.
1633 if (!CE) return false;
1634 int64_t Value = ~CE->getValue();
1635 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1636 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1637 return (Value >= 0 && Value < 256) ||
1638 (Value >= 0x0100 && Value <= 0xff00) ||
1639 (Value >= 0x010000 && Value <= 0xff0000) ||
1640 (Value >= 0x01000000 && Value <= 0xff000000) ||
1641 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1642 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1643 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001644
Jim Grosbache4454e02011-10-18 16:18:11 +00001645 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001646 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001647 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1648 // Must be a constant.
1649 if (!CE) return false;
1650 uint64_t Value = CE->getValue();
1651 // i64 value with each byte being either 0 or 0xff.
1652 for (unsigned i = 0; i < 8; ++i)
1653 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1654 return true;
1655 }
1656
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001657 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001658 // Add as immediates when possible. Null MCExpr = 0.
1659 if (Expr == 0)
1660 Inst.addOperand(MCOperand::CreateImm(0));
1661 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001662 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1663 else
1664 Inst.addOperand(MCOperand::CreateExpr(Expr));
1665 }
1666
Daniel Dunbard8042b72010-08-11 06:36:53 +00001667 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001668 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001669 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001670 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1671 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001672 }
1673
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001674 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1675 assert(N == 1 && "Invalid number of operands!");
1676 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1677 }
1678
Jim Grosbach48399582011-10-12 17:34:41 +00001679 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1680 assert(N == 1 && "Invalid number of operands!");
1681 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1682 }
1683
1684 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1685 assert(N == 1 && "Invalid number of operands!");
1686 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1687 }
1688
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001689 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1690 assert(N == 1 && "Invalid number of operands!");
1691 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1692 }
1693
1694 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1695 assert(N == 1 && "Invalid number of operands!");
1696 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1697 }
1698
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001699 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1700 assert(N == 1 && "Invalid number of operands!");
1701 Inst.addOperand(MCOperand::CreateReg(getReg()));
1702 }
1703
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001704 void addRegOperands(MCInst &Inst, unsigned N) const {
1705 assert(N == 1 && "Invalid number of operands!");
1706 Inst.addOperand(MCOperand::CreateReg(getReg()));
1707 }
1708
Jim Grosbachac798e12011-07-25 20:49:51 +00001709 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001710 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001711 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001712 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001713 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1714 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001715 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001716 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001717 }
1718
Jim Grosbachac798e12011-07-25 20:49:51 +00001719 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001720 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001721 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001722 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001723 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001724 // Shift of #32 is encoded as 0 where permitted
1725 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001726 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001727 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001728 }
1729
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001730 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001731 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001732 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1733 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001734 }
1735
Bill Wendling8d2aa032010-11-08 23:49:57 +00001736 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001737 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001738 const SmallVectorImpl<unsigned> &RegList = getRegList();
1739 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001740 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1741 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001742 }
1743
Bill Wendling9898ac92010-11-17 04:32:08 +00001744 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1745 addRegListOperands(Inst, N);
1746 }
1747
1748 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1749 addRegListOperands(Inst, N);
1750 }
1751
Jim Grosbach833b9d32011-07-27 20:15:40 +00001752 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1753 assert(N == 1 && "Invalid number of operands!");
1754 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1755 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1756 }
1757
Jim Grosbach864b6092011-07-28 21:34:26 +00001758 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1759 assert(N == 1 && "Invalid number of operands!");
1760 // Munge the lsb/width into a bitfield mask.
1761 unsigned lsb = Bitfield.LSB;
1762 unsigned width = Bitfield.Width;
1763 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1764 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1765 (32 - (lsb + width)));
1766 Inst.addOperand(MCOperand::CreateImm(Mask));
1767 }
1768
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001769 void addImmOperands(MCInst &Inst, unsigned N) const {
1770 assert(N == 1 && "Invalid number of operands!");
1771 addExpr(Inst, getImm());
1772 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001773
Jim Grosbachea231912011-12-22 22:19:05 +00001774 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1775 assert(N == 1 && "Invalid number of operands!");
1776 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1777 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1778 }
1779
1780 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1781 assert(N == 1 && "Invalid number of operands!");
1782 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1783 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1784 }
1785
Jim Grosbache7fbce72011-10-03 23:38:36 +00001786 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1787 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001788 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1789 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1790 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001791 }
1792
Jim Grosbach7db8d692011-09-08 22:07:06 +00001793 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1794 assert(N == 1 && "Invalid number of operands!");
1795 // FIXME: We really want to scale the value here, but the LDRD/STRD
1796 // instruction don't encode operands that way yet.
1797 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1798 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1799 }
1800
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001801 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1802 assert(N == 1 && "Invalid number of operands!");
1803 // The immediate is scaled by four in the encoding and is stored
1804 // in the MCInst as such. Lop off the low two bits here.
1805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1806 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1807 }
1808
Jim Grosbach930f2f62012-04-05 20:57:13 +00001809 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1810 assert(N == 1 && "Invalid number of operands!");
1811 // The immediate is scaled by four in the encoding and is stored
1812 // in the MCInst as such. Lop off the low two bits here.
1813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1814 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1815 }
1816
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001817 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1818 assert(N == 1 && "Invalid number of operands!");
1819 // The immediate is scaled by four in the encoding and is stored
1820 // in the MCInst as such. Lop off the low two bits here.
1821 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1822 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1823 }
1824
Jim Grosbach475c6db2011-07-25 23:09:14 +00001825 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1826 assert(N == 1 && "Invalid number of operands!");
1827 // The constant encodes as the immediate-1, and we store in the instruction
1828 // the bits as encoded, so subtract off one here.
1829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1830 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1831 }
1832
Jim Grosbach801e0a32011-07-22 23:16:18 +00001833 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1834 assert(N == 1 && "Invalid number of operands!");
1835 // The constant encodes as the immediate-1, and we store in the instruction
1836 // the bits as encoded, so subtract off one here.
1837 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1838 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1839 }
1840
Jim Grosbach46dd4132011-08-17 21:51:27 +00001841 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1842 assert(N == 1 && "Invalid number of operands!");
1843 // The constant encodes as the immediate, except for 32, which encodes as
1844 // zero.
1845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1846 unsigned Imm = CE->getValue();
1847 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1848 }
1849
Jim Grosbach27c1e252011-07-21 17:23:04 +00001850 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1851 assert(N == 1 && "Invalid number of operands!");
1852 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1853 // the instruction as well.
1854 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1855 int Val = CE->getValue();
1856 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1857 }
1858
Jim Grosbachb009a872011-10-28 22:36:30 +00001859 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1860 assert(N == 1 && "Invalid number of operands!");
1861 // The operand is actually a t2_so_imm, but we have its bitwise
1862 // negation in the assembly source, so twiddle it here.
1863 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1864 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1865 }
1866
Jim Grosbach30506252011-12-08 00:31:07 +00001867 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1868 assert(N == 1 && "Invalid number of operands!");
1869 // The operand is actually a t2_so_imm, but we have its
1870 // negation in the assembly source, so twiddle it here.
1871 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1872 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1873 }
1874
Jim Grosbach930f2f62012-04-05 20:57:13 +00001875 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1876 assert(N == 1 && "Invalid number of operands!");
1877 // The operand is actually an imm0_4095, but we have its
1878 // negation in the assembly source, so twiddle it here.
1879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1880 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1881 }
1882
Mihai Popad36cbaa2013-07-03 09:21:44 +00001883 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1884 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1885 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1886 return;
1887 }
1888
1889 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1890 assert(SR && "Unknown value type!");
1891 Inst.addOperand(MCOperand::CreateExpr(SR));
1892 }
1893
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001894 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1895 assert(N == 1 && "Invalid number of operands!");
1896 if (isImm()) {
1897 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1898 if (CE) {
1899 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1900 return;
1901 }
1902
1903 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1904 assert(SR && "Unknown value type!");
1905 Inst.addOperand(MCOperand::CreateExpr(SR));
1906 return;
1907 }
1908
1909 assert(isMem() && "Unknown value type!");
1910 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1911 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1912 }
1913
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001914 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1915 assert(N == 1 && "Invalid number of operands!");
1916 // The operand is actually a so_imm, but we have its bitwise
1917 // negation in the assembly source, so twiddle it here.
1918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1919 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1920 }
1921
Jim Grosbach30506252011-12-08 00:31:07 +00001922 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1923 assert(N == 1 && "Invalid number of operands!");
1924 // The operand is actually a so_imm, but we have its
1925 // negation in the assembly source, so twiddle it here.
1926 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1927 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1928 }
1929
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001930 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1931 assert(N == 1 && "Invalid number of operands!");
1932 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1933 }
1934
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001935 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1936 assert(N == 1 && "Invalid number of operands!");
1937 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1938 }
1939
Jim Grosbachd3595712011-08-03 23:50:40 +00001940 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1941 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001942 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001943 }
1944
Jim Grosbach94298a92012-01-18 22:46:46 +00001945 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1946 assert(N == 1 && "Invalid number of operands!");
1947 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001948 Inst.addOperand(MCOperand::CreateImm(Imm));
1949 }
1950
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001951 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1952 assert(N == 1 && "Invalid number of operands!");
1953 assert(isImm() && "Not an immediate!");
1954
1955 // If we have an immediate that's not a constant, treat it as a label
1956 // reference needing a fixup.
1957 if (!isa<MCConstantExpr>(getImm())) {
1958 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1959 return;
1960 }
1961
1962 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1963 int Val = CE->getValue();
1964 Inst.addOperand(MCOperand::CreateImm(Val));
1965 }
1966
Jim Grosbacha95ec992011-10-11 17:29:55 +00001967 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1968 assert(N == 2 && "Invalid number of operands!");
1969 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1970 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1971 }
1972
Jim Grosbachd3595712011-08-03 23:50:40 +00001973 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1974 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001975 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1976 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001977 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1978 // Special case for #-0
1979 if (Val == INT32_MIN) Val = 0;
1980 if (Val < 0) Val = -Val;
1981 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1982 } else {
1983 // For register offset, we encode the shift type and negation flag
1984 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001985 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1986 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001987 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001988 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1989 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00001990 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001991 }
1992
Jim Grosbachcd17c122011-08-04 23:01:30 +00001993 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1994 assert(N == 2 && "Invalid number of operands!");
1995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1996 assert(CE && "non-constant AM2OffsetImm operand!");
1997 int32_t Val = CE->getValue();
1998 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1999 // Special case for #-0
2000 if (Val == INT32_MIN) Val = 0;
2001 if (Val < 0) Val = -Val;
2002 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2003 Inst.addOperand(MCOperand::CreateReg(0));
2004 Inst.addOperand(MCOperand::CreateImm(Val));
2005 }
2006
Jim Grosbach5b96b802011-08-10 20:29:19 +00002007 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2008 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002009 // If we have an immediate that's not a constant, treat it as a label
2010 // reference needing a fixup. If it is a constant, it's something else
2011 // and we reject it.
2012 if (isImm()) {
2013 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2014 Inst.addOperand(MCOperand::CreateReg(0));
2015 Inst.addOperand(MCOperand::CreateImm(0));
2016 return;
2017 }
2018
Jim Grosbach871dff72011-10-11 15:59:20 +00002019 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2020 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002021 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2022 // Special case for #-0
2023 if (Val == INT32_MIN) Val = 0;
2024 if (Val < 0) Val = -Val;
2025 Val = ARM_AM::getAM3Opc(AddSub, Val);
2026 } else {
2027 // For register offset, we encode the shift type and negation flag
2028 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002029 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002030 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002031 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2032 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002033 Inst.addOperand(MCOperand::CreateImm(Val));
2034 }
2035
2036 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2037 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002038 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002039 int32_t Val =
2040 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
2041 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2042 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002043 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002044 }
2045
2046 // Constant offset.
2047 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2048 int32_t Val = CE->getValue();
2049 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2050 // Special case for #-0
2051 if (Val == INT32_MIN) Val = 0;
2052 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002053 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002054 Inst.addOperand(MCOperand::CreateReg(0));
2055 Inst.addOperand(MCOperand::CreateImm(Val));
2056 }
2057
Jim Grosbachd3595712011-08-03 23:50:40 +00002058 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2059 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002060 // If we have an immediate that's not a constant, treat it as a label
2061 // reference needing a fixup. If it is a constant, it's something else
2062 // and we reject it.
2063 if (isImm()) {
2064 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2065 Inst.addOperand(MCOperand::CreateImm(0));
2066 return;
2067 }
2068
Jim Grosbachd3595712011-08-03 23:50:40 +00002069 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002070 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002071 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2072 // Special case for #-0
2073 if (Val == INT32_MIN) Val = 0;
2074 if (Val < 0) Val = -Val;
2075 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002076 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002077 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002078 }
2079
Jim Grosbach7db8d692011-09-08 22:07:06 +00002080 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2081 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002082 // If we have an immediate that's not a constant, treat it as a label
2083 // reference needing a fixup. If it is a constant, it's something else
2084 // and we reject it.
2085 if (isImm()) {
2086 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2087 Inst.addOperand(MCOperand::CreateImm(0));
2088 return;
2089 }
2090
Jim Grosbach871dff72011-10-11 15:59:20 +00002091 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2092 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002093 Inst.addOperand(MCOperand::CreateImm(Val));
2094 }
2095
Jim Grosbacha05627e2011-09-09 18:37:27 +00002096 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2097 assert(N == 2 && "Invalid number of operands!");
2098 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002099 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2100 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002101 Inst.addOperand(MCOperand::CreateImm(Val));
2102 }
2103
Jim Grosbachd3595712011-08-03 23:50:40 +00002104 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2105 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002106 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2107 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002108 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002109 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002110
Jim Grosbach2392c532011-09-07 23:39:14 +00002111 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2112 addMemImm8OffsetOperands(Inst, N);
2113 }
2114
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002115 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002116 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002117 }
2118
2119 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2120 assert(N == 2 && "Invalid number of operands!");
2121 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002122 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002123 addExpr(Inst, getImm());
2124 Inst.addOperand(MCOperand::CreateImm(0));
2125 return;
2126 }
2127
2128 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002129 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2130 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002131 Inst.addOperand(MCOperand::CreateImm(Val));
2132 }
2133
Jim Grosbachd3595712011-08-03 23:50:40 +00002134 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2135 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002136 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002137 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002138 addExpr(Inst, getImm());
2139 Inst.addOperand(MCOperand::CreateImm(0));
2140 return;
2141 }
2142
2143 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002144 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2145 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002146 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002147 }
Bill Wendling811c9362010-11-30 07:44:32 +00002148
Jim Grosbach05541f42011-09-19 22:21:13 +00002149 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2150 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002151 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2152 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002153 }
2154
2155 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2156 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002157 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2158 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002159 }
2160
Jim Grosbachd3595712011-08-03 23:50:40 +00002161 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2162 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002163 unsigned Val =
2164 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2165 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002166 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2167 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002168 Inst.addOperand(MCOperand::CreateImm(Val));
2169 }
2170
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002171 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2172 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002173 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2174 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2175 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002176 }
2177
Jim Grosbachd3595712011-08-03 23:50:40 +00002178 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2179 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002180 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2181 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002182 }
2183
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002184 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2185 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002186 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2187 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002188 Inst.addOperand(MCOperand::CreateImm(Val));
2189 }
2190
Jim Grosbach26d35872011-08-19 18:55:51 +00002191 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2192 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002193 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2194 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002195 Inst.addOperand(MCOperand::CreateImm(Val));
2196 }
2197
Jim Grosbacha32c7532011-08-19 18:49:59 +00002198 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2199 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002200 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2201 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002202 Inst.addOperand(MCOperand::CreateImm(Val));
2203 }
2204
Jim Grosbach23983d62011-08-19 18:13:48 +00002205 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2206 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002207 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2208 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002209 Inst.addOperand(MCOperand::CreateImm(Val));
2210 }
2211
Jim Grosbachd3595712011-08-03 23:50:40 +00002212 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2213 assert(N == 1 && "Invalid number of operands!");
2214 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2215 assert(CE && "non-constant post-idx-imm8 operand!");
2216 int Imm = CE->getValue();
2217 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002218 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002219 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2220 Inst.addOperand(MCOperand::CreateImm(Imm));
2221 }
2222
Jim Grosbach93981412011-10-11 21:55:36 +00002223 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2224 assert(N == 1 && "Invalid number of operands!");
2225 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2226 assert(CE && "non-constant post-idx-imm8s4 operand!");
2227 int Imm = CE->getValue();
2228 bool isAdd = Imm >= 0;
2229 if (Imm == INT32_MIN) Imm = 0;
2230 // Immediate is scaled by 4.
2231 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2232 Inst.addOperand(MCOperand::CreateImm(Imm));
2233 }
2234
Jim Grosbachd3595712011-08-03 23:50:40 +00002235 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2236 assert(N == 2 && "Invalid number of operands!");
2237 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002238 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2239 }
2240
2241 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2242 assert(N == 2 && "Invalid number of operands!");
2243 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2244 // The sign, shift type, and shift amount are encoded in a single operand
2245 // using the AM2 encoding helpers.
2246 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2247 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2248 PostIdxReg.ShiftTy);
2249 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002250 }
2251
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002252 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2253 assert(N == 1 && "Invalid number of operands!");
2254 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2255 }
2256
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002257 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2258 assert(N == 1 && "Invalid number of operands!");
2259 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2260 }
2261
Jim Grosbach182b6a02011-11-29 23:51:09 +00002262 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002263 assert(N == 1 && "Invalid number of operands!");
2264 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2265 }
2266
Jim Grosbach04945c42011-12-02 00:35:16 +00002267 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2268 assert(N == 2 && "Invalid number of operands!");
2269 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2270 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2271 }
2272
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002273 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2274 assert(N == 1 && "Invalid number of operands!");
2275 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2276 }
2277
2278 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2279 assert(N == 1 && "Invalid number of operands!");
2280 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2281 }
2282
2283 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2284 assert(N == 1 && "Invalid number of operands!");
2285 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2286 }
2287
Jim Grosbach741cd732011-10-17 22:26:03 +00002288 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2289 assert(N == 1 && "Invalid number of operands!");
2290 // The immediate encodes the type of constant as well as the value.
2291 // Mask in that this is an i8 splat.
2292 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2293 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2294 }
2295
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002296 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2297 assert(N == 1 && "Invalid number of operands!");
2298 // The immediate encodes the type of constant as well as the value.
2299 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2300 unsigned Value = CE->getValue();
2301 if (Value >= 256)
2302 Value = (Value >> 8) | 0xa00;
2303 else
2304 Value |= 0x800;
2305 Inst.addOperand(MCOperand::CreateImm(Value));
2306 }
2307
Jim Grosbach8211c052011-10-18 00:22:00 +00002308 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2309 assert(N == 1 && "Invalid number of operands!");
2310 // The immediate encodes the type of constant as well as the value.
2311 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2312 unsigned Value = CE->getValue();
2313 if (Value >= 256 && Value <= 0xff00)
2314 Value = (Value >> 8) | 0x200;
2315 else if (Value > 0xffff && Value <= 0xff0000)
2316 Value = (Value >> 16) | 0x400;
2317 else if (Value > 0xffffff)
2318 Value = (Value >> 24) | 0x600;
2319 Inst.addOperand(MCOperand::CreateImm(Value));
2320 }
2321
2322 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2323 assert(N == 1 && "Invalid number of operands!");
2324 // The immediate encodes the type of constant as well as the value.
2325 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2326 unsigned Value = CE->getValue();
2327 if (Value >= 256 && Value <= 0xffff)
2328 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2329 else if (Value > 0xffff && Value <= 0xffffff)
2330 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2331 else if (Value > 0xffffff)
2332 Value = (Value >> 24) | 0x600;
2333 Inst.addOperand(MCOperand::CreateImm(Value));
2334 }
2335
Jim Grosbach045b6c72011-12-19 23:51:07 +00002336 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2337 assert(N == 1 && "Invalid number of operands!");
2338 // The immediate encodes the type of constant as well as the value.
2339 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2340 unsigned Value = ~CE->getValue();
2341 if (Value >= 256 && Value <= 0xffff)
2342 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2343 else if (Value > 0xffff && Value <= 0xffffff)
2344 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2345 else if (Value > 0xffffff)
2346 Value = (Value >> 24) | 0x600;
2347 Inst.addOperand(MCOperand::CreateImm(Value));
2348 }
2349
Jim Grosbache4454e02011-10-18 16:18:11 +00002350 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2351 assert(N == 1 && "Invalid number of operands!");
2352 // The immediate encodes the type of constant as well as the value.
2353 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2354 uint64_t Value = CE->getValue();
2355 unsigned Imm = 0;
2356 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2357 Imm |= (Value & 1) << i;
2358 }
2359 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2360 }
2361
Jim Grosbach602aa902011-07-13 15:34:57 +00002362 virtual void print(raw_ostream &OS) const;
Daniel Dunbarebace222010-08-11 06:37:04 +00002363
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002364 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002365 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002366 Op->ITMask.Mask = Mask;
2367 Op->StartLoc = S;
2368 Op->EndLoc = S;
2369 return Op;
2370 }
2371
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002372 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002373 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002374 Op->CC.Val = CC;
2375 Op->StartLoc = S;
2376 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002377 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002378 }
2379
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002380 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002381 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002382 Op->Cop.Val = CopVal;
2383 Op->StartLoc = S;
2384 Op->EndLoc = S;
2385 return Op;
2386 }
2387
2388 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002389 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002390 Op->Cop.Val = CopVal;
2391 Op->StartLoc = S;
2392 Op->EndLoc = S;
2393 return Op;
2394 }
2395
Jim Grosbach48399582011-10-12 17:34:41 +00002396 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2397 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2398 Op->Cop.Val = Val;
2399 Op->StartLoc = S;
2400 Op->EndLoc = E;
2401 return Op;
2402 }
2403
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002404 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002405 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002406 Op->Reg.RegNum = RegNum;
2407 Op->StartLoc = S;
2408 Op->EndLoc = S;
2409 return Op;
2410 }
2411
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002412 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002413 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002414 Op->Tok.Data = Str.data();
2415 Op->Tok.Length = Str.size();
2416 Op->StartLoc = S;
2417 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002418 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002419 }
2420
Bill Wendling2063b842010-11-18 23:43:05 +00002421 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002422 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002423 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002424 Op->StartLoc = S;
2425 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002426 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002427 }
2428
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002429 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2430 unsigned SrcReg,
2431 unsigned ShiftReg,
2432 unsigned ShiftImm,
2433 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002434 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002435 Op->RegShiftedReg.ShiftTy = ShTy;
2436 Op->RegShiftedReg.SrcReg = SrcReg;
2437 Op->RegShiftedReg.ShiftReg = ShiftReg;
2438 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002439 Op->StartLoc = S;
2440 Op->EndLoc = E;
2441 return Op;
2442 }
2443
Owen Andersonb595ed02011-07-21 18:54:16 +00002444 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2445 unsigned SrcReg,
2446 unsigned ShiftImm,
2447 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002448 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002449 Op->RegShiftedImm.ShiftTy = ShTy;
2450 Op->RegShiftedImm.SrcReg = SrcReg;
2451 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002452 Op->StartLoc = S;
2453 Op->EndLoc = E;
2454 return Op;
2455 }
2456
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002457 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002458 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002459 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002460 Op->ShifterImm.isASR = isASR;
2461 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002462 Op->StartLoc = S;
2463 Op->EndLoc = E;
2464 return Op;
2465 }
2466
Jim Grosbach833b9d32011-07-27 20:15:40 +00002467 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002468 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002469 Op->RotImm.Imm = Imm;
2470 Op->StartLoc = S;
2471 Op->EndLoc = E;
2472 return Op;
2473 }
2474
Jim Grosbach864b6092011-07-28 21:34:26 +00002475 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2476 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002477 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002478 Op->Bitfield.LSB = LSB;
2479 Op->Bitfield.Width = Width;
2480 Op->StartLoc = S;
2481 Op->EndLoc = E;
2482 return Op;
2483 }
2484
Bill Wendling2cae3272010-11-09 22:44:22 +00002485 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002486 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002487 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002488 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002489 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002490
Chad Rosierfa705ee2013-07-01 20:49:23 +00002491 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002492 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002493 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002494 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002495 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002496
Chad Rosierfa705ee2013-07-01 20:49:23 +00002497 // Sort based on the register encoding values.
2498 array_pod_sort(Regs.begin(), Regs.end());
2499
Bill Wendling9898ac92010-11-17 04:32:08 +00002500 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002501 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002502 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002503 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002504 Op->StartLoc = StartLoc;
2505 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002506 return Op;
2507 }
2508
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002509 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002510 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002511 ARMOperand *Op = new ARMOperand(k_VectorList);
2512 Op->VectorList.RegNum = RegNum;
2513 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002514 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002515 Op->StartLoc = S;
2516 Op->EndLoc = E;
2517 return Op;
2518 }
2519
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002520 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002521 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002522 SMLoc S, SMLoc E) {
2523 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2524 Op->VectorList.RegNum = RegNum;
2525 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002526 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002527 Op->StartLoc = S;
2528 Op->EndLoc = E;
2529 return Op;
2530 }
2531
Jim Grosbach04945c42011-12-02 00:35:16 +00002532 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002533 unsigned Index,
2534 bool isDoubleSpaced,
2535 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002536 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2537 Op->VectorList.RegNum = RegNum;
2538 Op->VectorList.Count = Count;
2539 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002540 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002541 Op->StartLoc = S;
2542 Op->EndLoc = E;
2543 return Op;
2544 }
2545
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002546 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2547 MCContext &Ctx) {
2548 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2549 Op->VectorIndex.Val = Idx;
2550 Op->StartLoc = S;
2551 Op->EndLoc = E;
2552 return Op;
2553 }
2554
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002555 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002556 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002557 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002558 Op->StartLoc = S;
2559 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002560 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002561 }
2562
Jim Grosbachd3595712011-08-03 23:50:40 +00002563 static ARMOperand *CreateMem(unsigned BaseRegNum,
2564 const MCConstantExpr *OffsetImm,
2565 unsigned OffsetRegNum,
2566 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002567 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002568 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002569 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002570 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002571 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002572 Op->Memory.BaseRegNum = BaseRegNum;
2573 Op->Memory.OffsetImm = OffsetImm;
2574 Op->Memory.OffsetRegNum = OffsetRegNum;
2575 Op->Memory.ShiftType = ShiftType;
2576 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002577 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002578 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002579 Op->StartLoc = S;
2580 Op->EndLoc = E;
2581 return Op;
2582 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002583
Jim Grosbachc320c852011-08-05 21:28:30 +00002584 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2585 ARM_AM::ShiftOpc ShiftTy,
2586 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002587 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002588 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002589 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002590 Op->PostIdxReg.isAdd = isAdd;
2591 Op->PostIdxReg.ShiftTy = ShiftTy;
2592 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002593 Op->StartLoc = S;
2594 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002595 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002596 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002597
2598 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002599 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002600 Op->MBOpt.Val = Opt;
2601 Op->StartLoc = S;
2602 Op->EndLoc = S;
2603 return Op;
2604 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002605
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002606 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2607 SMLoc S) {
2608 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2609 Op->ISBOpt.Val = Opt;
2610 Op->StartLoc = S;
2611 Op->EndLoc = S;
2612 return Op;
2613 }
2614
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002615 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002616 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002617 Op->IFlags.Val = IFlags;
2618 Op->StartLoc = S;
2619 Op->EndLoc = S;
2620 return Op;
2621 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002622
2623 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002624 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002625 Op->MMask.Val = MMask;
2626 Op->StartLoc = S;
2627 Op->EndLoc = S;
2628 return Op;
2629 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002630};
2631
2632} // end anonymous namespace.
2633
Jim Grosbach602aa902011-07-13 15:34:57 +00002634void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002635 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002636 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002637 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002638 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002639 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002640 OS << "<ccout " << getReg() << ">";
2641 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002642 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002643 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002644 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2645 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2646 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002647 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2648 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2649 break;
2650 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002651 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002652 OS << "<coprocessor number: " << getCoproc() << ">";
2653 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002654 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002655 OS << "<coprocessor register: " << getCoproc() << ">";
2656 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002657 case k_CoprocOption:
2658 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2659 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002660 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002661 OS << "<mask: " << getMSRMask() << ">";
2662 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002663 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002664 getImm()->print(OS);
2665 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002666 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002667 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002668 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002669 case k_InstSyncBarrierOpt:
2670 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2671 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002672 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002673 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002674 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002675 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002676 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002677 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002678 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2679 << PostIdxReg.RegNum;
2680 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2681 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2682 << PostIdxReg.ShiftImm;
2683 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002684 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002685 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002686 OS << "<ARM_PROC::";
2687 unsigned IFlags = getProcIFlags();
2688 for (int i=2; i >= 0; --i)
2689 if (IFlags & (1 << i))
2690 OS << ARM_PROC::IFlagsToString(1 << i);
2691 OS << ">";
2692 break;
2693 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002694 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002695 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002696 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002697 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002698 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2699 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002700 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002701 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002702 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002703 << RegShiftedReg.SrcReg << " "
2704 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2705 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002706 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002707 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002708 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002709 << RegShiftedImm.SrcReg << " "
2710 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2711 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002712 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002713 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002714 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2715 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002716 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002717 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2718 << ", width: " << Bitfield.Width << ">";
2719 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002720 case k_RegisterList:
2721 case k_DPRRegisterList:
2722 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002723 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002724
Bill Wendlingbed94652010-11-09 23:28:44 +00002725 const SmallVectorImpl<unsigned> &RegList = getRegList();
2726 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002727 I = RegList.begin(), E = RegList.end(); I != E; ) {
2728 OS << *I;
2729 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002730 }
2731
2732 OS << ">";
2733 break;
2734 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002735 case k_VectorList:
2736 OS << "<vector_list " << VectorList.Count << " * "
2737 << VectorList.RegNum << ">";
2738 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002739 case k_VectorListAllLanes:
2740 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2741 << VectorList.RegNum << ">";
2742 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002743 case k_VectorListIndexed:
2744 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2745 << VectorList.Count << " * " << VectorList.RegNum << ">";
2746 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002747 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002748 OS << "'" << getToken() << "'";
2749 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002750 case k_VectorIndex:
2751 OS << "<vectorindex " << getVectorIndex() << ">";
2752 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002753 }
2754}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002755
2756/// @name Auto-generated Match Functions
2757/// {
2758
2759static unsigned MatchRegisterName(StringRef Name);
2760
2761/// }
2762
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002763bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2764 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002765 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002766 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002767 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002768
2769 return (RegNo == (unsigned)-1);
2770}
2771
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002772/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002773/// and if it is a register name the token is eaten and the register number is
2774/// returned. Otherwise return -1.
2775///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002776int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002777 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002778 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002779
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002780 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002781 unsigned RegNum = MatchRegisterName(lowerCase);
2782 if (!RegNum) {
2783 RegNum = StringSwitch<unsigned>(lowerCase)
2784 .Case("r13", ARM::SP)
2785 .Case("r14", ARM::LR)
2786 .Case("r15", ARM::PC)
2787 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002788 // Additional register name aliases for 'gas' compatibility.
2789 .Case("a1", ARM::R0)
2790 .Case("a2", ARM::R1)
2791 .Case("a3", ARM::R2)
2792 .Case("a4", ARM::R3)
2793 .Case("v1", ARM::R4)
2794 .Case("v2", ARM::R5)
2795 .Case("v3", ARM::R6)
2796 .Case("v4", ARM::R7)
2797 .Case("v5", ARM::R8)
2798 .Case("v6", ARM::R9)
2799 .Case("v7", ARM::R10)
2800 .Case("v8", ARM::R11)
2801 .Case("sb", ARM::R9)
2802 .Case("sl", ARM::R10)
2803 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002804 .Default(0);
2805 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002806 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002807 // Check for aliases registered via .req. Canonicalize to lower case.
2808 // That's more consistent since register names are case insensitive, and
2809 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2810 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002811 // If no match, return failure.
2812 if (Entry == RegisterReqs.end())
2813 return -1;
2814 Parser.Lex(); // Eat identifier token.
2815 return Entry->getValue();
2816 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002817
Chris Lattner44e5981c2010-10-30 04:09:10 +00002818 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002819
Chris Lattner44e5981c2010-10-30 04:09:10 +00002820 return RegNum;
2821}
Jim Grosbach99710a82010-11-01 16:44:21 +00002822
Jim Grosbachbb24c592011-07-13 18:49:30 +00002823// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2824// If a recoverable error occurs, return 1. If an irrecoverable error
2825// occurs, return -1. An irrecoverable error is one where tokens have been
2826// consumed in the process of trying to parse the shifter (i.e., when it is
2827// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002828int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002829 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2830 SMLoc S = Parser.getTok().getLoc();
2831 const AsmToken &Tok = Parser.getTok();
2832 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2833
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002834 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002835 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002836 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002837 .Case("lsl", ARM_AM::lsl)
2838 .Case("lsr", ARM_AM::lsr)
2839 .Case("asr", ARM_AM::asr)
2840 .Case("ror", ARM_AM::ror)
2841 .Case("rrx", ARM_AM::rrx)
2842 .Default(ARM_AM::no_shift);
2843
2844 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002845 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002846
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002847 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002848
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002849 // The source register for the shift has already been added to the
2850 // operand list, so we need to pop it off and combine it into the shifted
2851 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002852 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002853 if (!PrevOp->isReg())
2854 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2855 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002856
2857 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002858 int64_t Imm = 0;
2859 int ShiftReg = 0;
2860 if (ShiftTy == ARM_AM::rrx) {
2861 // RRX Doesn't have an explicit shift amount. The encoder expects
2862 // the shift register to be the same as the source register. Seems odd,
2863 // but OK.
2864 ShiftReg = SrcReg;
2865 } else {
2866 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002867 if (Parser.getTok().is(AsmToken::Hash) ||
2868 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002869 Parser.Lex(); // Eat hash.
2870 SMLoc ImmLoc = Parser.getTok().getLoc();
2871 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002872 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002873 Error(ImmLoc, "invalid immediate shift value");
2874 return -1;
2875 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002876 // The expression must be evaluatable as an immediate.
2877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002878 if (!CE) {
2879 Error(ImmLoc, "invalid immediate shift value");
2880 return -1;
2881 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002882 // Range check the immediate.
2883 // lsl, ror: 0 <= imm <= 31
2884 // lsr, asr: 0 <= imm <= 32
2885 Imm = CE->getValue();
2886 if (Imm < 0 ||
2887 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2888 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002889 Error(ImmLoc, "immediate shift value out of range");
2890 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002891 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002892 // shift by zero is a nop. Always send it through as lsl.
2893 // ('as' compatibility)
2894 if (Imm == 0)
2895 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002896 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002897 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002898 EndLoc = Parser.getTok().getEndLoc();
2899 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002900 if (ShiftReg == -1) {
2901 Error (L, "expected immediate or register in shift operand");
2902 return -1;
2903 }
2904 } else {
2905 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002906 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002907 return -1;
2908 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002909 }
2910
Owen Andersonb595ed02011-07-21 18:54:16 +00002911 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2912 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002913 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002914 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002915 else
2916 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002917 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002918
Jim Grosbachbb24c592011-07-13 18:49:30 +00002919 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002920}
2921
2922
Bill Wendling2063b842010-11-18 23:43:05 +00002923/// Try to parse a register name. The token must be an Identifier when called.
2924/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2925/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002926///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002927/// TODO this is likely to change to allow different register types and or to
2928/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002929bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002930tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002931 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002932 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002933 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002934 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002935
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002936 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2937 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002938
Chris Lattner44e5981c2010-10-30 04:09:10 +00002939 const AsmToken &ExclaimTok = Parser.getTok();
2940 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002941 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2942 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002943 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002944 return false;
2945 }
2946
2947 // Also check for an index operand. This is only legal for vector registers,
2948 // but that'll get caught OK in operand matching, so we don't need to
2949 // explicitly filter everything else out here.
2950 if (Parser.getTok().is(AsmToken::LBrac)) {
2951 SMLoc SIdx = Parser.getTok().getLoc();
2952 Parser.Lex(); // Eat left bracket token.
2953
2954 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002955 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002956 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002957 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002958 if (!MCE)
2959 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002960
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002961 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002962 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002963
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002964 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002965 Parser.Lex(); // Eat right bracket token.
2966
2967 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2968 SIdx, E,
2969 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002970 }
2971
Bill Wendling2063b842010-11-18 23:43:05 +00002972 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002973}
2974
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002975/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2976/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2977/// "c5", ...
2978static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002979 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2980 // but efficient.
2981 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00002982 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002983 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002984 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002985 return -1;
2986 switch (Name[1]) {
2987 default: return -1;
2988 case '0': return 0;
2989 case '1': return 1;
2990 case '2': return 2;
2991 case '3': return 3;
2992 case '4': return 4;
2993 case '5': return 5;
2994 case '6': return 6;
2995 case '7': return 7;
2996 case '8': return 8;
2997 case '9': return 9;
2998 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002999 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003000 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003001 return -1;
3002 switch (Name[2]) {
3003 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00003004 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
3005 case '0': return CoprocOp == 'p'? -1: 10;
3006 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003007 case '2': return 12;
3008 case '3': return 13;
3009 case '4': return 14;
3010 case '5': return 15;
3011 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003012 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003013}
3014
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003015/// parseITCondCode - Try to parse a condition code for an IT instruction.
3016ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3017parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3018 SMLoc S = Parser.getTok().getLoc();
3019 const AsmToken &Tok = Parser.getTok();
3020 if (!Tok.is(AsmToken::Identifier))
3021 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003022 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003023 .Case("eq", ARMCC::EQ)
3024 .Case("ne", ARMCC::NE)
3025 .Case("hs", ARMCC::HS)
3026 .Case("cs", ARMCC::HS)
3027 .Case("lo", ARMCC::LO)
3028 .Case("cc", ARMCC::LO)
3029 .Case("mi", ARMCC::MI)
3030 .Case("pl", ARMCC::PL)
3031 .Case("vs", ARMCC::VS)
3032 .Case("vc", ARMCC::VC)
3033 .Case("hi", ARMCC::HI)
3034 .Case("ls", ARMCC::LS)
3035 .Case("ge", ARMCC::GE)
3036 .Case("lt", ARMCC::LT)
3037 .Case("gt", ARMCC::GT)
3038 .Case("le", ARMCC::LE)
3039 .Case("al", ARMCC::AL)
3040 .Default(~0U);
3041 if (CC == ~0U)
3042 return MatchOperand_NoMatch;
3043 Parser.Lex(); // Eat the token.
3044
3045 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3046
3047 return MatchOperand_Success;
3048}
3049
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003050/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003051/// token must be an Identifier when called, and if it is a coprocessor
3052/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003053ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003054parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003055 SMLoc S = Parser.getTok().getLoc();
3056 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003057 if (Tok.isNot(AsmToken::Identifier))
3058 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003059
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003060 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003061 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003062 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003063
3064 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003065 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003066 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003067}
3068
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003069/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003070/// token must be an Identifier when called, and if it is a coprocessor
3071/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003072ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003073parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003074 SMLoc S = Parser.getTok().getLoc();
3075 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003076 if (Tok.isNot(AsmToken::Identifier))
3077 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003078
3079 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3080 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003081 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003082
3083 Parser.Lex(); // Eat identifier token.
3084 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003085 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003086}
3087
Jim Grosbach48399582011-10-12 17:34:41 +00003088/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3089/// coproc_option : '{' imm0_255 '}'
3090ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3091parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3092 SMLoc S = Parser.getTok().getLoc();
3093
3094 // If this isn't a '{', this isn't a coprocessor immediate operand.
3095 if (Parser.getTok().isNot(AsmToken::LCurly))
3096 return MatchOperand_NoMatch;
3097 Parser.Lex(); // Eat the '{'
3098
3099 const MCExpr *Expr;
3100 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003101 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003102 Error(Loc, "illegal expression");
3103 return MatchOperand_ParseFail;
3104 }
3105 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3106 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3107 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3108 return MatchOperand_ParseFail;
3109 }
3110 int Val = CE->getValue();
3111
3112 // Check for and consume the closing '}'
3113 if (Parser.getTok().isNot(AsmToken::RCurly))
3114 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003115 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003116 Parser.Lex(); // Eat the '}'
3117
3118 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3119 return MatchOperand_Success;
3120}
3121
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003122// For register list parsing, we need to map from raw GPR register numbering
3123// to the enumeration values. The enumeration values aren't sorted by
3124// register number due to our using "sp", "lr" and "pc" as canonical names.
3125static unsigned getNextRegister(unsigned Reg) {
3126 // If this is a GPR, we need to do it manually, otherwise we can rely
3127 // on the sort ordering of the enumeration since the other reg-classes
3128 // are sane.
3129 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3130 return Reg + 1;
3131 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003132 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003133 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3134 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3135 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3136 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3137 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3138 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3139 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3140 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3141 }
3142}
3143
Jim Grosbach85a23432011-11-11 21:27:40 +00003144// Return the low-subreg of a given Q register.
3145static unsigned getDRegFromQReg(unsigned QReg) {
3146 switch (QReg) {
3147 default: llvm_unreachable("expected a Q register!");
3148 case ARM::Q0: return ARM::D0;
3149 case ARM::Q1: return ARM::D2;
3150 case ARM::Q2: return ARM::D4;
3151 case ARM::Q3: return ARM::D6;
3152 case ARM::Q4: return ARM::D8;
3153 case ARM::Q5: return ARM::D10;
3154 case ARM::Q6: return ARM::D12;
3155 case ARM::Q7: return ARM::D14;
3156 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003157 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003158 case ARM::Q10: return ARM::D20;
3159 case ARM::Q11: return ARM::D22;
3160 case ARM::Q12: return ARM::D24;
3161 case ARM::Q13: return ARM::D26;
3162 case ARM::Q14: return ARM::D28;
3163 case ARM::Q15: return ARM::D30;
3164 }
3165}
3166
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003167/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003168bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003169parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003170 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003171 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003172 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003173 Parser.Lex(); // Eat '{' token.
3174 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003175
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003176 // Check the first register in the list to see what register class
3177 // this is a list of.
3178 int Reg = tryParseRegister();
3179 if (Reg == -1)
3180 return Error(RegLoc, "register expected");
3181
Jim Grosbach85a23432011-11-11 21:27:40 +00003182 // The reglist instructions have at most 16 registers, so reserve
3183 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003184 int EReg = 0;
3185 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003186
3187 // Allow Q regs and just interpret them as the two D sub-registers.
3188 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3189 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003190 EReg = MRI->getEncodingValue(Reg);
3191 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003192 ++Reg;
3193 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003194 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003195 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3196 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3197 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3198 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3199 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3200 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3201 else
3202 return Error(RegLoc, "invalid register in register list");
3203
Jim Grosbach85a23432011-11-11 21:27:40 +00003204 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003205 EReg = MRI->getEncodingValue(Reg);
3206 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003207
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003208 // This starts immediately after the first register token in the list,
3209 // so we can see either a comma or a minus (range separator) as a legal
3210 // next token.
3211 while (Parser.getTok().is(AsmToken::Comma) ||
3212 Parser.getTok().is(AsmToken::Minus)) {
3213 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003214 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003215 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003216 int EndReg = tryParseRegister();
3217 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003218 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003219 // Allow Q regs and just interpret them as the two D sub-registers.
3220 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3221 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003222 // If the register is the same as the start reg, there's nothing
3223 // more to do.
3224 if (Reg == EndReg)
3225 continue;
3226 // The register must be in the same register class as the first.
3227 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003228 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003229 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003230 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003231 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003232
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003233 // Add all the registers in the range to the register list.
3234 while (Reg != EndReg) {
3235 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003236 EReg = MRI->getEncodingValue(Reg);
3237 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003238 }
3239 continue;
3240 }
3241 Parser.Lex(); // Eat the comma.
3242 RegLoc = Parser.getTok().getLoc();
3243 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003244 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003245 Reg = tryParseRegister();
3246 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003247 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003248 // Allow Q regs and just interpret them as the two D sub-registers.
3249 bool isQReg = false;
3250 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3251 Reg = getDRegFromQReg(Reg);
3252 isQReg = true;
3253 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003254 // The register must be in the same register class as the first.
3255 if (!RC->contains(Reg))
3256 return Error(RegLoc, "invalid register in register list");
3257 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003258 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003259 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3260 Warning(RegLoc, "register list not in ascending order");
3261 else
3262 return Error(RegLoc, "register list not in ascending order");
3263 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003264 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003265 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3266 ") in register list");
3267 continue;
3268 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003269 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003270 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3271 Reg != OldReg + 1)
3272 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003273 EReg = MRI->getEncodingValue(Reg);
3274 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3275 if (isQReg) {
3276 EReg = MRI->getEncodingValue(++Reg);
3277 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3278 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003279 }
3280
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003281 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003282 return Error(Parser.getTok().getLoc(), "'}' expected");
3283 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003284 Parser.Lex(); // Eat '}' token.
3285
Jim Grosbach18bf3632011-12-13 21:48:29 +00003286 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003287 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003288
3289 // The ARM system instruction variants for LDM/STM have a '^' token here.
3290 if (Parser.getTok().is(AsmToken::Caret)) {
3291 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3292 Parser.Lex(); // Eat '^' token.
3293 }
3294
Bill Wendling2063b842010-11-18 23:43:05 +00003295 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003296}
3297
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003298// Helper function to parse the lane index for vector lists.
3299ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003300parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003301 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003302 if (Parser.getTok().is(AsmToken::LBrac)) {
3303 Parser.Lex(); // Eat the '['.
3304 if (Parser.getTok().is(AsmToken::RBrac)) {
3305 // "Dn[]" is the 'all lanes' syntax.
3306 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003307 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003308 Parser.Lex(); // Eat the ']'.
3309 return MatchOperand_Success;
3310 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003311
3312 // There's an optional '#' token here. Normally there wouldn't be, but
3313 // inline assemble puts one in, and it's friendly to accept that.
3314 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003315 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003316
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003317 const MCExpr *LaneIndex;
3318 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003319 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003320 Error(Loc, "illegal expression");
3321 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003322 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003323 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3324 if (!CE) {
3325 Error(Loc, "lane index must be empty or an integer");
3326 return MatchOperand_ParseFail;
3327 }
3328 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3329 Error(Parser.getTok().getLoc(), "']' expected");
3330 return MatchOperand_ParseFail;
3331 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003332 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003333 Parser.Lex(); // Eat the ']'.
3334 int64_t Val = CE->getValue();
3335
3336 // FIXME: Make this range check context sensitive for .8, .16, .32.
3337 if (Val < 0 || Val > 7) {
3338 Error(Parser.getTok().getLoc(), "lane index out of range");
3339 return MatchOperand_ParseFail;
3340 }
3341 Index = Val;
3342 LaneKind = IndexedLane;
3343 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003344 }
3345 LaneKind = NoLanes;
3346 return MatchOperand_Success;
3347}
3348
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003349// parse a vector register list
3350ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3351parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003352 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003353 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003354 SMLoc S = Parser.getTok().getLoc();
3355 // As an extension (to match gas), support a plain D register or Q register
3356 // (without encosing curly braces) as a single or double entry list,
3357 // respectively.
3358 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003359 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003360 int Reg = tryParseRegister();
3361 if (Reg == -1)
3362 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003363 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003364 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003365 if (Res != MatchOperand_Success)
3366 return Res;
3367 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003368 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003369 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003370 break;
3371 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003372 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3373 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003374 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003375 case IndexedLane:
3376 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003377 LaneIndex,
3378 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003379 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003380 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003381 return MatchOperand_Success;
3382 }
3383 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3384 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003385 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003386 if (Res != MatchOperand_Success)
3387 return Res;
3388 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003389 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003390 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003391 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003392 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003393 break;
3394 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003395 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3396 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003397 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3398 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003399 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003400 case IndexedLane:
3401 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003402 LaneIndex,
3403 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003404 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003405 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003406 return MatchOperand_Success;
3407 }
3408 Error(S, "vector register expected");
3409 return MatchOperand_ParseFail;
3410 }
3411
3412 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003413 return MatchOperand_NoMatch;
3414
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003415 Parser.Lex(); // Eat '{' token.
3416 SMLoc RegLoc = Parser.getTok().getLoc();
3417
3418 int Reg = tryParseRegister();
3419 if (Reg == -1) {
3420 Error(RegLoc, "register expected");
3421 return MatchOperand_ParseFail;
3422 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003423 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003424 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003425 unsigned FirstReg = Reg;
3426 // The list is of D registers, but we also allow Q regs and just interpret
3427 // them as the two D sub-registers.
3428 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3429 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003430 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3431 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003432 ++Reg;
3433 ++Count;
3434 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003435
3436 SMLoc E;
3437 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003438 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003439
Jim Grosbache891fe82011-11-15 23:19:15 +00003440 while (Parser.getTok().is(AsmToken::Comma) ||
3441 Parser.getTok().is(AsmToken::Minus)) {
3442 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003443 if (!Spacing)
3444 Spacing = 1; // Register range implies a single spaced list.
3445 else if (Spacing == 2) {
3446 Error(Parser.getTok().getLoc(),
3447 "sequential registers in double spaced list");
3448 return MatchOperand_ParseFail;
3449 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003450 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003451 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003452 int EndReg = tryParseRegister();
3453 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003454 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003455 return MatchOperand_ParseFail;
3456 }
3457 // Allow Q regs and just interpret them as the two D sub-registers.
3458 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3459 EndReg = getDRegFromQReg(EndReg) + 1;
3460 // If the register is the same as the start reg, there's nothing
3461 // more to do.
3462 if (Reg == EndReg)
3463 continue;
3464 // The register must be in the same register class as the first.
3465 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003466 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003467 return MatchOperand_ParseFail;
3468 }
3469 // Ranges must go from low to high.
3470 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003471 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003472 return MatchOperand_ParseFail;
3473 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003474 // Parse the lane specifier if present.
3475 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003476 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003477 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3478 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003479 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003480 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003481 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003482 return MatchOperand_ParseFail;
3483 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003484
3485 // Add all the registers in the range to the register list.
3486 Count += EndReg - Reg;
3487 Reg = EndReg;
3488 continue;
3489 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003490 Parser.Lex(); // Eat the comma.
3491 RegLoc = Parser.getTok().getLoc();
3492 int OldReg = Reg;
3493 Reg = tryParseRegister();
3494 if (Reg == -1) {
3495 Error(RegLoc, "register expected");
3496 return MatchOperand_ParseFail;
3497 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003498 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003499 // It's OK to use the enumeration values directly here rather, as the
3500 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003501 //
3502 // The list is of D registers, but we also allow Q regs and just interpret
3503 // them as the two D sub-registers.
3504 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003505 if (!Spacing)
3506 Spacing = 1; // Register range implies a single spaced list.
3507 else if (Spacing == 2) {
3508 Error(RegLoc,
3509 "invalid register in double-spaced list (must be 'D' register')");
3510 return MatchOperand_ParseFail;
3511 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003512 Reg = getDRegFromQReg(Reg);
3513 if (Reg != OldReg + 1) {
3514 Error(RegLoc, "non-contiguous register range");
3515 return MatchOperand_ParseFail;
3516 }
3517 ++Reg;
3518 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003519 // Parse the lane specifier if present.
3520 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003521 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003522 SMLoc LaneLoc = Parser.getTok().getLoc();
3523 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3524 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003525 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003526 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003527 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003528 return MatchOperand_ParseFail;
3529 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003530 continue;
3531 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003532 // Normal D register.
3533 // Figure out the register spacing (single or double) of the list if
3534 // we don't know it already.
3535 if (!Spacing)
3536 Spacing = 1 + (Reg == OldReg + 2);
3537
3538 // Just check that it's contiguous and keep going.
3539 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003540 Error(RegLoc, "non-contiguous register range");
3541 return MatchOperand_ParseFail;
3542 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003543 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003544 // Parse the lane specifier if present.
3545 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003546 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003547 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003548 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003549 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003550 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003551 Error(EndLoc, "mismatched lane index in register list");
3552 return MatchOperand_ParseFail;
3553 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003554 }
3555
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003556 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003557 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003558 return MatchOperand_ParseFail;
3559 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003560 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003561 Parser.Lex(); // Eat '}' token.
3562
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003563 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003564 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003565 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003566 // composite register classes.
3567 if (Count == 2) {
3568 const MCRegisterClass *RC = (Spacing == 1) ?
3569 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3570 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3571 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3572 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003573
Jim Grosbach2f50e922011-12-15 21:44:33 +00003574 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3575 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003576 break;
3577 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003578 // Two-register operands have been converted to the
3579 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003580 if (Count == 2) {
3581 const MCRegisterClass *RC = (Spacing == 1) ?
3582 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3583 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003584 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3585 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003586 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003587 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003588 S, E));
3589 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003590 case IndexedLane:
3591 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003592 LaneIndex,
3593 (Spacing == 2),
3594 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003595 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003596 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003597 return MatchOperand_Success;
3598}
3599
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003600/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003601ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003602parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003603 SMLoc S = Parser.getTok().getLoc();
3604 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003605 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003606
Jiangning Liu288e1af2012-08-02 08:21:27 +00003607 if (Tok.is(AsmToken::Identifier)) {
3608 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003609
Jiangning Liu288e1af2012-08-02 08:21:27 +00003610 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3611 .Case("sy", ARM_MB::SY)
3612 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003613 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003614 .Case("sh", ARM_MB::ISH)
3615 .Case("ish", ARM_MB::ISH)
3616 .Case("shst", ARM_MB::ISHST)
3617 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003618 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003619 .Case("nsh", ARM_MB::NSH)
3620 .Case("un", ARM_MB::NSH)
3621 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003622 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003623 .Case("unst", ARM_MB::NSHST)
3624 .Case("osh", ARM_MB::OSH)
3625 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003626 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003627 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003628
Joey Gouly926d3f52013-09-05 15:35:24 +00003629 // ishld, oshld, nshld and ld are only available from ARMv8.
3630 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3631 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3632 Opt = ~0U;
3633
Jiangning Liu288e1af2012-08-02 08:21:27 +00003634 if (Opt == ~0U)
3635 return MatchOperand_NoMatch;
3636
3637 Parser.Lex(); // Eat identifier token.
3638 } else if (Tok.is(AsmToken::Hash) ||
3639 Tok.is(AsmToken::Dollar) ||
3640 Tok.is(AsmToken::Integer)) {
3641 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003642 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003643 SMLoc Loc = Parser.getTok().getLoc();
3644
3645 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003646 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003647 Error(Loc, "illegal expression");
3648 return MatchOperand_ParseFail;
3649 }
3650
3651 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3652 if (!CE) {
3653 Error(Loc, "constant expression expected");
3654 return MatchOperand_ParseFail;
3655 }
3656
3657 int Val = CE->getValue();
3658 if (Val & ~0xf) {
3659 Error(Loc, "immediate value out of range");
3660 return MatchOperand_ParseFail;
3661 }
3662
3663 Opt = ARM_MB::RESERVED_0 + Val;
3664 } else
3665 return MatchOperand_ParseFail;
3666
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003667 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003668 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003669}
3670
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003671/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3672ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3673parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3674 SMLoc S = Parser.getTok().getLoc();
3675 const AsmToken &Tok = Parser.getTok();
3676 unsigned Opt;
3677
3678 if (Tok.is(AsmToken::Identifier)) {
3679 StringRef OptStr = Tok.getString();
3680
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003681 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003682 Opt = ARM_ISB::SY;
3683 else
3684 return MatchOperand_NoMatch;
3685
3686 Parser.Lex(); // Eat identifier token.
3687 } else if (Tok.is(AsmToken::Hash) ||
3688 Tok.is(AsmToken::Dollar) ||
3689 Tok.is(AsmToken::Integer)) {
3690 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003691 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003692 SMLoc Loc = Parser.getTok().getLoc();
3693
3694 const MCExpr *ISBarrierID;
3695 if (getParser().parseExpression(ISBarrierID)) {
3696 Error(Loc, "illegal expression");
3697 return MatchOperand_ParseFail;
3698 }
3699
3700 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3701 if (!CE) {
3702 Error(Loc, "constant expression expected");
3703 return MatchOperand_ParseFail;
3704 }
3705
3706 int Val = CE->getValue();
3707 if (Val & ~0xf) {
3708 Error(Loc, "immediate value out of range");
3709 return MatchOperand_ParseFail;
3710 }
3711
3712 Opt = ARM_ISB::RESERVED_0 + Val;
3713 } else
3714 return MatchOperand_ParseFail;
3715
3716 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3717 (ARM_ISB::InstSyncBOpt)Opt, S));
3718 return MatchOperand_Success;
3719}
3720
3721
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003722/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003723ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003724parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003725 SMLoc S = Parser.getTok().getLoc();
3726 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003727 if (!Tok.is(AsmToken::Identifier))
3728 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003729 StringRef IFlagsStr = Tok.getString();
3730
Owen Anderson10c5b122011-10-05 17:16:40 +00003731 // An iflags string of "none" is interpreted to mean that none of the AIF
3732 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003733 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003734 if (IFlagsStr != "none") {
3735 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3736 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3737 .Case("a", ARM_PROC::A)
3738 .Case("i", ARM_PROC::I)
3739 .Case("f", ARM_PROC::F)
3740 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003741
Owen Anderson10c5b122011-10-05 17:16:40 +00003742 // If some specific iflag is already set, it means that some letter is
3743 // present more than once, this is not acceptable.
3744 if (Flag == ~0U || (IFlags & Flag))
3745 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003746
Owen Anderson10c5b122011-10-05 17:16:40 +00003747 IFlags |= Flag;
3748 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003749 }
3750
3751 Parser.Lex(); // Eat identifier token.
3752 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3753 return MatchOperand_Success;
3754}
3755
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003756/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003757ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003758parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003759 SMLoc S = Parser.getTok().getLoc();
3760 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003761 if (!Tok.is(AsmToken::Identifier))
3762 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003763 StringRef Mask = Tok.getString();
3764
James Molloy21efa7d2011-09-28 14:21:38 +00003765 if (isMClass()) {
3766 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003767 std::string Name = Mask.lower();
3768 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003769 // Note: in the documentation:
3770 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3771 // for MSR APSR_nzcvq.
3772 // but we do make it an alias here. This is so to get the "mask encoding"
3773 // bits correct on MSR APSR writes.
3774 //
3775 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3776 // should really only be allowed when writing a special register. Note
3777 // they get dropped in the MRS instruction reading a special register as
3778 // the SYSm field is only 8 bits.
3779 //
3780 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3781 // includes the DSP extension but that is not checked.
3782 .Case("apsr", 0x800)
3783 .Case("apsr_nzcvq", 0x800)
3784 .Case("apsr_g", 0x400)
3785 .Case("apsr_nzcvqg", 0xc00)
3786 .Case("iapsr", 0x801)
3787 .Case("iapsr_nzcvq", 0x801)
3788 .Case("iapsr_g", 0x401)
3789 .Case("iapsr_nzcvqg", 0xc01)
3790 .Case("eapsr", 0x802)
3791 .Case("eapsr_nzcvq", 0x802)
3792 .Case("eapsr_g", 0x402)
3793 .Case("eapsr_nzcvqg", 0xc02)
3794 .Case("xpsr", 0x803)
3795 .Case("xpsr_nzcvq", 0x803)
3796 .Case("xpsr_g", 0x403)
3797 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003798 .Case("ipsr", 0x805)
3799 .Case("epsr", 0x806)
3800 .Case("iepsr", 0x807)
3801 .Case("msp", 0x808)
3802 .Case("psp", 0x809)
3803 .Case("primask", 0x810)
3804 .Case("basepri", 0x811)
3805 .Case("basepri_max", 0x812)
3806 .Case("faultmask", 0x813)
3807 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003808 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003809
James Molloy21efa7d2011-09-28 14:21:38 +00003810 if (FlagsVal == ~0U)
3811 return MatchOperand_NoMatch;
3812
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003813 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003814 // basepri, basepri_max and faultmask only valid for V7m.
3815 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003816
James Molloy21efa7d2011-09-28 14:21:38 +00003817 Parser.Lex(); // Eat identifier token.
3818 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3819 return MatchOperand_Success;
3820 }
3821
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003822 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3823 size_t Start = 0, Next = Mask.find('_');
3824 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003825 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003826 if (Next != StringRef::npos)
3827 Flags = Mask.slice(Next+1, Mask.size());
3828
3829 // FlagsVal contains the complete mask:
3830 // 3-0: Mask
3831 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3832 unsigned FlagsVal = 0;
3833
3834 if (SpecReg == "apsr") {
3835 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003836 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003837 .Case("g", 0x4) // same as CPSR_s
3838 .Case("nzcvqg", 0xc) // same as CPSR_fs
3839 .Default(~0U);
3840
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003841 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003842 if (!Flags.empty())
3843 return MatchOperand_NoMatch;
3844 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003845 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003846 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003847 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003848 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3849 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003850 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003851 for (int i = 0, e = Flags.size(); i != e; ++i) {
3852 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3853 .Case("c", 1)
3854 .Case("x", 2)
3855 .Case("s", 4)
3856 .Case("f", 8)
3857 .Default(~0U);
3858
3859 // If some specific flag is already set, it means that some letter is
3860 // present more than once, this is not acceptable.
3861 if (FlagsVal == ~0U || (FlagsVal & Flag))
3862 return MatchOperand_NoMatch;
3863 FlagsVal |= Flag;
3864 }
3865 } else // No match for special register.
3866 return MatchOperand_NoMatch;
3867
Owen Anderson03a173e2011-10-21 18:43:28 +00003868 // Special register without flags is NOT equivalent to "fc" flags.
3869 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3870 // two lines would enable gas compatibility at the expense of breaking
3871 // round-tripping.
3872 //
3873 // if (!FlagsVal)
3874 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003875
3876 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3877 if (SpecReg == "spsr")
3878 FlagsVal |= 16;
3879
3880 Parser.Lex(); // Eat identifier token.
3881 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3882 return MatchOperand_Success;
3883}
3884
Jim Grosbach27c1e252011-07-21 17:23:04 +00003885ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3886parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3887 int Low, int High) {
3888 const AsmToken &Tok = Parser.getTok();
3889 if (Tok.isNot(AsmToken::Identifier)) {
3890 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3891 return MatchOperand_ParseFail;
3892 }
3893 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003894 std::string LowerOp = Op.lower();
3895 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003896 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3897 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3898 return MatchOperand_ParseFail;
3899 }
3900 Parser.Lex(); // Eat shift type token.
3901
3902 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003903 if (Parser.getTok().isNot(AsmToken::Hash) &&
3904 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003905 Error(Parser.getTok().getLoc(), "'#' expected");
3906 return MatchOperand_ParseFail;
3907 }
3908 Parser.Lex(); // Eat hash token.
3909
3910 const MCExpr *ShiftAmount;
3911 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003912 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003913 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003914 Error(Loc, "illegal expression");
3915 return MatchOperand_ParseFail;
3916 }
3917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3918 if (!CE) {
3919 Error(Loc, "constant expression expected");
3920 return MatchOperand_ParseFail;
3921 }
3922 int Val = CE->getValue();
3923 if (Val < Low || Val > High) {
3924 Error(Loc, "immediate value out of range");
3925 return MatchOperand_ParseFail;
3926 }
3927
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003928 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003929
3930 return MatchOperand_Success;
3931}
3932
Jim Grosbach0a547702011-07-22 17:44:50 +00003933ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3934parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3935 const AsmToken &Tok = Parser.getTok();
3936 SMLoc S = Tok.getLoc();
3937 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003938 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003939 return MatchOperand_ParseFail;
3940 }
Tim Northover4d141442013-05-31 15:58:45 +00003941 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003942 .Case("be", 1)
3943 .Case("le", 0)
3944 .Default(-1);
3945 Parser.Lex(); // Eat the token.
3946
3947 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003948 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003949 return MatchOperand_ParseFail;
3950 }
3951 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3952 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003953 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003954 return MatchOperand_Success;
3955}
3956
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003957/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3958/// instructions. Legal values are:
3959/// lsl #n 'n' in [0,31]
3960/// asr #n 'n' in [1,32]
3961/// n == 32 encoded as n == 0.
3962ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3963parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3964 const AsmToken &Tok = Parser.getTok();
3965 SMLoc S = Tok.getLoc();
3966 if (Tok.isNot(AsmToken::Identifier)) {
3967 Error(S, "shift operator 'asr' or 'lsl' expected");
3968 return MatchOperand_ParseFail;
3969 }
3970 StringRef ShiftName = Tok.getString();
3971 bool isASR;
3972 if (ShiftName == "lsl" || ShiftName == "LSL")
3973 isASR = false;
3974 else if (ShiftName == "asr" || ShiftName == "ASR")
3975 isASR = true;
3976 else {
3977 Error(S, "shift operator 'asr' or 'lsl' expected");
3978 return MatchOperand_ParseFail;
3979 }
3980 Parser.Lex(); // Eat the operator.
3981
3982 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003983 if (Parser.getTok().isNot(AsmToken::Hash) &&
3984 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003985 Error(Parser.getTok().getLoc(), "'#' expected");
3986 return MatchOperand_ParseFail;
3987 }
3988 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003989 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003990
3991 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003992 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003993 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003994 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003995 return MatchOperand_ParseFail;
3996 }
3997 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3998 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003999 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004000 return MatchOperand_ParseFail;
4001 }
4002
4003 int64_t Val = CE->getValue();
4004 if (isASR) {
4005 // Shift amount must be in [1,32]
4006 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004007 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004008 return MatchOperand_ParseFail;
4009 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004010 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4011 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004012 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004013 return MatchOperand_ParseFail;
4014 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004015 if (Val == 32) Val = 0;
4016 } else {
4017 // Shift amount must be in [1,32]
4018 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004019 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004020 return MatchOperand_ParseFail;
4021 }
4022 }
4023
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004024 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004025
4026 return MatchOperand_Success;
4027}
4028
Jim Grosbach833b9d32011-07-27 20:15:40 +00004029/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4030/// of instructions. Legal values are:
4031/// ror #n 'n' in {0, 8, 16, 24}
4032ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4033parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4034 const AsmToken &Tok = Parser.getTok();
4035 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004036 if (Tok.isNot(AsmToken::Identifier))
4037 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004038 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004039 if (ShiftName != "ror" && ShiftName != "ROR")
4040 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004041 Parser.Lex(); // Eat the operator.
4042
4043 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004044 if (Parser.getTok().isNot(AsmToken::Hash) &&
4045 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004046 Error(Parser.getTok().getLoc(), "'#' expected");
4047 return MatchOperand_ParseFail;
4048 }
4049 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004050 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004051
4052 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004053 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004054 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004055 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004056 return MatchOperand_ParseFail;
4057 }
4058 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4059 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004060 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004061 return MatchOperand_ParseFail;
4062 }
4063
4064 int64_t Val = CE->getValue();
4065 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4066 // normally, zero is represented in asm by omitting the rotate operand
4067 // entirely.
4068 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004069 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004070 return MatchOperand_ParseFail;
4071 }
4072
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004073 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004074
4075 return MatchOperand_Success;
4076}
4077
Jim Grosbach864b6092011-07-28 21:34:26 +00004078ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4079parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4080 SMLoc S = Parser.getTok().getLoc();
4081 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004082 if (Parser.getTok().isNot(AsmToken::Hash) &&
4083 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004084 Error(Parser.getTok().getLoc(), "'#' expected");
4085 return MatchOperand_ParseFail;
4086 }
4087 Parser.Lex(); // Eat hash token.
4088
4089 const MCExpr *LSBExpr;
4090 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004091 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004092 Error(E, "malformed immediate expression");
4093 return MatchOperand_ParseFail;
4094 }
4095 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4096 if (!CE) {
4097 Error(E, "'lsb' operand must be an immediate");
4098 return MatchOperand_ParseFail;
4099 }
4100
4101 int64_t LSB = CE->getValue();
4102 // The LSB must be in the range [0,31]
4103 if (LSB < 0 || LSB > 31) {
4104 Error(E, "'lsb' operand must be in the range [0,31]");
4105 return MatchOperand_ParseFail;
4106 }
4107 E = Parser.getTok().getLoc();
4108
4109 // Expect another immediate operand.
4110 if (Parser.getTok().isNot(AsmToken::Comma)) {
4111 Error(Parser.getTok().getLoc(), "too few operands");
4112 return MatchOperand_ParseFail;
4113 }
4114 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004115 if (Parser.getTok().isNot(AsmToken::Hash) &&
4116 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004117 Error(Parser.getTok().getLoc(), "'#' expected");
4118 return MatchOperand_ParseFail;
4119 }
4120 Parser.Lex(); // Eat hash token.
4121
4122 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004123 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004124 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004125 Error(E, "malformed immediate expression");
4126 return MatchOperand_ParseFail;
4127 }
4128 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4129 if (!CE) {
4130 Error(E, "'width' operand must be an immediate");
4131 return MatchOperand_ParseFail;
4132 }
4133
4134 int64_t Width = CE->getValue();
4135 // The LSB must be in the range [1,32-lsb]
4136 if (Width < 1 || Width > 32 - LSB) {
4137 Error(E, "'width' operand must be in the range [1,32-lsb]");
4138 return MatchOperand_ParseFail;
4139 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004140
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004141 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004142
4143 return MatchOperand_Success;
4144}
4145
Jim Grosbachd3595712011-08-03 23:50:40 +00004146ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4147parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4148 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004149 // postidx_reg := '+' register {, shift}
4150 // | '-' register {, shift}
4151 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004152
4153 // This method must return MatchOperand_NoMatch without consuming any tokens
4154 // in the case where there is no match, as other alternatives take other
4155 // parse methods.
4156 AsmToken Tok = Parser.getTok();
4157 SMLoc S = Tok.getLoc();
4158 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004159 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004160 if (Tok.is(AsmToken::Plus)) {
4161 Parser.Lex(); // Eat the '+' token.
4162 haveEaten = true;
4163 } else if (Tok.is(AsmToken::Minus)) {
4164 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004165 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004166 haveEaten = true;
4167 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004168
4169 SMLoc E = Parser.getTok().getEndLoc();
4170 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004171 if (Reg == -1) {
4172 if (!haveEaten)
4173 return MatchOperand_NoMatch;
4174 Error(Parser.getTok().getLoc(), "register expected");
4175 return MatchOperand_ParseFail;
4176 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004177
Jim Grosbachc320c852011-08-05 21:28:30 +00004178 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4179 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004180 if (Parser.getTok().is(AsmToken::Comma)) {
4181 Parser.Lex(); // Eat the ','.
4182 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4183 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004184
4185 // FIXME: Only approximates end...may include intervening whitespace.
4186 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004187 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004188
4189 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4190 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004191
4192 return MatchOperand_Success;
4193}
4194
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004195ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4196parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4197 // Check for a post-index addressing register operand. Specifically:
4198 // am3offset := '+' register
4199 // | '-' register
4200 // | register
4201 // | # imm
4202 // | # + imm
4203 // | # - imm
4204
4205 // This method must return MatchOperand_NoMatch without consuming any tokens
4206 // in the case where there is no match, as other alternatives take other
4207 // parse methods.
4208 AsmToken Tok = Parser.getTok();
4209 SMLoc S = Tok.getLoc();
4210
4211 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004212 if (Parser.getTok().is(AsmToken::Hash) ||
4213 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004214 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004215 // Explicitly look for a '-', as we need to encode negative zero
4216 // differently.
4217 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4218 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004219 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004220 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004221 return MatchOperand_ParseFail;
4222 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4223 if (!CE) {
4224 Error(S, "constant expression expected");
4225 return MatchOperand_ParseFail;
4226 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004227 // Negative zero is encoded as the flag value INT32_MIN.
4228 int32_t Val = CE->getValue();
4229 if (isNegative && Val == 0)
4230 Val = INT32_MIN;
4231
4232 Operands.push_back(
4233 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4234
4235 return MatchOperand_Success;
4236 }
4237
4238
4239 bool haveEaten = false;
4240 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004241 if (Tok.is(AsmToken::Plus)) {
4242 Parser.Lex(); // Eat the '+' token.
4243 haveEaten = true;
4244 } else if (Tok.is(AsmToken::Minus)) {
4245 Parser.Lex(); // Eat the '-' token.
4246 isAdd = false;
4247 haveEaten = true;
4248 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004249
4250 Tok = Parser.getTok();
4251 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004252 if (Reg == -1) {
4253 if (!haveEaten)
4254 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004255 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004256 return MatchOperand_ParseFail;
4257 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004258
4259 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004260 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004261
4262 return MatchOperand_Success;
4263}
4264
Tim Northovereb5e4d52013-07-22 09:06:12 +00004265/// Convert parsed operands to MCInst. Needed here because this instruction
4266/// only has two register operands, but multiplication is commutative so
4267/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004268void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004269cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004270 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004271 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4272 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004273 // If we have a three-operand form, make sure to set Rn to be the operand
4274 // that isn't the same as Rd.
4275 unsigned RegOp = 4;
4276 if (Operands.size() == 6 &&
4277 ((ARMOperand*)Operands[4])->getReg() ==
4278 ((ARMOperand*)Operands[3])->getReg())
4279 RegOp = 5;
4280 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4281 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004282 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004283}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004284
Mihai Popaad18d3c2013-08-09 10:38:32 +00004285void ARMAsmParser::
4286cvtThumbBranches(MCInst &Inst,
4287 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4288 int CondOp = -1, ImmOp = -1;
4289 switch(Inst.getOpcode()) {
4290 case ARM::tB:
4291 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4292
4293 case ARM::t2B:
4294 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4295
4296 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4297 }
4298 // first decide whether or not the branch should be conditional
4299 // by looking at it's location relative to an IT block
4300 if(inITBlock()) {
4301 // inside an IT block we cannot have any conditional branches. any
4302 // such instructions needs to be converted to unconditional form
4303 switch(Inst.getOpcode()) {
4304 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4305 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4306 }
4307 } else {
4308 // outside IT blocks we can only have unconditional branches with AL
4309 // condition code or conditional branches with non-AL condition code
4310 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4311 switch(Inst.getOpcode()) {
4312 case ARM::tB:
4313 case ARM::tBcc:
4314 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4315 break;
4316 case ARM::t2B:
4317 case ARM::t2Bcc:
4318 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4319 break;
4320 }
4321 }
4322
4323 // now decide on encoding size based on branch target range
4324 switch(Inst.getOpcode()) {
4325 // classify tB as either t2B or t1B based on range of immediate operand
4326 case ARM::tB: {
4327 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4328 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4329 Inst.setOpcode(ARM::t2B);
4330 break;
4331 }
4332 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4333 case ARM::tBcc: {
4334 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4335 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4336 Inst.setOpcode(ARM::t2Bcc);
4337 break;
4338 }
4339 }
4340 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4341 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4342}
4343
Bill Wendlinge18980a2010-11-06 22:36:58 +00004344/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004345/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004346bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004347parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004348 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004349 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004350 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004351 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004352 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004353
Sean Callanan936b0d32010-01-19 21:44:56 +00004354 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004355 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004356 if (BaseRegNum == -1)
4357 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004358
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004359 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004360 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004361 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4362 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004363 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004364
Jim Grosbachd3595712011-08-03 23:50:40 +00004365 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004366 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004367 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004368
Jim Grosbachd3595712011-08-03 23:50:40 +00004369 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004370 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004371
Jim Grosbach40700e02011-09-19 18:42:21 +00004372 // If there's a pre-indexing writeback marker, '!', just add it as a token
4373 // operand. It's rather odd, but syntactically valid.
4374 if (Parser.getTok().is(AsmToken::Exclaim)) {
4375 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4376 Parser.Lex(); // Eat the '!'.
4377 }
4378
Jim Grosbachd3595712011-08-03 23:50:40 +00004379 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004380 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004381
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004382 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4383 "Lost colon or comma in memory operand?!");
4384 if (Tok.is(AsmToken::Comma)) {
4385 Parser.Lex(); // Eat the comma.
4386 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004387
Jim Grosbacha95ec992011-10-11 17:29:55 +00004388 // If we have a ':', it's an alignment specifier.
4389 if (Parser.getTok().is(AsmToken::Colon)) {
4390 Parser.Lex(); // Eat the ':'.
4391 E = Parser.getTok().getLoc();
4392
4393 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004394 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004395 return true;
4396
4397 // The expression has to be a constant. Memory references with relocations
4398 // don't come through here, as they use the <label> forms of the relevant
4399 // instructions.
4400 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4401 if (!CE)
4402 return Error (E, "constant expression expected");
4403
4404 unsigned Align = 0;
4405 switch (CE->getValue()) {
4406 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004407 return Error(E,
4408 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4409 case 16: Align = 2; break;
4410 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004411 case 64: Align = 8; break;
4412 case 128: Align = 16; break;
4413 case 256: Align = 32; break;
4414 }
4415
4416 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004417 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004418 return Error(Parser.getTok().getLoc(), "']' expected");
4419 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004420 Parser.Lex(); // Eat right bracket token.
4421
4422 // Don't worry about range checking the value here. That's handled by
4423 // the is*() predicates.
4424 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4425 ARM_AM::no_shift, 0, Align,
4426 false, S, E));
4427
4428 // If there's a pre-indexing writeback marker, '!', just add it as a token
4429 // operand.
4430 if (Parser.getTok().is(AsmToken::Exclaim)) {
4431 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4432 Parser.Lex(); // Eat the '!'.
4433 }
4434
4435 return false;
4436 }
4437
4438 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004439 // offset. Be friendly and also accept a plain integer (without a leading
4440 // hash) for gas compatibility.
4441 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004442 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004443 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004444 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004445 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004446 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004447
Owen Anderson967674d2011-08-29 19:36:44 +00004448 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004449 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004450 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004451 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004452
4453 // The expression has to be a constant. Memory references with relocations
4454 // don't come through here, as they use the <label> forms of the relevant
4455 // instructions.
4456 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4457 if (!CE)
4458 return Error (E, "constant expression expected");
4459
Owen Anderson967674d2011-08-29 19:36:44 +00004460 // If the constant was #-0, represent it as INT32_MIN.
4461 int32_t Val = CE->getValue();
4462 if (isNegative && Val == 0)
4463 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4464
Jim Grosbachd3595712011-08-03 23:50:40 +00004465 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004466 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004467 return Error(Parser.getTok().getLoc(), "']' expected");
4468 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004469 Parser.Lex(); // Eat right bracket token.
4470
4471 // Don't worry about range checking the value here. That's handled by
4472 // the is*() predicates.
4473 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004474 ARM_AM::no_shift, 0, 0,
4475 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004476
4477 // If there's a pre-indexing writeback marker, '!', just add it as a token
4478 // operand.
4479 if (Parser.getTok().is(AsmToken::Exclaim)) {
4480 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4481 Parser.Lex(); // Eat the '!'.
4482 }
4483
4484 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004485 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004486
4487 // The register offset is optionally preceded by a '+' or '-'
4488 bool isNegative = false;
4489 if (Parser.getTok().is(AsmToken::Minus)) {
4490 isNegative = true;
4491 Parser.Lex(); // Eat the '-'.
4492 } else if (Parser.getTok().is(AsmToken::Plus)) {
4493 // Nothing to do.
4494 Parser.Lex(); // Eat the '+'.
4495 }
4496
4497 E = Parser.getTok().getLoc();
4498 int OffsetRegNum = tryParseRegister();
4499 if (OffsetRegNum == -1)
4500 return Error(E, "register expected");
4501
4502 // If there's a shift operator, handle it.
4503 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004504 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004505 if (Parser.getTok().is(AsmToken::Comma)) {
4506 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004507 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004508 return true;
4509 }
4510
4511 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004512 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004513 return Error(Parser.getTok().getLoc(), "']' expected");
4514 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004515 Parser.Lex(); // Eat right bracket token.
4516
4517 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004518 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004519 S, E));
4520
Jim Grosbachc320c852011-08-05 21:28:30 +00004521 // If there's a pre-indexing writeback marker, '!', just add it as a token
4522 // operand.
4523 if (Parser.getTok().is(AsmToken::Exclaim)) {
4524 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4525 Parser.Lex(); // Eat the '!'.
4526 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004527
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004528 return false;
4529}
4530
Jim Grosbachd3595712011-08-03 23:50:40 +00004531/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004532/// ( lsl | lsr | asr | ror ) , # shift_amount
4533/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004534/// return true if it parses a shift otherwise it returns false.
4535bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4536 unsigned &Amount) {
4537 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004538 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004539 if (Tok.isNot(AsmToken::Identifier))
4540 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004541 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004542 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4543 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004544 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004545 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004546 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004547 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004548 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004549 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004550 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004551 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004552 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004553 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004554 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004555 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004556
Jim Grosbachd3595712011-08-03 23:50:40 +00004557 // rrx stands alone.
4558 Amount = 0;
4559 if (St != ARM_AM::rrx) {
4560 Loc = Parser.getTok().getLoc();
4561 // A '#' and a shift amount.
4562 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004563 if (HashTok.isNot(AsmToken::Hash) &&
4564 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004565 return Error(HashTok.getLoc(), "'#' expected");
4566 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004567
Jim Grosbachd3595712011-08-03 23:50:40 +00004568 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004569 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004570 return true;
4571 // Range check the immediate.
4572 // lsl, ror: 0 <= imm <= 31
4573 // lsr, asr: 0 <= imm <= 32
4574 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4575 if (!CE)
4576 return Error(Loc, "shift amount must be an immediate");
4577 int64_t Imm = CE->getValue();
4578 if (Imm < 0 ||
4579 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4580 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4581 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004582 // If <ShiftTy> #0, turn it into a no_shift.
4583 if (Imm == 0)
4584 St = ARM_AM::lsl;
4585 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4586 if (Imm == 32)
4587 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004588 Amount = Imm;
4589 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004590
4591 return false;
4592}
4593
Jim Grosbache7fbce72011-10-03 23:38:36 +00004594/// parseFPImm - A floating point immediate expression operand.
4595ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4596parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004597 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004598 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004599 // integer only.
4600 //
4601 // This routine still creates a generic Immediate operand, containing
4602 // a bitcast of the 64-bit floating point value. The various operands
4603 // that accept floats can check whether the value is valid for them
4604 // via the standard is*() predicates.
4605
Jim Grosbache7fbce72011-10-03 23:38:36 +00004606 SMLoc S = Parser.getTok().getLoc();
4607
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004608 if (Parser.getTok().isNot(AsmToken::Hash) &&
4609 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004610 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004611
4612 // Disambiguate the VMOV forms that can accept an FP immediate.
4613 // vmov.f32 <sreg>, #imm
4614 // vmov.f64 <dreg>, #imm
4615 // vmov.f32 <dreg>, #imm @ vector f32x2
4616 // vmov.f32 <qreg>, #imm @ vector f32x4
4617 //
4618 // There are also the NEON VMOV instructions which expect an
4619 // integer constant. Make sure we don't try to parse an FPImm
4620 // for these:
4621 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4622 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
David Peixottoa872e0e2014-01-07 18:19:23 +00004623 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" ||
4624 TyOp->getToken() == ".f64");
4625 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]);
4626 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" ||
4627 Mnemonic->getToken() == "fconsts");
4628 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004629 return MatchOperand_NoMatch;
4630
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004631 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004632
4633 // Handle negation, as that still comes through as a separate token.
4634 bool isNegative = false;
4635 if (Parser.getTok().is(AsmToken::Minus)) {
4636 isNegative = true;
4637 Parser.Lex();
4638 }
4639 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004640 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004641 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004642 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004643 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4644 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004645 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004646 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004647 Operands.push_back(ARMOperand::CreateImm(
4648 MCConstantExpr::Create(IntVal, getContext()),
4649 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004650 return MatchOperand_Success;
4651 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004652 // Also handle plain integers. Instructions which allow floating point
4653 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004654 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004655 int64_t Val = Tok.getIntVal();
4656 Parser.Lex(); // Eat the token.
4657 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004658 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004659 return MatchOperand_ParseFail;
4660 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004661 float RealVal = ARM_AM::getFPImmFloat(Val);
4662 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4663
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004664 Operands.push_back(ARMOperand::CreateImm(
4665 MCConstantExpr::Create(Val, getContext()), S,
4666 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004667 return MatchOperand_Success;
4668 }
4669
Jim Grosbach235c8d22012-01-19 02:47:30 +00004670 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004671 return MatchOperand_ParseFail;
4672}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004673
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004674/// Parse a arm instruction operand. For now this parses the operand regardless
4675/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004676bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004677 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004678 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004679
4680 // Check if the current operand has a custom associated parser, if so, try to
4681 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004682 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4683 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004684 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004685 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4686 // there was a match, but an error occurred, in which case, just return that
4687 // the operand parsing failed.
4688 if (ResTy == MatchOperand_ParseFail)
4689 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004690
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004691 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004692 default:
4693 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004694 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004695 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004696 // If we've seen a branch mnemonic, the next operand must be a label. This
4697 // is true even if the label is a register name. So "br r1" means branch to
4698 // label "r1".
4699 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4700 if (!ExpectLabel) {
4701 if (!tryParseRegisterWithWriteBack(Operands))
4702 return false;
4703 int Res = tryParseShiftRegister(Operands);
4704 if (Res == 0) // success
4705 return false;
4706 else if (Res == -1) // irrecoverable error
4707 return true;
4708 // If this is VMRS, check for the apsr_nzcv operand.
4709 if (Mnemonic == "vmrs" &&
4710 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4711 S = Parser.getTok().getLoc();
4712 Parser.Lex();
4713 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4714 return false;
4715 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004716 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004717
4718 // Fall though for the Identifier case that is not a register or a
4719 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004720 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004721 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004722 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004723 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004724 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004725 // This was not a register so parse other operands that start with an
4726 // identifier (like labels) as expressions and create them as immediates.
4727 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004728 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004729 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004730 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004731 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004732 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4733 return false;
4734 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004735 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004736 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004737 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004738 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004739 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004740 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004741 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004742 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004743 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004744
4745 if (Parser.getTok().isNot(AsmToken::Colon)) {
4746 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4747 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004748 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004749 return true;
4750 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4751 if (CE) {
4752 int32_t Val = CE->getValue();
4753 if (isNegative && Val == 0)
4754 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4755 }
4756 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4757 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004758
4759 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004760 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004761 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4762 if (Parser.getTok().is(AsmToken::Exclaim)) {
4763 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4764 Parser.getTok().getLoc()));
4765 Parser.Lex(); // Eat exclaim token
4766 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004767 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004768 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004769 // w/ a ':' after the '#', it's just like a plain ':'.
4770 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004771 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004772 case AsmToken::Colon: {
4773 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004774 // FIXME: Check it's an expression prefix,
4775 // e.g. (FOO - :lower16:BAR) isn't legal.
4776 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004777 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004778 return true;
4779
Evan Cheng965b3c72011-01-13 07:58:56 +00004780 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004781 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004782 return true;
4783
Evan Cheng965b3c72011-01-13 07:58:56 +00004784 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004785 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004786 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004787 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004788 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004789 }
David Peixottoe407d092013-12-19 18:12:36 +00004790 case AsmToken::Equal: {
4791 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4792 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4793
4794 const MCSection *Section =
4795 getParser().getStreamer().getCurrentSection().first;
4796 assert(Section);
4797 Parser.Lex(); // Eat '='
4798 const MCExpr *SubExprVal;
4799 if (getParser().parseExpression(SubExprVal))
4800 return true;
4801 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4802
4803 const MCExpr *CPLoc =
4804 getOrCreateConstantPool(Section).addEntry(SubExprVal, getContext());
4805 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4806 return false;
4807 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004808 }
4809}
4810
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004811// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004812// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004813bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004814 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004815
4816 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004817 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004818 Parser.Lex(); // Eat ':'
4819
4820 if (getLexer().isNot(AsmToken::Identifier)) {
4821 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4822 return true;
4823 }
4824
4825 StringRef IDVal = Parser.getTok().getIdentifier();
4826 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004827 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004828 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004829 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004830 } else {
4831 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4832 return true;
4833 }
4834 Parser.Lex();
4835
4836 if (getLexer().isNot(AsmToken::Colon)) {
4837 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4838 return true;
4839 }
4840 Parser.Lex(); // Eat the last ':'
4841 return false;
4842}
4843
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004844/// \brief Given a mnemonic, split out possible predication code and carry
4845/// setting letters to form a canonical mnemonic and flags.
4846//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004847// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004848// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004849StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004850 unsigned &PredicationCode,
4851 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004852 unsigned &ProcessorIMod,
4853 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004854 PredicationCode = ARMCC::AL;
4855 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004856 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004857
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004858 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004859 //
4860 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004861 if ((Mnemonic == "movs" && isThumb()) ||
4862 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4863 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4864 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4865 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004866 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004867 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4868 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004869 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004870 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004871 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4872 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4873 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004874 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004875
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004876 // First, split out any predication code. Ignore mnemonics we know aren't
4877 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004878 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004879 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004880 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004881 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004882 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4883 .Case("eq", ARMCC::EQ)
4884 .Case("ne", ARMCC::NE)
4885 .Case("hs", ARMCC::HS)
4886 .Case("cs", ARMCC::HS)
4887 .Case("lo", ARMCC::LO)
4888 .Case("cc", ARMCC::LO)
4889 .Case("mi", ARMCC::MI)
4890 .Case("pl", ARMCC::PL)
4891 .Case("vs", ARMCC::VS)
4892 .Case("vc", ARMCC::VC)
4893 .Case("hi", ARMCC::HI)
4894 .Case("ls", ARMCC::LS)
4895 .Case("ge", ARMCC::GE)
4896 .Case("lt", ARMCC::LT)
4897 .Case("gt", ARMCC::GT)
4898 .Case("le", ARMCC::LE)
4899 .Case("al", ARMCC::AL)
4900 .Default(~0U);
4901 if (CC != ~0U) {
4902 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4903 PredicationCode = CC;
4904 }
Bill Wendling193961b2010-10-29 23:50:21 +00004905 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004906
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004907 // Next, determine if we have a carry setting bit. We explicitly ignore all
4908 // the instructions we know end in 's'.
4909 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004910 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004911 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4912 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4913 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004914 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004915 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004916 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004917 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00004918 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004919 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004920 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4921 CarrySetting = true;
4922 }
4923
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004924 // The "cps" instruction can have a interrupt mode operand which is glued into
4925 // the mnemonic. Check if this is the case, split it and parse the imod op
4926 if (Mnemonic.startswith("cps")) {
4927 // Split out any imod code.
4928 unsigned IMod =
4929 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4930 .Case("ie", ARM_PROC::IE)
4931 .Case("id", ARM_PROC::ID)
4932 .Default(~0U);
4933 if (IMod != ~0U) {
4934 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4935 ProcessorIMod = IMod;
4936 }
4937 }
4938
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004939 // The "it" instruction has the condition mask on the end of the mnemonic.
4940 if (Mnemonic.startswith("it")) {
4941 ITMask = Mnemonic.slice(2, Mnemonic.size());
4942 Mnemonic = Mnemonic.slice(0, 2);
4943 }
4944
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004945 return Mnemonic;
4946}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004947
4948/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4949/// inclusion of carry set or predication code operands.
4950//
4951// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004952void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004953getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4954 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004955 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4956 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004957 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004958 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004959 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004960 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004961 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004962 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004963 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004964 Mnemonic == "mla" || Mnemonic == "smlal" ||
4965 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004966 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004967 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004968 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004969
Tim Northover2c45a382013-06-26 16:52:40 +00004970 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4971 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004972 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004973 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4974 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004975 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
4976 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00004977 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
4978 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
4979 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00004980 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004981 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00004982 } else if (!isThumb()) {
4983 // Some instructions are only predicable in Thumb mode
4984 CanAcceptPredicationCode
4985 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
4986 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
4987 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
4988 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
4989 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
4990 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
4991 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
4992 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00004993 if (hasV6MOps())
4994 CanAcceptPredicationCode = Mnemonic != "movs";
4995 else
4996 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00004997 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004998 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004999}
5000
Jim Grosbach7283da92011-08-16 21:12:37 +00005001bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
5002 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005003 // FIXME: This is all horribly hacky. We really need a better way to deal
5004 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005005
5006 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5007 // another does not. Specifically, the MOVW instruction does not. So we
5008 // special case it here and remove the defaulted (non-setting) cc_out
5009 // operand if that's the instruction we're trying to match.
5010 //
5011 // We do this as post-processing of the explicit operands rather than just
5012 // conditionally adding the cc_out in the first place because we need
5013 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005014 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00005015 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
5016 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
5017 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5018 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005019
5020 // Register-register 'add' for thumb does not have a cc_out operand
5021 // when there are only two register operands.
5022 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
5023 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5024 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5025 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5026 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005027 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005028 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5029 // have to check the immediate range here since Thumb2 has a variant
5030 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005031 if (((isThumb() && Mnemonic == "add") ||
5032 (isThumbTwo() && Mnemonic == "sub")) &&
5033 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005034 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5035 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5036 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005037 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005038 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005039 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005040 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005041 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5042 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005043 // selecting via the generic "add" mnemonic, so to know that we
5044 // should remove the cc_out operand, we have to explicitly check that
5045 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005046 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
5047 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005048 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5049 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5050 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5051 // Nest conditions rather than one big 'if' statement for readability.
5052 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005053 // If both registers are low, we're in an IT block, and the immediate is
5054 // in range, we should use encoding T1 instead, which has a cc_out.
5055 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005056 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005057 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5058 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5059 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005060 // Check against T3. If the second register is the PC, this is an
5061 // alternate form of ADR, which uses encoding T4, so check for that too.
5062 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5063 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5064 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005065
5066 // Otherwise, we use encoding T4, which does not have a cc_out
5067 // operand.
5068 return true;
5069 }
5070
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005071 // The thumb2 multiply instruction doesn't have a CCOut register, so
5072 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5073 // use the 16-bit encoding or not.
5074 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5075 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5076 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5077 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5078 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5079 // If the registers aren't low regs, the destination reg isn't the
5080 // same as one of the source regs, or the cc_out operand is zero
5081 // outside of an IT block, we have to use the 32-bit encoding, so
5082 // remove the cc_out operand.
5083 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5084 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005085 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005086 !inITBlock() ||
5087 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5088 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5089 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5090 static_cast<ARMOperand*>(Operands[4])->getReg())))
5091 return true;
5092
Jim Grosbachefa7e952011-11-15 19:55:16 +00005093 // Also check the 'mul' syntax variant that doesn't specify an explicit
5094 // destination register.
5095 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5096 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5097 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5098 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5099 // If the registers aren't low regs or the cc_out operand is zero
5100 // outside of an IT block, we have to use the 32-bit encoding, so
5101 // remove the cc_out operand.
5102 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5103 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5104 !inITBlock()))
5105 return true;
5106
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005107
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005108
Jim Grosbach4b701af2011-08-24 21:42:27 +00005109 // Register-register 'add/sub' for thumb does not have a cc_out operand
5110 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5111 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5112 // right, this will result in better diagnostics (which operand is off)
5113 // anyway.
5114 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5115 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005116 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5117 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005118 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5119 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5120 (Operands.size() == 6 &&
5121 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005122 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005123
Jim Grosbach7283da92011-08-16 21:12:37 +00005124 return false;
5125}
5126
Joey Goulye8602552013-07-19 16:34:16 +00005127bool ARMAsmParser::shouldOmitPredicateOperand(
5128 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5129 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5130 unsigned RegIdx = 3;
5131 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5132 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5133 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5134 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5135 RegIdx = 4;
5136
5137 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5138 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5139 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5140 ARMMCRegisterClasses[ARM::QPRRegClassID]
5141 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5142 return true;
5143 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005144 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005145}
5146
Jim Grosbach12952fe2011-11-11 23:08:10 +00005147static bool isDataTypeToken(StringRef Tok) {
5148 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5149 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5150 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5151 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5152 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5153 Tok == ".f" || Tok == ".d";
5154}
5155
5156// FIXME: This bit should probably be handled via an explicit match class
5157// in the .td files that matches the suffix instead of having it be
5158// a literal string token the way it is now.
5159static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5160 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5161}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005162static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5163 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005164
5165static bool RequiresVFPRegListValidation(StringRef Inst,
5166 bool &AcceptSinglePrecisionOnly,
5167 bool &AcceptDoublePrecisionOnly) {
5168 if (Inst.size() < 7)
5169 return false;
5170
5171 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5172 StringRef AddressingMode = Inst.substr(4, 2);
5173 if (AddressingMode == "ia" || AddressingMode == "db" ||
5174 AddressingMode == "ea" || AddressingMode == "fd") {
5175 AcceptSinglePrecisionOnly = Inst[6] == 's';
5176 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5177 return true;
5178 }
5179 }
5180
5181 return false;
5182}
5183
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005184/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005185bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5186 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005187 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005188 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005189 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005190 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005191 bool AcceptDoublePrecisionOnly;
5192 RequireVFPRegisterListCheck =
5193 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5194 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005195
Jim Grosbach8be2f652011-12-09 23:34:09 +00005196 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005197 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005198 // The generic tblgen'erated code does this later, at the start of
5199 // MatchInstructionImpl(), but that's too late for aliases that include
5200 // any sort of suffix.
5201 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005202 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5203 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005204
Jim Grosbachab5830e2011-12-14 02:16:11 +00005205 // First check for the ARM-specific .req directive.
5206 if (Parser.getTok().is(AsmToken::Identifier) &&
5207 Parser.getTok().getIdentifier() == ".req") {
5208 parseDirectiveReq(Name, NameLoc);
5209 // We always return 'error' for this, as we're done with this
5210 // statement and don't need to match the 'instruction."
5211 return true;
5212 }
5213
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005214 // Create the leading tokens for the mnemonic, split by '.' characters.
5215 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005216 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005217
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005218 // Split out the predication code and carry setting flag from the mnemonic.
5219 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005220 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005221 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005222 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005223 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005224 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005225
Jim Grosbach1c171b12011-08-25 17:23:55 +00005226 // In Thumb1, only the branch (B) instruction can be predicated.
5227 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005228 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005229 return Error(NameLoc, "conditional execution not supported in Thumb1");
5230 }
5231
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005232 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5233
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005234 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5235 // is the mask as it will be for the IT encoding if the conditional
5236 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5237 // where the conditional bit0 is zero, the instruction post-processing
5238 // will adjust the mask accordingly.
5239 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005240 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5241 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005242 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005243 return Error(Loc, "too many conditions on IT instruction");
5244 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005245 unsigned Mask = 8;
5246 for (unsigned i = ITMask.size(); i != 0; --i) {
5247 char pos = ITMask[i - 1];
5248 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005249 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005250 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005251 }
5252 Mask >>= 1;
5253 if (ITMask[i - 1] == 't')
5254 Mask |= 8;
5255 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005256 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005257 }
5258
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005259 // FIXME: This is all a pretty gross hack. We should automatically handle
5260 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005261
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005262 // Next, add the CCOut and ConditionCode operands, if needed.
5263 //
5264 // For mnemonics which can ever incorporate a carry setting bit or predication
5265 // code, our matching model involves us always generating CCOut and
5266 // ConditionCode operands to match the mnemonic "as written" and then we let
5267 // the matcher deal with finding the right instruction or generating an
5268 // appropriate error.
5269 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005270 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005271
Jim Grosbach03a8a162011-07-14 22:04:21 +00005272 // If we had a carry-set on an instruction that can't do that, issue an
5273 // error.
5274 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005275 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005276 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005277 "' can not set flags, but 's' suffix specified");
5278 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005279 // If we had a predication code on an instruction that can't do that, issue an
5280 // error.
5281 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005282 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005283 return Error(NameLoc, "instruction '" + Mnemonic +
5284 "' is not predicable, but condition code specified");
5285 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005286
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005287 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005288 if (CanAcceptCarrySet) {
5289 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005290 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005291 Loc));
5292 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005293
5294 // Add the predication code operand, if necessary.
5295 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005296 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5297 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005298 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005299 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005300 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005301
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005302 // Add the processor imod operand, if necessary.
5303 if (ProcessorIMod) {
5304 Operands.push_back(ARMOperand::CreateImm(
5305 MCConstantExpr::Create(ProcessorIMod, getContext()),
5306 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005307 }
5308
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005309 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005310 while (Next != StringRef::npos) {
5311 Start = Next;
5312 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005313 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005314
Jim Grosbach12952fe2011-11-11 23:08:10 +00005315 // Some NEON instructions have an optional datatype suffix that is
5316 // completely ignored. Check for that.
5317 if (isDataTypeToken(ExtraToken) &&
5318 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5319 continue;
5320
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005321 // For for ARM mode generate an error if the .n qualifier is used.
5322 if (ExtraToken == ".n" && !isThumb()) {
5323 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5324 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5325 "arm mode");
5326 }
5327
5328 // The .n qualifier is always discarded as that is what the tables
5329 // and matcher expect. In ARM mode the .w qualifier has no effect,
5330 // so discard it to avoid errors that can be caused by the matcher.
5331 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005332 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5333 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5334 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005335 }
5336
5337 // Read the remaining operands.
5338 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005339 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005340 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005341 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005342 return true;
5343 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005344
5345 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005346 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005347
5348 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005349 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005350 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005351 return true;
5352 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005353 }
5354 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005355
Chris Lattnera2a9d162010-09-11 16:18:25 +00005356 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005357 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005358 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005359 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005360 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005361
Chris Lattner91689c12010-09-08 05:10:46 +00005362 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005363
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005364 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005365 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005366 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5367 return Error(Op->getStartLoc(),
5368 "VFP/Neon single precision register expected");
5369 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5370 return Error(Op->getStartLoc(),
5371 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005372 }
5373
Jim Grosbach7283da92011-08-16 21:12:37 +00005374 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5375 // do and don't have a cc_out optional-def operand. With some spot-checks
5376 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005377 // parse and adjust accordingly before actually matching. We shouldn't ever
5378 // try to remove a cc_out operand that was explicitly set on the the
5379 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5380 // table driven matcher doesn't fit well with the ARM instruction set.
5381 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005382 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5383 Operands.erase(Operands.begin() + 1);
5384 delete Op;
5385 }
5386
Joey Goulye8602552013-07-19 16:34:16 +00005387 // Some instructions have the same mnemonic, but don't always
5388 // have a predicate. Distinguish them here and delete the
5389 // predicate if needed.
5390 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5391 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5392 Operands.erase(Operands.begin() + 1);
5393 delete Op;
5394 }
5395
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005396 // ARM mode 'blx' need special handling, as the register operand version
5397 // is predicable, but the label operand version is not. So, we can't rely
5398 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005399 // a k_CondCode operand in the list. If we're trying to match the label
5400 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005401 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5402 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5403 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5404 Operands.erase(Operands.begin() + 1);
5405 delete Op;
5406 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005407
Weiming Zhao8f56f882012-11-16 21:55:34 +00005408 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5409 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5410 // a single GPRPair reg operand is used in the .td file to replace the two
5411 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5412 // expressed as a GPRPair, so we have to manually merge them.
5413 // FIXME: We would really like to be able to tablegen'erate this.
5414 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005415 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5416 Mnemonic == "stlexd")) {
5417 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005418 unsigned Idx = isLoad ? 2 : 3;
5419 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5420 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5421
5422 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5423 // Adjust only if Op1 and Op2 are GPRs.
5424 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5425 MRC.contains(Op2->getReg())) {
5426 unsigned Reg1 = Op1->getReg();
5427 unsigned Reg2 = Op2->getReg();
5428 unsigned Rt = MRI->getEncodingValue(Reg1);
5429 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5430
5431 // Rt2 must be Rt + 1 and Rt must be even.
5432 if (Rt + 1 != Rt2 || (Rt & 1)) {
5433 Error(Op2->getStartLoc(), isLoad ?
5434 "destination operands must be sequential" :
5435 "source operands must be sequential");
5436 return true;
5437 }
5438 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5439 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5440 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5441 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5442 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5443 delete Op1;
5444 delete Op2;
5445 }
5446 }
5447
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005448 // GNU Assembler extension (compatibility)
5449 if ((Mnemonic == "ldrd" || Mnemonic == "strd") && !isThumb() &&
5450 Operands.size() == 4) {
5451 ARMOperand *Op = static_cast<ARMOperand *>(Operands[2]);
5452 assert(Op->isReg() && "expected register argument");
5453 assert(MRI->getMatchingSuperReg(Op->getReg(), ARM::gsub_0,
5454 &MRI->getRegClass(ARM::GPRPairRegClassID))
5455 && "expected register pair");
5456 Operands.insert(Operands.begin() + 3,
5457 ARMOperand::CreateReg(Op->getReg() + 1, Op->getStartLoc(),
5458 Op->getEndLoc()));
5459 }
5460
Kevin Enderby78f95722013-07-31 21:05:30 +00005461 // FIXME: As said above, this is all a pretty gross hack. This instruction
5462 // does not fit with other "subs" and tblgen.
5463 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5464 // so the Mnemonic is the original name "subs" and delete the predicate
5465 // operand so it will match the table entry.
5466 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5467 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5468 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5469 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5470 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5471 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5472 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5473 Operands.erase(Operands.begin());
5474 delete Op0;
5475 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5476
5477 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5478 Operands.erase(Operands.begin() + 1);
5479 delete Op1;
5480 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005481 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005482}
5483
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005484// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005485
5486// return 'true' if register list contains non-low GPR registers,
5487// 'false' otherwise. If Reg is in the register list or is HiReg, set
5488// 'containsReg' to true.
5489static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5490 unsigned HiReg, bool &containsReg) {
5491 containsReg = false;
5492 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5493 unsigned OpReg = Inst.getOperand(i).getReg();
5494 if (OpReg == Reg)
5495 containsReg = true;
5496 // Anything other than a low register isn't legal here.
5497 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5498 return true;
5499 }
5500 return false;
5501}
5502
Jim Grosbacha31f2232011-09-07 18:05:34 +00005503// Check if the specified regisgter is in the register list of the inst,
5504// starting at the indicated operand number.
5505static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5506 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5507 unsigned OpReg = Inst.getOperand(i).getReg();
5508 if (OpReg == Reg)
5509 return true;
5510 }
5511 return false;
5512}
5513
Richard Barton8d519fe2013-09-05 14:14:19 +00005514// Return true if instruction has the interesting property of being
5515// allowed in IT blocks, but not being predicable.
5516static bool instIsBreakpoint(const MCInst &Inst) {
5517 return Inst.getOpcode() == ARM::tBKPT ||
5518 Inst.getOpcode() == ARM::BKPT ||
5519 Inst.getOpcode() == ARM::tHLT ||
5520 Inst.getOpcode() == ARM::HLT;
5521
5522}
5523
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005524// FIXME: We would really like to be able to tablegen'erate this.
5525bool ARMAsmParser::
5526validateInstruction(MCInst &Inst,
5527 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005528 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005529 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005530
Jim Grosbached16ec42011-08-29 22:24:09 +00005531 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005532 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005533 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005534 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005535 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005536 if (ITState.FirstCond)
5537 ITState.FirstCond = false;
5538 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005539 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005540 // The instruction must be predicable.
5541 if (!MCID.isPredicable())
5542 return Error(Loc, "instructions in IT block must be predicable");
5543 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005544 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005545 ARMCC::getOppositeCondition(ITState.Cond);
5546 if (Cond != ITCond) {
5547 // Find the condition code Operand to get its SMLoc information.
5548 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005549 for (unsigned I = 1; I < Operands.size(); ++I)
5550 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5551 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005552 return Error(CondLoc, "incorrect condition in IT block; got '" +
5553 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5554 "', but expected '" +
5555 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5556 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005557 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005558 } else if (isThumbTwo() && MCID.isPredicable() &&
5559 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005560 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5561 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005562 return Error(Loc, "predicated instructions must be in IT block");
5563
Tilmann Scheller255722b2013-09-30 16:11:48 +00005564 const unsigned Opcode = Inst.getOpcode();
5565 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005566 case ARM::LDRD:
5567 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005568 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005569 const unsigned RtReg = Inst.getOperand(0).getReg();
5570
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005571 // Rt can't be R14.
5572 if (RtReg == ARM::LR)
5573 return Error(Operands[3]->getStartLoc(),
5574 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005575
5576 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005577 // Rt must be even-numbered.
5578 if ((Rt & 1) == 1)
5579 return Error(Operands[3]->getStartLoc(),
5580 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005581
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005582 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005583 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005584 if (Rt2 != Rt + 1)
5585 return Error(Operands[3]->getStartLoc(),
5586 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005587
5588 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5589 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5590 // For addressing modes with writeback, the base register needs to be
5591 // different from the destination registers.
5592 if (Rn == Rt || Rn == Rt2)
5593 return Error(Operands[3]->getStartLoc(),
5594 "base register needs to be different from destination "
5595 "registers");
5596 }
5597
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005598 return false;
5599 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005600 case ARM::t2LDRDi8:
5601 case ARM::t2LDRD_PRE:
5602 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005603 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005604 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5605 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5606 if (Rt2 == Rt)
5607 return Error(Operands[3]->getStartLoc(),
5608 "destination operands can't be identical");
5609 return false;
5610 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005611 case ARM::STRD: {
5612 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005613 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5614 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005615 if (Rt2 != Rt + 1)
5616 return Error(Operands[3]->getStartLoc(),
5617 "source operands must be sequential");
5618 return false;
5619 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005620 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005621 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005622 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005623 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5624 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005625 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005626 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005627 "source operands must be sequential");
5628 return false;
5629 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005630 case ARM::SBFX:
5631 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005632 // Width must be in range [1, 32-lsb].
5633 unsigned LSB = Inst.getOperand(2).getImm();
5634 unsigned Widthm1 = Inst.getOperand(3).getImm();
5635 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005636 return Error(Operands[5]->getStartLoc(),
5637 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005638 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005639 }
Tim Northover08a86602013-10-22 19:00:39 +00005640 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005641 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005642 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005643 // most cases that are normally illegal for a Thumb1 LDM instruction.
5644 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005645 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005646 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005647 // in the register list.
5648 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005649 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005650 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5651 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005652 bool ListContainsBase;
5653 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5654 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005655 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005656 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005657 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005658 return Error(Operands[2]->getStartLoc(),
5659 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005660 // If we should not have writeback, there must not be a '!'. This is
5661 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005662 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005663 return Error(Operands[3]->getStartLoc(),
5664 "writeback operator '!' not allowed when base register "
5665 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005666
5667 break;
5668 }
Tim Northover08a86602013-10-22 19:00:39 +00005669 case ARM::LDMIA_UPD:
5670 case ARM::LDMDB_UPD:
5671 case ARM::LDMIB_UPD:
5672 case ARM::LDMDA_UPD:
5673 // ARM variants loading and updating the same register are only officially
5674 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5675 if (!hasV7Ops())
5676 break;
5677 // Fallthrough
5678 case ARM::t2LDMIA_UPD:
5679 case ARM::t2LDMDB_UPD:
5680 case ARM::t2STMIA_UPD:
5681 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005682 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005683 return Error(Operands.back()->getStartLoc(),
5684 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005685 break;
5686 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005687 case ARM::sysLDMIA_UPD:
5688 case ARM::sysLDMDA_UPD:
5689 case ARM::sysLDMDB_UPD:
5690 case ARM::sysLDMIB_UPD:
5691 if (!listContainsReg(Inst, 3, ARM::PC))
5692 return Error(Operands[4]->getStartLoc(),
5693 "writeback register only allowed on system LDM "
5694 "if PC in register-list");
5695 break;
5696 case ARM::sysSTMIA_UPD:
5697 case ARM::sysSTMDA_UPD:
5698 case ARM::sysSTMDB_UPD:
5699 case ARM::sysSTMIB_UPD:
5700 return Error(Operands[2]->getStartLoc(),
5701 "system STM cannot have writeback register");
5702 break;
Chad Rosier8513ffb2012-08-30 23:20:38 +00005703 case ARM::tMUL: {
5704 // The second source operand must be the same register as the destination
5705 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005706 //
5707 // In this case, we must directly check the parsed operands because the
5708 // cvtThumbMultiply() function is written in such a way that it guarantees
5709 // this first statement is always true for the new Inst. Essentially, the
5710 // destination is unconditionally copied into the second source operand
5711 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005712 if (Operands.size() == 6 &&
5713 (((ARMOperand*)Operands[3])->getReg() !=
5714 ((ARMOperand*)Operands[5])->getReg()) &&
5715 (((ARMOperand*)Operands[3])->getReg() !=
5716 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005717 return Error(Operands[3]->getStartLoc(),
5718 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005719 }
5720 break;
5721 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005722 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5723 // so only issue a diagnostic for thumb1. The instructions will be
5724 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005725 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005726 bool ListContainsBase;
5727 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005728 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005729 return Error(Operands[2]->getStartLoc(),
5730 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005731 break;
5732 }
5733 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005734 bool ListContainsBase;
5735 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005736 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005737 return Error(Operands[2]->getStartLoc(),
5738 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005739 break;
5740 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005741 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005742 bool ListContainsBase, InvalidLowList;
5743 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5744 0, ListContainsBase);
5745 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005746 return Error(Operands[4]->getStartLoc(),
5747 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005748
5749 // This would be converted to a 32-bit stm, but that's not valid if the
5750 // writeback register is in the list.
5751 if (InvalidLowList && ListContainsBase)
5752 return Error(Operands[4]->getStartLoc(),
5753 "writeback operator '!' not allowed when base register "
5754 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005755 break;
5756 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005757 case ARM::tADDrSP: {
5758 // If the non-SP source operand and the destination operand are not the
5759 // same, we need thumb2 (for the wide encoding), or we have an error.
5760 if (!isThumbTwo() &&
5761 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5762 return Error(Operands[4]->getStartLoc(),
5763 "source register must be the same as destination");
5764 }
5765 break;
5766 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005767 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005768 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005769 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5770 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005771 break;
5772 case ARM::t2B: {
5773 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005774 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5775 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005776 break;
5777 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005778 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005779 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005780 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5781 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005782 break;
5783 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005784 int Op = (Operands[2]->isImm()) ? 2 : 3;
5785 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5786 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005787 break;
5788 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005789 }
5790
5791 return false;
5792}
5793
Jim Grosbach1a747242012-01-23 23:45:44 +00005794static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005795 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005796 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005797 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005798 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5799 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5800 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5801 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5802 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5803 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5804 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5805 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5806 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005807
5808 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005809 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5810 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5811 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5812 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5813 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005814
Jim Grosbach1e946a42012-01-24 00:43:12 +00005815 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5816 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5817 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5818 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5819 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005820
Jim Grosbach1e946a42012-01-24 00:43:12 +00005821 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5822 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5823 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5824 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5825 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005826
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005827 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005828 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5829 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5830 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5831 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5832 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5833 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5834 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5835 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5836 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5837 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5838 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5839 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5840 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5841 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5842 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005843
Jim Grosbach1a747242012-01-23 23:45:44 +00005844 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005845 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5846 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5847 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5848 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5849 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5850 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5851 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5852 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5853 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5854 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5855 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5856 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5857 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5858 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5859 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5860 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5861 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5862 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005863
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005864 // VST4LN
5865 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5866 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5867 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5868 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5869 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5870 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5871 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5872 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5873 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5874 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5875 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5876 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5877 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5878 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5879 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5880
Jim Grosbachda70eac2012-01-24 00:58:13 +00005881 // VST4
5882 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5883 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5884 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5885 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5886 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5887 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5888 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5889 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5890 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5891 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5892 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5893 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5894 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5895 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5896 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5897 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5898 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5899 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005900 }
5901}
5902
Jim Grosbach1a747242012-01-23 23:45:44 +00005903static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005904 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005905 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005906 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005907 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5908 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5909 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5910 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5911 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5912 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5913 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5914 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5915 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005916
5917 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005918 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5919 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5920 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5921 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5922 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5923 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5924 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5925 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5926 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5927 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5928 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5929 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5930 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5931 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5932 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005933
Jim Grosbachb78403c2012-01-24 23:47:04 +00005934 // VLD3DUP
5935 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5936 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5937 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5938 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5939 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5940 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5941 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5942 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5943 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5944 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5945 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5946 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5947 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5948 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5949 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5950 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5951 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5952 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5953
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005954 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005955 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5956 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5957 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5958 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5959 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5960 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5961 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5962 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5963 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5964 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5965 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5966 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5967 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5968 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5969 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005970
5971 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005972 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5973 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5974 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5975 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5976 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5977 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5978 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5979 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5980 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5981 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5982 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5983 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5984 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5985 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5986 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5987 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5988 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5989 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00005990
Jim Grosbach14952a02012-01-24 18:37:25 +00005991 // VLD4LN
5992 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5993 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5994 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5995 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5996 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5997 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5998 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5999 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6000 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6001 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6002 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6003 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6004 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6005 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6006 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6007
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006008 // VLD4DUP
6009 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6010 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6011 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6012 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6013 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6014 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6015 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6016 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6017 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6018 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6019 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6020 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6021 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6022 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6023 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6024 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6025 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6026 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6027
Jim Grosbached561fc2012-01-24 00:43:17 +00006028 // VLD4
6029 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6030 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6031 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6032 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6033 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6034 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6035 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6036 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6037 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6038 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6039 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6040 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6041 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6042 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6043 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6044 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6045 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6046 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006047 }
6048}
6049
Jim Grosbachafad0532011-11-10 23:42:14 +00006050bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006051processInstruction(MCInst &Inst,
6052 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6053 switch (Inst.getOpcode()) {
Jim Grosbache974a6a2012-09-25 00:08:13 +00006054 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6055 case ARM::ADDri: {
6056 if (Inst.getOperand(1).getReg() != ARM::PC ||
6057 Inst.getOperand(5).getReg() != 0)
6058 return false;
6059 MCInst TmpInst;
6060 TmpInst.setOpcode(ARM::ADR);
6061 TmpInst.addOperand(Inst.getOperand(0));
6062 TmpInst.addOperand(Inst.getOperand(2));
6063 TmpInst.addOperand(Inst.getOperand(3));
6064 TmpInst.addOperand(Inst.getOperand(4));
6065 Inst = TmpInst;
6066 return true;
6067 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006068 // Aliases for alternate PC+imm syntax of LDR instructions.
6069 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006070 // Select the narrow version if the immediate will fit.
6071 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006072 Inst.getOperand(1).getImm() <= 0xff &&
6073 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6074 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006075 Inst.setOpcode(ARM::tLDRpci);
6076 else
6077 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006078 return true;
6079 case ARM::t2LDRBpcrel:
6080 Inst.setOpcode(ARM::t2LDRBpci);
6081 return true;
6082 case ARM::t2LDRHpcrel:
6083 Inst.setOpcode(ARM::t2LDRHpci);
6084 return true;
6085 case ARM::t2LDRSBpcrel:
6086 Inst.setOpcode(ARM::t2LDRSBpci);
6087 return true;
6088 case ARM::t2LDRSHpcrel:
6089 Inst.setOpcode(ARM::t2LDRSHpci);
6090 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006091 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006092 case ARM::VST1LNdWB_register_Asm_8:
6093 case ARM::VST1LNdWB_register_Asm_16:
6094 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006095 MCInst TmpInst;
6096 // Shuffle the operands around so the lane index operand is in the
6097 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006098 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006099 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006100 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6101 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6102 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6103 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6104 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6105 TmpInst.addOperand(Inst.getOperand(1)); // lane
6106 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6107 TmpInst.addOperand(Inst.getOperand(6));
6108 Inst = TmpInst;
6109 return true;
6110 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006111
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006112 case ARM::VST2LNdWB_register_Asm_8:
6113 case ARM::VST2LNdWB_register_Asm_16:
6114 case ARM::VST2LNdWB_register_Asm_32:
6115 case ARM::VST2LNqWB_register_Asm_16:
6116 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006117 MCInst TmpInst;
6118 // Shuffle the operands around so the lane index operand is in the
6119 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006120 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006121 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006122 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6123 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6124 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6125 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6126 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006127 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6128 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006129 TmpInst.addOperand(Inst.getOperand(1)); // lane
6130 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6131 TmpInst.addOperand(Inst.getOperand(6));
6132 Inst = TmpInst;
6133 return true;
6134 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006135
6136 case ARM::VST3LNdWB_register_Asm_8:
6137 case ARM::VST3LNdWB_register_Asm_16:
6138 case ARM::VST3LNdWB_register_Asm_32:
6139 case ARM::VST3LNqWB_register_Asm_16:
6140 case ARM::VST3LNqWB_register_Asm_32: {
6141 MCInst TmpInst;
6142 // Shuffle the operands around so the lane index operand is in the
6143 // right place.
6144 unsigned Spacing;
6145 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6146 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6147 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6148 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6149 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6150 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6151 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6152 Spacing));
6153 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6154 Spacing * 2));
6155 TmpInst.addOperand(Inst.getOperand(1)); // lane
6156 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6157 TmpInst.addOperand(Inst.getOperand(6));
6158 Inst = TmpInst;
6159 return true;
6160 }
6161
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006162 case ARM::VST4LNdWB_register_Asm_8:
6163 case ARM::VST4LNdWB_register_Asm_16:
6164 case ARM::VST4LNdWB_register_Asm_32:
6165 case ARM::VST4LNqWB_register_Asm_16:
6166 case ARM::VST4LNqWB_register_Asm_32: {
6167 MCInst TmpInst;
6168 // Shuffle the operands around so the lane index operand is in the
6169 // right place.
6170 unsigned Spacing;
6171 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6172 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6173 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6174 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6175 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6176 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6177 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6178 Spacing));
6179 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6180 Spacing * 2));
6181 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6182 Spacing * 3));
6183 TmpInst.addOperand(Inst.getOperand(1)); // lane
6184 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6185 TmpInst.addOperand(Inst.getOperand(6));
6186 Inst = TmpInst;
6187 return true;
6188 }
6189
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006190 case ARM::VST1LNdWB_fixed_Asm_8:
6191 case ARM::VST1LNdWB_fixed_Asm_16:
6192 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006193 MCInst TmpInst;
6194 // Shuffle the operands around so the lane index operand is in the
6195 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006196 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006197 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006198 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6199 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6200 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6201 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6202 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6203 TmpInst.addOperand(Inst.getOperand(1)); // lane
6204 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6205 TmpInst.addOperand(Inst.getOperand(5));
6206 Inst = TmpInst;
6207 return true;
6208 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006209
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006210 case ARM::VST2LNdWB_fixed_Asm_8:
6211 case ARM::VST2LNdWB_fixed_Asm_16:
6212 case ARM::VST2LNdWB_fixed_Asm_32:
6213 case ARM::VST2LNqWB_fixed_Asm_16:
6214 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006215 MCInst TmpInst;
6216 // Shuffle the operands around so the lane index operand is in the
6217 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006218 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006219 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006220 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6221 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6222 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6223 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6224 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006225 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6226 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006227 TmpInst.addOperand(Inst.getOperand(1)); // lane
6228 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6229 TmpInst.addOperand(Inst.getOperand(5));
6230 Inst = TmpInst;
6231 return true;
6232 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006233
6234 case ARM::VST3LNdWB_fixed_Asm_8:
6235 case ARM::VST3LNdWB_fixed_Asm_16:
6236 case ARM::VST3LNdWB_fixed_Asm_32:
6237 case ARM::VST3LNqWB_fixed_Asm_16:
6238 case ARM::VST3LNqWB_fixed_Asm_32: {
6239 MCInst TmpInst;
6240 // Shuffle the operands around so the lane index operand is in the
6241 // right place.
6242 unsigned Spacing;
6243 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6244 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6245 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6246 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6247 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6248 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6249 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6250 Spacing));
6251 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6252 Spacing * 2));
6253 TmpInst.addOperand(Inst.getOperand(1)); // lane
6254 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6255 TmpInst.addOperand(Inst.getOperand(5));
6256 Inst = TmpInst;
6257 return true;
6258 }
6259
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006260 case ARM::VST4LNdWB_fixed_Asm_8:
6261 case ARM::VST4LNdWB_fixed_Asm_16:
6262 case ARM::VST4LNdWB_fixed_Asm_32:
6263 case ARM::VST4LNqWB_fixed_Asm_16:
6264 case ARM::VST4LNqWB_fixed_Asm_32: {
6265 MCInst TmpInst;
6266 // Shuffle the operands around so the lane index operand is in the
6267 // right place.
6268 unsigned Spacing;
6269 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6270 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6271 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6272 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6273 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6274 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6275 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6276 Spacing));
6277 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6278 Spacing * 2));
6279 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6280 Spacing * 3));
6281 TmpInst.addOperand(Inst.getOperand(1)); // lane
6282 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6283 TmpInst.addOperand(Inst.getOperand(5));
6284 Inst = TmpInst;
6285 return true;
6286 }
6287
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006288 case ARM::VST1LNdAsm_8:
6289 case ARM::VST1LNdAsm_16:
6290 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006291 MCInst TmpInst;
6292 // Shuffle the operands around so the lane index operand is in the
6293 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006294 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006295 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006296 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6297 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6298 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6299 TmpInst.addOperand(Inst.getOperand(1)); // lane
6300 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6301 TmpInst.addOperand(Inst.getOperand(5));
6302 Inst = TmpInst;
6303 return true;
6304 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006305
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006306 case ARM::VST2LNdAsm_8:
6307 case ARM::VST2LNdAsm_16:
6308 case ARM::VST2LNdAsm_32:
6309 case ARM::VST2LNqAsm_16:
6310 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006311 MCInst TmpInst;
6312 // Shuffle the operands around so the lane index operand is in the
6313 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006314 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006315 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006316 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6317 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6318 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006319 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6320 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006321 TmpInst.addOperand(Inst.getOperand(1)); // lane
6322 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6323 TmpInst.addOperand(Inst.getOperand(5));
6324 Inst = TmpInst;
6325 return true;
6326 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006327
6328 case ARM::VST3LNdAsm_8:
6329 case ARM::VST3LNdAsm_16:
6330 case ARM::VST3LNdAsm_32:
6331 case ARM::VST3LNqAsm_16:
6332 case ARM::VST3LNqAsm_32: {
6333 MCInst TmpInst;
6334 // Shuffle the operands around so the lane index operand is in the
6335 // right place.
6336 unsigned Spacing;
6337 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6338 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6339 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6340 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6341 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6342 Spacing));
6343 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6344 Spacing * 2));
6345 TmpInst.addOperand(Inst.getOperand(1)); // lane
6346 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6347 TmpInst.addOperand(Inst.getOperand(5));
6348 Inst = TmpInst;
6349 return true;
6350 }
6351
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006352 case ARM::VST4LNdAsm_8:
6353 case ARM::VST4LNdAsm_16:
6354 case ARM::VST4LNdAsm_32:
6355 case ARM::VST4LNqAsm_16:
6356 case ARM::VST4LNqAsm_32: {
6357 MCInst TmpInst;
6358 // Shuffle the operands around so the lane index operand is in the
6359 // right place.
6360 unsigned Spacing;
6361 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6362 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6363 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6364 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6365 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6366 Spacing));
6367 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6368 Spacing * 2));
6369 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6370 Spacing * 3));
6371 TmpInst.addOperand(Inst.getOperand(1)); // lane
6372 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6373 TmpInst.addOperand(Inst.getOperand(5));
6374 Inst = TmpInst;
6375 return true;
6376 }
6377
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006378 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006379 case ARM::VLD1LNdWB_register_Asm_8:
6380 case ARM::VLD1LNdWB_register_Asm_16:
6381 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006382 MCInst TmpInst;
6383 // Shuffle the operands around so the lane index operand is in the
6384 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006385 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006386 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006387 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6388 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6389 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6390 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6391 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6392 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6393 TmpInst.addOperand(Inst.getOperand(1)); // lane
6394 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6395 TmpInst.addOperand(Inst.getOperand(6));
6396 Inst = TmpInst;
6397 return true;
6398 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006399
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006400 case ARM::VLD2LNdWB_register_Asm_8:
6401 case ARM::VLD2LNdWB_register_Asm_16:
6402 case ARM::VLD2LNdWB_register_Asm_32:
6403 case ARM::VLD2LNqWB_register_Asm_16:
6404 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006405 MCInst TmpInst;
6406 // Shuffle the operands around so the lane index operand is in the
6407 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006408 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006409 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006410 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006411 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6412 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006413 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6414 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6415 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6416 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6417 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006418 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6419 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006420 TmpInst.addOperand(Inst.getOperand(1)); // lane
6421 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6422 TmpInst.addOperand(Inst.getOperand(6));
6423 Inst = TmpInst;
6424 return true;
6425 }
6426
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006427 case ARM::VLD3LNdWB_register_Asm_8:
6428 case ARM::VLD3LNdWB_register_Asm_16:
6429 case ARM::VLD3LNdWB_register_Asm_32:
6430 case ARM::VLD3LNqWB_register_Asm_16:
6431 case ARM::VLD3LNqWB_register_Asm_32: {
6432 MCInst TmpInst;
6433 // Shuffle the operands around so the lane index operand is in the
6434 // right place.
6435 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006436 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006437 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6438 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6439 Spacing));
6440 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006441 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006442 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6443 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6444 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6445 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6446 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6447 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6448 Spacing));
6449 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006450 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006451 TmpInst.addOperand(Inst.getOperand(1)); // lane
6452 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6453 TmpInst.addOperand(Inst.getOperand(6));
6454 Inst = TmpInst;
6455 return true;
6456 }
6457
Jim Grosbach14952a02012-01-24 18:37:25 +00006458 case ARM::VLD4LNdWB_register_Asm_8:
6459 case ARM::VLD4LNdWB_register_Asm_16:
6460 case ARM::VLD4LNdWB_register_Asm_32:
6461 case ARM::VLD4LNqWB_register_Asm_16:
6462 case ARM::VLD4LNqWB_register_Asm_32: {
6463 MCInst TmpInst;
6464 // Shuffle the operands around so the lane index operand is in the
6465 // right place.
6466 unsigned Spacing;
6467 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6468 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6469 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6470 Spacing));
6471 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6472 Spacing * 2));
6473 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6474 Spacing * 3));
6475 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6476 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6477 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6478 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6479 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6480 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6481 Spacing));
6482 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6483 Spacing * 2));
6484 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6485 Spacing * 3));
6486 TmpInst.addOperand(Inst.getOperand(1)); // lane
6487 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6488 TmpInst.addOperand(Inst.getOperand(6));
6489 Inst = TmpInst;
6490 return true;
6491 }
6492
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006493 case ARM::VLD1LNdWB_fixed_Asm_8:
6494 case ARM::VLD1LNdWB_fixed_Asm_16:
6495 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006496 MCInst TmpInst;
6497 // Shuffle the operands around so the lane index operand is in the
6498 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006499 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006500 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006501 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6502 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6503 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6504 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6505 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6506 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6507 TmpInst.addOperand(Inst.getOperand(1)); // lane
6508 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6509 TmpInst.addOperand(Inst.getOperand(5));
6510 Inst = TmpInst;
6511 return true;
6512 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006513
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006514 case ARM::VLD2LNdWB_fixed_Asm_8:
6515 case ARM::VLD2LNdWB_fixed_Asm_16:
6516 case ARM::VLD2LNdWB_fixed_Asm_32:
6517 case ARM::VLD2LNqWB_fixed_Asm_16:
6518 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006519 MCInst TmpInst;
6520 // Shuffle the operands around so the lane index operand is in the
6521 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006522 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006523 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006524 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006525 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6526 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006527 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6528 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6529 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6530 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6531 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006532 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6533 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006534 TmpInst.addOperand(Inst.getOperand(1)); // lane
6535 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6536 TmpInst.addOperand(Inst.getOperand(5));
6537 Inst = TmpInst;
6538 return true;
6539 }
6540
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006541 case ARM::VLD3LNdWB_fixed_Asm_8:
6542 case ARM::VLD3LNdWB_fixed_Asm_16:
6543 case ARM::VLD3LNdWB_fixed_Asm_32:
6544 case ARM::VLD3LNqWB_fixed_Asm_16:
6545 case ARM::VLD3LNqWB_fixed_Asm_32: {
6546 MCInst TmpInst;
6547 // Shuffle the operands around so the lane index operand is in the
6548 // right place.
6549 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006550 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006551 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6552 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6553 Spacing));
6554 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006555 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006556 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6557 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6558 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6559 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6560 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6561 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6562 Spacing));
6563 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006564 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006565 TmpInst.addOperand(Inst.getOperand(1)); // lane
6566 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6567 TmpInst.addOperand(Inst.getOperand(5));
6568 Inst = TmpInst;
6569 return true;
6570 }
6571
Jim Grosbach14952a02012-01-24 18:37:25 +00006572 case ARM::VLD4LNdWB_fixed_Asm_8:
6573 case ARM::VLD4LNdWB_fixed_Asm_16:
6574 case ARM::VLD4LNdWB_fixed_Asm_32:
6575 case ARM::VLD4LNqWB_fixed_Asm_16:
6576 case ARM::VLD4LNqWB_fixed_Asm_32: {
6577 MCInst TmpInst;
6578 // Shuffle the operands around so the lane index operand is in the
6579 // right place.
6580 unsigned Spacing;
6581 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6582 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6583 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6584 Spacing));
6585 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6586 Spacing * 2));
6587 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6588 Spacing * 3));
6589 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6590 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6591 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6592 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6593 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6594 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6595 Spacing));
6596 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6597 Spacing * 2));
6598 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6599 Spacing * 3));
6600 TmpInst.addOperand(Inst.getOperand(1)); // lane
6601 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6602 TmpInst.addOperand(Inst.getOperand(5));
6603 Inst = TmpInst;
6604 return true;
6605 }
6606
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006607 case ARM::VLD1LNdAsm_8:
6608 case ARM::VLD1LNdAsm_16:
6609 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006610 MCInst TmpInst;
6611 // Shuffle the operands around so the lane index operand is in the
6612 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006613 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006614 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006615 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6616 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6617 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6618 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6619 TmpInst.addOperand(Inst.getOperand(1)); // lane
6620 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6621 TmpInst.addOperand(Inst.getOperand(5));
6622 Inst = TmpInst;
6623 return true;
6624 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006625
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006626 case ARM::VLD2LNdAsm_8:
6627 case ARM::VLD2LNdAsm_16:
6628 case ARM::VLD2LNdAsm_32:
6629 case ARM::VLD2LNqAsm_16:
6630 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006631 MCInst TmpInst;
6632 // Shuffle the operands around so the lane index operand is in the
6633 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006634 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006635 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006636 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006637 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6638 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006639 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6640 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6641 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006642 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6643 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006644 TmpInst.addOperand(Inst.getOperand(1)); // lane
6645 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6646 TmpInst.addOperand(Inst.getOperand(5));
6647 Inst = TmpInst;
6648 return true;
6649 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006650
6651 case ARM::VLD3LNdAsm_8:
6652 case ARM::VLD3LNdAsm_16:
6653 case ARM::VLD3LNdAsm_32:
6654 case ARM::VLD3LNqAsm_16:
6655 case ARM::VLD3LNqAsm_32: {
6656 MCInst TmpInst;
6657 // Shuffle the operands around so the lane index operand is in the
6658 // right place.
6659 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006660 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006661 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6662 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6663 Spacing));
6664 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006665 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006666 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6667 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6668 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6669 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6670 Spacing));
6671 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006672 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006673 TmpInst.addOperand(Inst.getOperand(1)); // lane
6674 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6675 TmpInst.addOperand(Inst.getOperand(5));
6676 Inst = TmpInst;
6677 return true;
6678 }
6679
Jim Grosbach14952a02012-01-24 18:37:25 +00006680 case ARM::VLD4LNdAsm_8:
6681 case ARM::VLD4LNdAsm_16:
6682 case ARM::VLD4LNdAsm_32:
6683 case ARM::VLD4LNqAsm_16:
6684 case ARM::VLD4LNqAsm_32: {
6685 MCInst TmpInst;
6686 // Shuffle the operands around so the lane index operand is in the
6687 // right place.
6688 unsigned Spacing;
6689 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6690 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6691 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6692 Spacing));
6693 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6694 Spacing * 2));
6695 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6696 Spacing * 3));
6697 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6698 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6699 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6700 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6701 Spacing));
6702 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6703 Spacing * 2));
6704 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6705 Spacing * 3));
6706 TmpInst.addOperand(Inst.getOperand(1)); // lane
6707 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6708 TmpInst.addOperand(Inst.getOperand(5));
6709 Inst = TmpInst;
6710 return true;
6711 }
6712
Jim Grosbachb78403c2012-01-24 23:47:04 +00006713 // VLD3DUP single 3-element structure to all lanes instructions.
6714 case ARM::VLD3DUPdAsm_8:
6715 case ARM::VLD3DUPdAsm_16:
6716 case ARM::VLD3DUPdAsm_32:
6717 case ARM::VLD3DUPqAsm_8:
6718 case ARM::VLD3DUPqAsm_16:
6719 case ARM::VLD3DUPqAsm_32: {
6720 MCInst TmpInst;
6721 unsigned Spacing;
6722 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6723 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6724 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6725 Spacing));
6726 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6727 Spacing * 2));
6728 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6729 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6730 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6731 TmpInst.addOperand(Inst.getOperand(4));
6732 Inst = TmpInst;
6733 return true;
6734 }
6735
6736 case ARM::VLD3DUPdWB_fixed_Asm_8:
6737 case ARM::VLD3DUPdWB_fixed_Asm_16:
6738 case ARM::VLD3DUPdWB_fixed_Asm_32:
6739 case ARM::VLD3DUPqWB_fixed_Asm_8:
6740 case ARM::VLD3DUPqWB_fixed_Asm_16:
6741 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6742 MCInst TmpInst;
6743 unsigned Spacing;
6744 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6745 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6746 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6747 Spacing));
6748 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6749 Spacing * 2));
6750 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6751 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6752 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6753 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6754 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6755 TmpInst.addOperand(Inst.getOperand(4));
6756 Inst = TmpInst;
6757 return true;
6758 }
6759
6760 case ARM::VLD3DUPdWB_register_Asm_8:
6761 case ARM::VLD3DUPdWB_register_Asm_16:
6762 case ARM::VLD3DUPdWB_register_Asm_32:
6763 case ARM::VLD3DUPqWB_register_Asm_8:
6764 case ARM::VLD3DUPqWB_register_Asm_16:
6765 case ARM::VLD3DUPqWB_register_Asm_32: {
6766 MCInst TmpInst;
6767 unsigned Spacing;
6768 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6769 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6770 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6771 Spacing));
6772 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6773 Spacing * 2));
6774 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6775 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6776 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6777 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6778 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6779 TmpInst.addOperand(Inst.getOperand(5));
6780 Inst = TmpInst;
6781 return true;
6782 }
6783
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006784 // VLD3 multiple 3-element structure instructions.
6785 case ARM::VLD3dAsm_8:
6786 case ARM::VLD3dAsm_16:
6787 case ARM::VLD3dAsm_32:
6788 case ARM::VLD3qAsm_8:
6789 case ARM::VLD3qAsm_16:
6790 case ARM::VLD3qAsm_32: {
6791 MCInst TmpInst;
6792 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006793 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006794 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6795 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6796 Spacing));
6797 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6798 Spacing * 2));
6799 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6800 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6801 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6802 TmpInst.addOperand(Inst.getOperand(4));
6803 Inst = TmpInst;
6804 return true;
6805 }
6806
6807 case ARM::VLD3dWB_fixed_Asm_8:
6808 case ARM::VLD3dWB_fixed_Asm_16:
6809 case ARM::VLD3dWB_fixed_Asm_32:
6810 case ARM::VLD3qWB_fixed_Asm_8:
6811 case ARM::VLD3qWB_fixed_Asm_16:
6812 case ARM::VLD3qWB_fixed_Asm_32: {
6813 MCInst TmpInst;
6814 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006815 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006816 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6817 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6818 Spacing));
6819 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6820 Spacing * 2));
6821 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6822 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6823 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6824 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6825 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6826 TmpInst.addOperand(Inst.getOperand(4));
6827 Inst = TmpInst;
6828 return true;
6829 }
6830
6831 case ARM::VLD3dWB_register_Asm_8:
6832 case ARM::VLD3dWB_register_Asm_16:
6833 case ARM::VLD3dWB_register_Asm_32:
6834 case ARM::VLD3qWB_register_Asm_8:
6835 case ARM::VLD3qWB_register_Asm_16:
6836 case ARM::VLD3qWB_register_Asm_32: {
6837 MCInst TmpInst;
6838 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006839 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006840 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6841 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6842 Spacing));
6843 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6844 Spacing * 2));
6845 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6846 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6847 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6848 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6849 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6850 TmpInst.addOperand(Inst.getOperand(5));
6851 Inst = TmpInst;
6852 return true;
6853 }
6854
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006855 // VLD4DUP single 3-element structure to all lanes instructions.
6856 case ARM::VLD4DUPdAsm_8:
6857 case ARM::VLD4DUPdAsm_16:
6858 case ARM::VLD4DUPdAsm_32:
6859 case ARM::VLD4DUPqAsm_8:
6860 case ARM::VLD4DUPqAsm_16:
6861 case ARM::VLD4DUPqAsm_32: {
6862 MCInst TmpInst;
6863 unsigned Spacing;
6864 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6865 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6866 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6867 Spacing));
6868 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6869 Spacing * 2));
6870 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6871 Spacing * 3));
6872 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6873 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6874 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6875 TmpInst.addOperand(Inst.getOperand(4));
6876 Inst = TmpInst;
6877 return true;
6878 }
6879
6880 case ARM::VLD4DUPdWB_fixed_Asm_8:
6881 case ARM::VLD4DUPdWB_fixed_Asm_16:
6882 case ARM::VLD4DUPdWB_fixed_Asm_32:
6883 case ARM::VLD4DUPqWB_fixed_Asm_8:
6884 case ARM::VLD4DUPqWB_fixed_Asm_16:
6885 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6886 MCInst TmpInst;
6887 unsigned Spacing;
6888 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6889 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6890 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6891 Spacing));
6892 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6893 Spacing * 2));
6894 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6895 Spacing * 3));
6896 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6897 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6898 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6899 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6900 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6901 TmpInst.addOperand(Inst.getOperand(4));
6902 Inst = TmpInst;
6903 return true;
6904 }
6905
6906 case ARM::VLD4DUPdWB_register_Asm_8:
6907 case ARM::VLD4DUPdWB_register_Asm_16:
6908 case ARM::VLD4DUPdWB_register_Asm_32:
6909 case ARM::VLD4DUPqWB_register_Asm_8:
6910 case ARM::VLD4DUPqWB_register_Asm_16:
6911 case ARM::VLD4DUPqWB_register_Asm_32: {
6912 MCInst TmpInst;
6913 unsigned Spacing;
6914 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6915 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6916 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6917 Spacing));
6918 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6919 Spacing * 2));
6920 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6921 Spacing * 3));
6922 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6923 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6924 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6925 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6926 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6927 TmpInst.addOperand(Inst.getOperand(5));
6928 Inst = TmpInst;
6929 return true;
6930 }
6931
6932 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006933 case ARM::VLD4dAsm_8:
6934 case ARM::VLD4dAsm_16:
6935 case ARM::VLD4dAsm_32:
6936 case ARM::VLD4qAsm_8:
6937 case ARM::VLD4qAsm_16:
6938 case ARM::VLD4qAsm_32: {
6939 MCInst TmpInst;
6940 unsigned Spacing;
6941 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6942 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6943 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6944 Spacing));
6945 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6946 Spacing * 2));
6947 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6948 Spacing * 3));
6949 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6950 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6951 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6952 TmpInst.addOperand(Inst.getOperand(4));
6953 Inst = TmpInst;
6954 return true;
6955 }
6956
6957 case ARM::VLD4dWB_fixed_Asm_8:
6958 case ARM::VLD4dWB_fixed_Asm_16:
6959 case ARM::VLD4dWB_fixed_Asm_32:
6960 case ARM::VLD4qWB_fixed_Asm_8:
6961 case ARM::VLD4qWB_fixed_Asm_16:
6962 case ARM::VLD4qWB_fixed_Asm_32: {
6963 MCInst TmpInst;
6964 unsigned Spacing;
6965 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6966 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6967 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6968 Spacing));
6969 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6970 Spacing * 2));
6971 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6972 Spacing * 3));
6973 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6974 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6975 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6976 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6977 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6978 TmpInst.addOperand(Inst.getOperand(4));
6979 Inst = TmpInst;
6980 return true;
6981 }
6982
6983 case ARM::VLD4dWB_register_Asm_8:
6984 case ARM::VLD4dWB_register_Asm_16:
6985 case ARM::VLD4dWB_register_Asm_32:
6986 case ARM::VLD4qWB_register_Asm_8:
6987 case ARM::VLD4qWB_register_Asm_16:
6988 case ARM::VLD4qWB_register_Asm_32: {
6989 MCInst TmpInst;
6990 unsigned Spacing;
6991 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6992 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6993 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6994 Spacing));
6995 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6996 Spacing * 2));
6997 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6998 Spacing * 3));
6999 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7000 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7001 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7002 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7003 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7004 TmpInst.addOperand(Inst.getOperand(5));
7005 Inst = TmpInst;
7006 return true;
7007 }
7008
Jim Grosbach1a747242012-01-23 23:45:44 +00007009 // VST3 multiple 3-element structure instructions.
7010 case ARM::VST3dAsm_8:
7011 case ARM::VST3dAsm_16:
7012 case ARM::VST3dAsm_32:
7013 case ARM::VST3qAsm_8:
7014 case ARM::VST3qAsm_16:
7015 case ARM::VST3qAsm_32: {
7016 MCInst TmpInst;
7017 unsigned Spacing;
7018 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7019 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7020 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7021 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7022 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7023 Spacing));
7024 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7025 Spacing * 2));
7026 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7027 TmpInst.addOperand(Inst.getOperand(4));
7028 Inst = TmpInst;
7029 return true;
7030 }
7031
7032 case ARM::VST3dWB_fixed_Asm_8:
7033 case ARM::VST3dWB_fixed_Asm_16:
7034 case ARM::VST3dWB_fixed_Asm_32:
7035 case ARM::VST3qWB_fixed_Asm_8:
7036 case ARM::VST3qWB_fixed_Asm_16:
7037 case ARM::VST3qWB_fixed_Asm_32: {
7038 MCInst TmpInst;
7039 unsigned Spacing;
7040 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7041 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7042 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7043 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7044 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7045 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7046 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7047 Spacing));
7048 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7049 Spacing * 2));
7050 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7051 TmpInst.addOperand(Inst.getOperand(4));
7052 Inst = TmpInst;
7053 return true;
7054 }
7055
7056 case ARM::VST3dWB_register_Asm_8:
7057 case ARM::VST3dWB_register_Asm_16:
7058 case ARM::VST3dWB_register_Asm_32:
7059 case ARM::VST3qWB_register_Asm_8:
7060 case ARM::VST3qWB_register_Asm_16:
7061 case ARM::VST3qWB_register_Asm_32: {
7062 MCInst TmpInst;
7063 unsigned Spacing;
7064 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7065 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7066 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7067 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7068 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7069 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7070 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7071 Spacing));
7072 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7073 Spacing * 2));
7074 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7075 TmpInst.addOperand(Inst.getOperand(5));
7076 Inst = TmpInst;
7077 return true;
7078 }
7079
Jim Grosbachda70eac2012-01-24 00:58:13 +00007080 // VST4 multiple 3-element structure instructions.
7081 case ARM::VST4dAsm_8:
7082 case ARM::VST4dAsm_16:
7083 case ARM::VST4dAsm_32:
7084 case ARM::VST4qAsm_8:
7085 case ARM::VST4qAsm_16:
7086 case ARM::VST4qAsm_32: {
7087 MCInst TmpInst;
7088 unsigned Spacing;
7089 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7090 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7091 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7092 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7093 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7094 Spacing));
7095 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7096 Spacing * 2));
7097 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7098 Spacing * 3));
7099 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7100 TmpInst.addOperand(Inst.getOperand(4));
7101 Inst = TmpInst;
7102 return true;
7103 }
7104
7105 case ARM::VST4dWB_fixed_Asm_8:
7106 case ARM::VST4dWB_fixed_Asm_16:
7107 case ARM::VST4dWB_fixed_Asm_32:
7108 case ARM::VST4qWB_fixed_Asm_8:
7109 case ARM::VST4qWB_fixed_Asm_16:
7110 case ARM::VST4qWB_fixed_Asm_32: {
7111 MCInst TmpInst;
7112 unsigned Spacing;
7113 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7114 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7115 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7116 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7117 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7118 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7119 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7120 Spacing));
7121 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7122 Spacing * 2));
7123 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7124 Spacing * 3));
7125 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7126 TmpInst.addOperand(Inst.getOperand(4));
7127 Inst = TmpInst;
7128 return true;
7129 }
7130
7131 case ARM::VST4dWB_register_Asm_8:
7132 case ARM::VST4dWB_register_Asm_16:
7133 case ARM::VST4dWB_register_Asm_32:
7134 case ARM::VST4qWB_register_Asm_8:
7135 case ARM::VST4qWB_register_Asm_16:
7136 case ARM::VST4qWB_register_Asm_32: {
7137 MCInst TmpInst;
7138 unsigned Spacing;
7139 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7140 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7141 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7142 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7143 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7144 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7145 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7146 Spacing));
7147 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7148 Spacing * 2));
7149 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7150 Spacing * 3));
7151 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7152 TmpInst.addOperand(Inst.getOperand(5));
7153 Inst = TmpInst;
7154 return true;
7155 }
7156
Jim Grosbachad66de12012-04-11 00:15:16 +00007157 // Handle encoding choice for the shift-immediate instructions.
7158 case ARM::t2LSLri:
7159 case ARM::t2LSRri:
7160 case ARM::t2ASRri: {
7161 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7162 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7163 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7164 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7165 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7166 unsigned NewOpc;
7167 switch (Inst.getOpcode()) {
7168 default: llvm_unreachable("unexpected opcode");
7169 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7170 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7171 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7172 }
7173 // The Thumb1 operands aren't in the same order. Awesome, eh?
7174 MCInst TmpInst;
7175 TmpInst.setOpcode(NewOpc);
7176 TmpInst.addOperand(Inst.getOperand(0));
7177 TmpInst.addOperand(Inst.getOperand(5));
7178 TmpInst.addOperand(Inst.getOperand(1));
7179 TmpInst.addOperand(Inst.getOperand(2));
7180 TmpInst.addOperand(Inst.getOperand(3));
7181 TmpInst.addOperand(Inst.getOperand(4));
7182 Inst = TmpInst;
7183 return true;
7184 }
7185 return false;
7186 }
7187
Jim Grosbach485e5622011-12-13 22:45:11 +00007188 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007189 case ARM::t2MOVsr:
7190 case ARM::t2MOVSsr: {
7191 // Which instruction to expand to depends on the CCOut operand and
7192 // whether we're in an IT block if the register operands are low
7193 // registers.
7194 bool isNarrow = false;
7195 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7196 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7197 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7198 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7199 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7200 isNarrow = true;
7201 MCInst TmpInst;
7202 unsigned newOpc;
7203 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7204 default: llvm_unreachable("unexpected opcode!");
7205 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7206 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7207 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7208 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7209 }
7210 TmpInst.setOpcode(newOpc);
7211 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7212 if (isNarrow)
7213 TmpInst.addOperand(MCOperand::CreateReg(
7214 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7215 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7216 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7217 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7218 TmpInst.addOperand(Inst.getOperand(5));
7219 if (!isNarrow)
7220 TmpInst.addOperand(MCOperand::CreateReg(
7221 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7222 Inst = TmpInst;
7223 return true;
7224 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007225 case ARM::t2MOVsi:
7226 case ARM::t2MOVSsi: {
7227 // Which instruction to expand to depends on the CCOut operand and
7228 // whether we're in an IT block if the register operands are low
7229 // registers.
7230 bool isNarrow = false;
7231 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7232 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7233 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7234 isNarrow = true;
7235 MCInst TmpInst;
7236 unsigned newOpc;
7237 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7238 default: llvm_unreachable("unexpected opcode!");
7239 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7240 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7241 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7242 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007243 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007244 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007245 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7246 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007247 TmpInst.setOpcode(newOpc);
7248 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7249 if (isNarrow)
7250 TmpInst.addOperand(MCOperand::CreateReg(
7251 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7252 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007253 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007254 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007255 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7256 TmpInst.addOperand(Inst.getOperand(4));
7257 if (!isNarrow)
7258 TmpInst.addOperand(MCOperand::CreateReg(
7259 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7260 Inst = TmpInst;
7261 return true;
7262 }
7263 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007264 case ARM::ASRr:
7265 case ARM::LSRr:
7266 case ARM::LSLr:
7267 case ARM::RORr: {
7268 ARM_AM::ShiftOpc ShiftTy;
7269 switch(Inst.getOpcode()) {
7270 default: llvm_unreachable("unexpected opcode!");
7271 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7272 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7273 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7274 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7275 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007276 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7277 MCInst TmpInst;
7278 TmpInst.setOpcode(ARM::MOVsr);
7279 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7280 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7281 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7282 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7283 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7284 TmpInst.addOperand(Inst.getOperand(4));
7285 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7286 Inst = TmpInst;
7287 return true;
7288 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007289 case ARM::ASRi:
7290 case ARM::LSRi:
7291 case ARM::LSLi:
7292 case ARM::RORi: {
7293 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007294 switch(Inst.getOpcode()) {
7295 default: llvm_unreachable("unexpected opcode!");
7296 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7297 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7298 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7299 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7300 }
7301 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007302 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007303 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007304 // A shift by 32 should be encoded as 0 when permitted
7305 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7306 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007307 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007308 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007309 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007310 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7311 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007312 if (Opc == ARM::MOVsi)
7313 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007314 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7315 TmpInst.addOperand(Inst.getOperand(4));
7316 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7317 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007318 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007319 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007320 case ARM::RRXi: {
7321 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7322 MCInst TmpInst;
7323 TmpInst.setOpcode(ARM::MOVsi);
7324 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7325 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7326 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7327 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7328 TmpInst.addOperand(Inst.getOperand(3));
7329 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7330 Inst = TmpInst;
7331 return true;
7332 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007333 case ARM::t2LDMIA_UPD: {
7334 // If this is a load of a single register, then we should use
7335 // a post-indexed LDR instruction instead, per the ARM ARM.
7336 if (Inst.getNumOperands() != 5)
7337 return false;
7338 MCInst TmpInst;
7339 TmpInst.setOpcode(ARM::t2LDR_POST);
7340 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7341 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7342 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7343 TmpInst.addOperand(MCOperand::CreateImm(4));
7344 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7345 TmpInst.addOperand(Inst.getOperand(3));
7346 Inst = TmpInst;
7347 return true;
7348 }
7349 case ARM::t2STMDB_UPD: {
7350 // If this is a store of a single register, then we should use
7351 // a pre-indexed STR instruction instead, per the ARM ARM.
7352 if (Inst.getNumOperands() != 5)
7353 return false;
7354 MCInst TmpInst;
7355 TmpInst.setOpcode(ARM::t2STR_PRE);
7356 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7357 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7358 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7359 TmpInst.addOperand(MCOperand::CreateImm(-4));
7360 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7361 TmpInst.addOperand(Inst.getOperand(3));
7362 Inst = TmpInst;
7363 return true;
7364 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007365 case ARM::LDMIA_UPD:
7366 // If this is a load of a single register via a 'pop', then we should use
7367 // a post-indexed LDR instruction instead, per the ARM ARM.
7368 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7369 Inst.getNumOperands() == 5) {
7370 MCInst TmpInst;
7371 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7372 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7373 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7374 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7375 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7376 TmpInst.addOperand(MCOperand::CreateImm(4));
7377 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7378 TmpInst.addOperand(Inst.getOperand(3));
7379 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007380 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007381 }
7382 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007383 case ARM::STMDB_UPD:
7384 // If this is a store of a single register via a 'push', then we should use
7385 // a pre-indexed STR instruction instead, per the ARM ARM.
7386 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7387 Inst.getNumOperands() == 5) {
7388 MCInst TmpInst;
7389 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7390 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7391 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7392 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7393 TmpInst.addOperand(MCOperand::CreateImm(-4));
7394 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7395 TmpInst.addOperand(Inst.getOperand(3));
7396 Inst = TmpInst;
7397 }
7398 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007399 case ARM::t2ADDri12:
7400 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7401 // mnemonic was used (not "addw"), encoding T3 is preferred.
7402 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7403 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7404 break;
7405 Inst.setOpcode(ARM::t2ADDri);
7406 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7407 break;
7408 case ARM::t2SUBri12:
7409 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7410 // mnemonic was used (not "subw"), encoding T3 is preferred.
7411 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7412 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7413 break;
7414 Inst.setOpcode(ARM::t2SUBri);
7415 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7416 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007417 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007418 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007419 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7420 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7421 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007422 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007423 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007424 return true;
7425 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007426 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007427 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007428 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007429 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7430 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7431 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007432 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007433 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007434 return true;
7435 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007436 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007437 case ARM::t2ADDri:
7438 case ARM::t2SUBri: {
7439 // If the destination and first source operand are the same, and
7440 // the flags are compatible with the current IT status, use encoding T2
7441 // instead of T3. For compatibility with the system 'as'. Make sure the
7442 // wide encoding wasn't explicit.
7443 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007444 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007445 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7446 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7447 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7448 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7449 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7450 break;
7451 MCInst TmpInst;
7452 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7453 ARM::tADDi8 : ARM::tSUBi8);
7454 TmpInst.addOperand(Inst.getOperand(0));
7455 TmpInst.addOperand(Inst.getOperand(5));
7456 TmpInst.addOperand(Inst.getOperand(0));
7457 TmpInst.addOperand(Inst.getOperand(2));
7458 TmpInst.addOperand(Inst.getOperand(3));
7459 TmpInst.addOperand(Inst.getOperand(4));
7460 Inst = TmpInst;
7461 return true;
7462 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007463 case ARM::t2ADDrr: {
7464 // If the destination and first source operand are the same, and
7465 // there's no setting of the flags, use encoding T2 instead of T3.
7466 // Note that this is only for ADD, not SUB. This mirrors the system
7467 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7468 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7469 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007470 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7471 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007472 break;
7473 MCInst TmpInst;
7474 TmpInst.setOpcode(ARM::tADDhirr);
7475 TmpInst.addOperand(Inst.getOperand(0));
7476 TmpInst.addOperand(Inst.getOperand(0));
7477 TmpInst.addOperand(Inst.getOperand(2));
7478 TmpInst.addOperand(Inst.getOperand(3));
7479 TmpInst.addOperand(Inst.getOperand(4));
7480 Inst = TmpInst;
7481 return true;
7482 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007483 case ARM::tADDrSP: {
7484 // If the non-SP source operand and the destination operand are not the
7485 // same, we need to use the 32-bit encoding if it's available.
7486 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7487 Inst.setOpcode(ARM::t2ADDrr);
7488 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7489 return true;
7490 }
7491 break;
7492 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007493 case ARM::tB:
7494 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007495 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007496 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007497 return true;
7498 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007499 break;
7500 case ARM::t2B:
7501 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007502 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007503 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007504 return true;
7505 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007506 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007507 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007508 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007509 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007510 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007511 return true;
7512 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007513 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007514 case ARM::tBcc:
7515 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007516 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007517 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007518 return true;
7519 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007520 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007521 case ARM::tLDMIA: {
7522 // If the register list contains any high registers, or if the writeback
7523 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7524 // instead if we're in Thumb2. Otherwise, this should have generated
7525 // an error in validateInstruction().
7526 unsigned Rn = Inst.getOperand(0).getReg();
7527 bool hasWritebackToken =
7528 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7529 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7530 bool listContainsBase;
7531 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7532 (!listContainsBase && !hasWritebackToken) ||
7533 (listContainsBase && hasWritebackToken)) {
7534 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7535 assert (isThumbTwo());
7536 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7537 // If we're switching to the updating version, we need to insert
7538 // the writeback tied operand.
7539 if (hasWritebackToken)
7540 Inst.insert(Inst.begin(),
7541 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007542 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007543 }
7544 break;
7545 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007546 case ARM::tSTMIA_UPD: {
7547 // If the register list contains any high registers, we need to use
7548 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7549 // should have generated an error in validateInstruction().
7550 unsigned Rn = Inst.getOperand(0).getReg();
7551 bool listContainsBase;
7552 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7553 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7554 assert (isThumbTwo());
7555 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007556 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007557 }
7558 break;
7559 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007560 case ARM::tPOP: {
7561 bool listContainsBase;
7562 // If the register list contains any high registers, we need to use
7563 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7564 // should have generated an error in validateInstruction().
7565 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007566 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007567 assert (isThumbTwo());
7568 Inst.setOpcode(ARM::t2LDMIA_UPD);
7569 // Add the base register and writeback operands.
7570 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7571 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007572 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007573 }
7574 case ARM::tPUSH: {
7575 bool listContainsBase;
7576 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007577 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007578 assert (isThumbTwo());
7579 Inst.setOpcode(ARM::t2STMDB_UPD);
7580 // Add the base register and writeback operands.
7581 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7582 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007583 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007584 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007585 case ARM::t2MOVi: {
7586 // If we can use the 16-bit encoding and the user didn't explicitly
7587 // request the 32-bit variant, transform it here.
7588 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007589 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007590 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7591 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7592 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007593 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7594 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7595 // The operands aren't in the same order for tMOVi8...
7596 MCInst TmpInst;
7597 TmpInst.setOpcode(ARM::tMOVi8);
7598 TmpInst.addOperand(Inst.getOperand(0));
7599 TmpInst.addOperand(Inst.getOperand(4));
7600 TmpInst.addOperand(Inst.getOperand(1));
7601 TmpInst.addOperand(Inst.getOperand(2));
7602 TmpInst.addOperand(Inst.getOperand(3));
7603 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007604 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007605 }
7606 break;
7607 }
7608 case ARM::t2MOVr: {
7609 // If we can use the 16-bit encoding and the user didn't explicitly
7610 // request the 32-bit variant, transform it here.
7611 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7612 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7613 Inst.getOperand(2).getImm() == ARMCC::AL &&
7614 Inst.getOperand(4).getReg() == ARM::CPSR &&
7615 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7616 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7617 // The operands aren't the same for tMOV[S]r... (no cc_out)
7618 MCInst TmpInst;
7619 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7620 TmpInst.addOperand(Inst.getOperand(0));
7621 TmpInst.addOperand(Inst.getOperand(1));
7622 TmpInst.addOperand(Inst.getOperand(2));
7623 TmpInst.addOperand(Inst.getOperand(3));
7624 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007625 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007626 }
7627 break;
7628 }
Jim Grosbach82213192011-09-19 20:29:33 +00007629 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007630 case ARM::t2SXTB:
7631 case ARM::t2UXTH:
7632 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007633 // If we can use the 16-bit encoding and the user didn't explicitly
7634 // request the 32-bit variant, transform it here.
7635 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7636 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7637 Inst.getOperand(2).getImm() == 0 &&
7638 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7639 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007640 unsigned NewOpc;
7641 switch (Inst.getOpcode()) {
7642 default: llvm_unreachable("Illegal opcode!");
7643 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7644 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7645 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7646 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7647 }
Jim Grosbach82213192011-09-19 20:29:33 +00007648 // The operands aren't the same for thumb1 (no rotate operand).
7649 MCInst TmpInst;
7650 TmpInst.setOpcode(NewOpc);
7651 TmpInst.addOperand(Inst.getOperand(0));
7652 TmpInst.addOperand(Inst.getOperand(1));
7653 TmpInst.addOperand(Inst.getOperand(3));
7654 TmpInst.addOperand(Inst.getOperand(4));
7655 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007656 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007657 }
7658 break;
7659 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007660 case ARM::MOVsi: {
7661 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007662 // rrx shifts and asr/lsr of #32 is encoded as 0
7663 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7664 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007665 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7666 // Shifting by zero is accepted as a vanilla 'MOVr'
7667 MCInst TmpInst;
7668 TmpInst.setOpcode(ARM::MOVr);
7669 TmpInst.addOperand(Inst.getOperand(0));
7670 TmpInst.addOperand(Inst.getOperand(1));
7671 TmpInst.addOperand(Inst.getOperand(3));
7672 TmpInst.addOperand(Inst.getOperand(4));
7673 TmpInst.addOperand(Inst.getOperand(5));
7674 Inst = TmpInst;
7675 return true;
7676 }
7677 return false;
7678 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007679 case ARM::ANDrsi:
7680 case ARM::ORRrsi:
7681 case ARM::EORrsi:
7682 case ARM::BICrsi:
7683 case ARM::SUBrsi:
7684 case ARM::ADDrsi: {
7685 unsigned newOpc;
7686 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7687 if (SOpc == ARM_AM::rrx) return false;
7688 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007689 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007690 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7691 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7692 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7693 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7694 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7695 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7696 }
7697 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007698 // The exception is for right shifts, where 0 == 32
7699 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7700 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007701 MCInst TmpInst;
7702 TmpInst.setOpcode(newOpc);
7703 TmpInst.addOperand(Inst.getOperand(0));
7704 TmpInst.addOperand(Inst.getOperand(1));
7705 TmpInst.addOperand(Inst.getOperand(2));
7706 TmpInst.addOperand(Inst.getOperand(4));
7707 TmpInst.addOperand(Inst.getOperand(5));
7708 TmpInst.addOperand(Inst.getOperand(6));
7709 Inst = TmpInst;
7710 return true;
7711 }
7712 return false;
7713 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007714 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007715 case ARM::t2IT: {
7716 // The mask bits for all but the first condition are represented as
7717 // the low bit of the condition code value implies 't'. We currently
7718 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007719 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007720 MCOperand &MO = Inst.getOperand(1);
7721 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007722 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007723 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007724 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007725 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007726 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007727 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007728 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007729
7730 // Set up the IT block state according to the IT instruction we just
7731 // matched.
7732 assert(!inITBlock() && "nested IT blocks?!");
7733 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7734 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7735 ITState.CurPosition = 0;
7736 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007737 break;
7738 }
Richard Bartona39625e2012-07-09 16:12:24 +00007739 case ARM::t2LSLrr:
7740 case ARM::t2LSRrr:
7741 case ARM::t2ASRrr:
7742 case ARM::t2SBCrr:
7743 case ARM::t2RORrr:
7744 case ARM::t2BICrr:
7745 {
Richard Bartond5660372012-07-09 16:14:28 +00007746 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007747 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7748 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7749 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007750 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7751 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007752 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7753 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7754 unsigned NewOpc;
7755 switch (Inst.getOpcode()) {
7756 default: llvm_unreachable("unexpected opcode");
7757 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7758 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7759 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7760 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7761 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7762 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7763 }
7764 MCInst TmpInst;
7765 TmpInst.setOpcode(NewOpc);
7766 TmpInst.addOperand(Inst.getOperand(0));
7767 TmpInst.addOperand(Inst.getOperand(5));
7768 TmpInst.addOperand(Inst.getOperand(1));
7769 TmpInst.addOperand(Inst.getOperand(2));
7770 TmpInst.addOperand(Inst.getOperand(3));
7771 TmpInst.addOperand(Inst.getOperand(4));
7772 Inst = TmpInst;
7773 return true;
7774 }
7775 return false;
7776 }
7777 case ARM::t2ANDrr:
7778 case ARM::t2EORrr:
7779 case ARM::t2ADCrr:
7780 case ARM::t2ORRrr:
7781 {
Richard Bartond5660372012-07-09 16:14:28 +00007782 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007783 // These instructions are special in that they are commutable, so shorter encodings
7784 // are available more often.
7785 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7786 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7787 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7788 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007789 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7790 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007791 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7792 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7793 unsigned NewOpc;
7794 switch (Inst.getOpcode()) {
7795 default: llvm_unreachable("unexpected opcode");
7796 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7797 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7798 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7799 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7800 }
7801 MCInst TmpInst;
7802 TmpInst.setOpcode(NewOpc);
7803 TmpInst.addOperand(Inst.getOperand(0));
7804 TmpInst.addOperand(Inst.getOperand(5));
7805 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7806 TmpInst.addOperand(Inst.getOperand(1));
7807 TmpInst.addOperand(Inst.getOperand(2));
7808 } else {
7809 TmpInst.addOperand(Inst.getOperand(2));
7810 TmpInst.addOperand(Inst.getOperand(1));
7811 }
7812 TmpInst.addOperand(Inst.getOperand(3));
7813 TmpInst.addOperand(Inst.getOperand(4));
7814 Inst = TmpInst;
7815 return true;
7816 }
7817 return false;
7818 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007819 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007820 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007821}
7822
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007823unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7824 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7825 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007826 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007827 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007828 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7829 assert(MCID.hasOptionalDef() &&
7830 "optionally flag setting instruction missing optional def operand");
7831 assert(MCID.NumOperands == Inst.getNumOperands() &&
7832 "operand count mismatch!");
7833 // Find the optional-def operand (cc_out).
7834 unsigned OpNo;
7835 for (OpNo = 0;
7836 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7837 ++OpNo)
7838 ;
7839 // If we're parsing Thumb1, reject it completely.
7840 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7841 return Match_MnemonicFail;
7842 // If we're parsing Thumb2, which form is legal depends on whether we're
7843 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007844 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7845 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007846 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007847 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7848 inITBlock())
7849 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007850 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007851 // Some high-register supporting Thumb1 encodings only allow both registers
7852 // to be from r0-r7 when in Thumb2.
7853 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7854 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7855 isARMLowRegister(Inst.getOperand(2).getReg()))
7856 return Match_RequiresThumb2;
7857 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007858 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007859 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7860 isARMLowRegister(Inst.getOperand(1).getReg()))
7861 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007862 return Match_Success;
7863}
7864
Jim Grosbach5117ef72012-04-24 22:40:08 +00007865static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007866bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007867MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007868 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007869 MCStreamer &Out, unsigned &ErrorInfo,
7870 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007871 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007872 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007873
Chad Rosier2f480a82012-10-12 22:53:36 +00007874 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007875 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007876 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007877 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007878 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007879 // Context sensitive operand constraints aren't handled by the matcher,
7880 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007881 if (validateInstruction(Inst, Operands)) {
7882 // Still progress the IT block, otherwise one wrong condition causes
7883 // nasty cascading errors.
7884 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007885 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007886 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007887
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007888 { // processInstruction() updates inITBlock state, we need to save it away
7889 bool wasInITBlock = inITBlock();
7890
7891 // Some instructions need post-processing to, for example, tweak which
7892 // encoding is selected. Loop on it while changes happen so the
7893 // individual transformations can chain off each other. E.g.,
7894 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7895 while (processInstruction(Inst, Operands))
7896 ;
7897
7898 // Only after the instruction is fully processed, we can validate it
7899 if (wasInITBlock && hasV8Ops() && isThumb() &&
7900 !isV8EligibleForIT(&Inst, 2)) {
7901 Warning(IDLoc, "deprecated instruction in IT block");
7902 }
7903 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007904
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007905 // Only move forward at the very end so that everything in validate
7906 // and process gets a consistent answer about whether we're in an IT
7907 // block.
7908 forwardITPosition();
7909
Jim Grosbach82f76d12012-01-25 19:52:01 +00007910 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7911 // doesn't actually encode.
7912 if (Inst.getOpcode() == ARM::ITasm)
7913 return false;
7914
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007915 Inst.setLoc(IDLoc);
Chris Lattner9487de62010-10-28 21:28:01 +00007916 Out.EmitInstruction(Inst);
7917 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007918 case Match_MissingFeature: {
7919 assert(ErrorInfo && "Unknown missing feature!");
7920 // Special case the error message for the very common case where only
7921 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7922 std::string Msg = "instruction requires:";
7923 unsigned Mask = 1;
7924 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7925 if (ErrorInfo & Mask) {
7926 Msg += " ";
7927 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7928 }
7929 Mask <<= 1;
7930 }
7931 return Error(IDLoc, Msg);
7932 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007933 case Match_InvalidOperand: {
7934 SMLoc ErrorLoc = IDLoc;
7935 if (ErrorInfo != ~0U) {
7936 if (ErrorInfo >= Operands.size())
7937 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00007938
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007939 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7940 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7941 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007942
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007943 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00007944 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007945 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00007946 return Error(IDLoc, "invalid instruction",
7947 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00007948 case Match_RequiresNotITBlock:
7949 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007950 case Match_RequiresITBlock:
7951 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007952 case Match_RequiresV6:
7953 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7954 case Match_RequiresThumb2:
7955 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00007956 case Match_ImmRange0_15: {
7957 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7958 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7959 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7960 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00007961 case Match_ImmRange0_239: {
7962 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7963 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7964 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
7965 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007966 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007967
Eric Christopher91d7b902010-10-29 09:26:59 +00007968 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00007969}
7970
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007971/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00007972bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7973 StringRef IDVal = DirectiveID.getIdentifier();
7974 if (IDVal == ".word")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007975 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007976 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007977 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00007978 else if (IDVal == ".arm")
7979 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007980 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007981 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007982 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007983 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007984 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007985 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00007986 else if (IDVal == ".unreq")
7987 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00007988 else if (IDVal == ".arch")
7989 return parseDirectiveArch(DirectiveID.getLoc());
7990 else if (IDVal == ".eabi_attribute")
7991 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00007992 else if (IDVal == ".cpu")
7993 return parseDirectiveCPU(DirectiveID.getLoc());
7994 else if (IDVal == ".fpu")
7995 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00007996 else if (IDVal == ".fnstart")
7997 return parseDirectiveFnStart(DirectiveID.getLoc());
7998 else if (IDVal == ".fnend")
7999 return parseDirectiveFnEnd(DirectiveID.getLoc());
8000 else if (IDVal == ".cantunwind")
8001 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8002 else if (IDVal == ".personality")
8003 return parseDirectivePersonality(DirectiveID.getLoc());
8004 else if (IDVal == ".handlerdata")
8005 return parseDirectiveHandlerData(DirectiveID.getLoc());
8006 else if (IDVal == ".setfp")
8007 return parseDirectiveSetFP(DirectiveID.getLoc());
8008 else if (IDVal == ".pad")
8009 return parseDirectivePad(DirectiveID.getLoc());
8010 else if (IDVal == ".save")
8011 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8012 else if (IDVal == ".vsave")
8013 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008014 else if (IDVal == ".inst")
8015 return parseDirectiveInst(DirectiveID.getLoc());
8016 else if (IDVal == ".inst.n")
8017 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8018 else if (IDVal == ".inst.w")
8019 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008020 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008021 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008022 else if (IDVal == ".even")
8023 return parseDirectiveEven(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00008024 return true;
8025}
8026
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008027/// parseDirectiveWord
Kevin Enderbyccab3172009-09-15 00:27:25 +00008028/// ::= .word [ expression (, expression)* ]
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008029bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008030 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8031 for (;;) {
8032 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008033 if (getParser().parseExpression(Value))
Kevin Enderbyccab3172009-09-15 00:27:25 +00008034 return true;
8035
Eric Christopherbf7bc492013-01-09 03:52:05 +00008036 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008037
8038 if (getLexer().is(AsmToken::EndOfStatement))
8039 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008040
Kevin Enderbyccab3172009-09-15 00:27:25 +00008041 // FIXME: Improve diagnostic.
8042 if (getLexer().isNot(AsmToken::Comma))
8043 return Error(L, "unexpected token in directive");
Sean Callanana83fd7d2010-01-19 20:27:46 +00008044 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008045 }
8046 }
8047
Sean Callanana83fd7d2010-01-19 20:27:46 +00008048 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008049 return false;
8050}
8051
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008052/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008053/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008054bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby146dcf22009-10-15 20:48:48 +00008055 if (getLexer().isNot(AsmToken::EndOfStatement))
8056 return Error(L, "unexpected token in directive");
Sean Callanana83fd7d2010-01-19 20:27:46 +00008057 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008058
Tim Northovera2292d02013-06-10 23:20:58 +00008059 if (!hasThumb())
8060 return Error(L, "target does not support Thumb mode");
8061
Jim Grosbach7f882392011-12-07 18:04:19 +00008062 if (!isThumb())
8063 SwitchMode();
8064 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8065 return false;
8066}
8067
8068/// parseDirectiveARM
8069/// ::= .arm
8070bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
8071 if (getLexer().isNot(AsmToken::EndOfStatement))
8072 return Error(L, "unexpected token in directive");
8073 Parser.Lex();
8074
Tim Northovera2292d02013-06-10 23:20:58 +00008075 if (!hasARM())
8076 return Error(L, "target does not support ARM mode");
8077
Jim Grosbach7f882392011-12-07 18:04:19 +00008078 if (isThumb())
8079 SwitchMode();
8080 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008081 return false;
8082}
8083
Tim Northover1744d0a2013-10-25 12:49:50 +00008084void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8085 if (NextSymbolIsThumb) {
8086 getParser().getStreamer().EmitThumbFunc(Symbol);
8087 NextSymbolIsThumb = false;
8088 }
8089}
8090
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008091/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008092/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008093bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008094 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8095 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008096
Jim Grosbach1152cc02011-12-21 22:30:16 +00008097 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008098 // ELF doesn't
8099 if (isMachO) {
8100 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008101 if (Tok.isNot(AsmToken::EndOfStatement)) {
8102 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
8103 return Error(L, "unexpected token in .thumb_func directive");
Tim Northover1744d0a2013-10-25 12:49:50 +00008104 MCSymbol *Func =
8105 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8106 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008107 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008108 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008109 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008110 }
8111
Jim Grosbach1152cc02011-12-21 22:30:16 +00008112 if (getLexer().isNot(AsmToken::EndOfStatement))
Kevin Enderby146dcf22009-10-15 20:48:48 +00008113 return Error(L, "unexpected token in directive");
Jim Grosbach1152cc02011-12-21 22:30:16 +00008114
Tim Northover1744d0a2013-10-25 12:49:50 +00008115 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008116
Kevin Enderby146dcf22009-10-15 20:48:48 +00008117 return false;
8118}
8119
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008120/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008121/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008122bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008123 const AsmToken &Tok = Parser.getTok();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008124 if (Tok.isNot(AsmToken::Identifier))
8125 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer92d89982010-07-14 22:38:02 +00008126 StringRef Mode = Tok.getString();
Duncan Sands257eba42010-06-29 13:04:35 +00008127 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callanana83fd7d2010-01-19 20:27:46 +00008128 Parser.Lex();
Duncan Sands257eba42010-06-29 13:04:35 +00008129 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderbye9f2f0c2011-01-27 23:22:36 +00008130 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby146dcf22009-10-15 20:48:48 +00008131 else
8132 return Error(L, "unrecognized syntax mode in .syntax directive");
8133
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008134 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8135 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8136 return false;
8137 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008138 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008139
8140 // TODO tell the MC streamer the mode
8141 // getParser().getStreamer().Emit???();
8142 return false;
8143}
8144
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008145/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008146/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008147bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008148 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008149 if (Tok.isNot(AsmToken::Integer)) {
8150 Error(L, "unexpected token in .code directive");
8151 return false;
8152 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008153 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008154 if (Val != 16 && Val != 32) {
8155 Error(L, "invalid operand to .code directive");
8156 return false;
8157 }
8158 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008159
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008160 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8161 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8162 return false;
8163 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008164 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008165
Evan Cheng284b4672011-07-08 22:36:29 +00008166 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008167 if (!hasThumb()) {
8168 Error(L, "target does not support Thumb mode");
8169 return false;
8170 }
Tim Northovera2292d02013-06-10 23:20:58 +00008171
Jim Grosbachf471ac32011-09-06 18:46:23 +00008172 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008173 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008174 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008175 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008176 if (!hasARM()) {
8177 Error(L, "target does not support ARM mode");
8178 return false;
8179 }
Tim Northovera2292d02013-06-10 23:20:58 +00008180
Jim Grosbachf471ac32011-09-06 18:46:23 +00008181 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008182 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008183 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008184 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008185
Kevin Enderby146dcf22009-10-15 20:48:48 +00008186 return false;
8187}
8188
Jim Grosbachab5830e2011-12-14 02:16:11 +00008189/// parseDirectiveReq
8190/// ::= name .req registername
8191bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8192 Parser.Lex(); // Eat the '.req' token.
8193 unsigned Reg;
8194 SMLoc SRegLoc, ERegLoc;
8195 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008196 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008197 Error(SRegLoc, "register name expected");
8198 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008199 }
8200
8201 // Shouldn't be anything else.
8202 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008203 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008204 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8205 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008206 }
8207
8208 Parser.Lex(); // Consume the EndOfStatement
8209
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008210 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8211 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8212 return false;
8213 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008214
8215 return false;
8216}
8217
8218/// parseDirectiveUneq
8219/// ::= .unreq registername
8220bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8221 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008222 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008223 Error(L, "unexpected input in .unreq directive.");
8224 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008225 }
8226 RegisterReqs.erase(Parser.getTok().getIdentifier());
8227 Parser.Lex(); // Eat the identifier.
8228 return false;
8229}
8230
Jason W Kim135d2442011-12-20 17:38:12 +00008231/// parseDirectiveArch
8232/// ::= .arch token
8233bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008234 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8235
8236 unsigned ID = StringSwitch<unsigned>(Arch)
8237#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8238 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008239#define ARM_ARCH_ALIAS(NAME, ID) \
8240 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008241#include "MCTargetDesc/ARMArchName.def"
8242 .Default(ARM::INVALID_ARCH);
8243
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008244 if (ID == ARM::INVALID_ARCH) {
8245 Error(L, "Unknown arch name");
8246 return false;
8247 }
Logan Chien439e8f92013-12-11 17:16:25 +00008248
8249 getTargetStreamer().emitArch(ID);
8250 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008251}
8252
8253/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008254/// ::= .eabi_attribute int, int [, "str"]
8255/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008256bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008257 int64_t Tag;
8258 SMLoc TagLoc;
8259
8260 TagLoc = Parser.getTok().getLoc();
8261 if (Parser.getTok().is(AsmToken::Identifier)) {
8262 StringRef Name = Parser.getTok().getIdentifier();
8263 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8264 if (Tag == -1) {
8265 Error(TagLoc, "attribute name not recognised: " + Name);
8266 Parser.eatToEndOfStatement();
8267 return false;
8268 }
8269 Parser.Lex();
8270 } else {
8271 const MCExpr *AttrExpr;
8272
8273 TagLoc = Parser.getTok().getLoc();
8274 if (Parser.parseExpression(AttrExpr)) {
8275 Parser.eatToEndOfStatement();
8276 return false;
8277 }
8278
8279 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8280 if (!CE) {
8281 Error(TagLoc, "expected numeric constant");
8282 Parser.eatToEndOfStatement();
8283 return false;
8284 }
8285
8286 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008287 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008288
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008289 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008290 Error(Parser.getTok().getLoc(), "comma expected");
8291 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008292 return false;
8293 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008294 Parser.Lex(); // skip comma
8295
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008296 StringRef StringValue = "";
8297 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008298
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008299 int64_t IntegerValue = 0;
8300 bool IsIntegerValue = false;
8301
8302 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8303 IsStringValue = true;
8304 else if (Tag == ARMBuildAttrs::compatibility) {
8305 IsStringValue = true;
8306 IsIntegerValue = true;
8307 } else if (Tag == ARMBuildAttrs::nodefaults || Tag < 32 || Tag % 2 == 0)
8308 IsIntegerValue = true;
8309 else if (Tag % 2 == 1)
8310 IsStringValue = true;
8311 else
8312 llvm_unreachable("invalid tag type");
8313
8314 if (IsIntegerValue) {
8315 const MCExpr *ValueExpr;
8316 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8317 if (Parser.parseExpression(ValueExpr)) {
8318 Parser.eatToEndOfStatement();
8319 return false;
8320 }
8321
8322 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8323 if (!CE) {
8324 Error(ValueExprLoc, "expected numeric constant");
8325 Parser.eatToEndOfStatement();
8326 return false;
8327 }
8328
8329 IntegerValue = CE->getValue();
8330 }
8331
8332 if (Tag == ARMBuildAttrs::compatibility) {
8333 if (Parser.getTok().isNot(AsmToken::Comma))
8334 IsStringValue = false;
8335 else
8336 Parser.Lex();
8337 }
8338
8339 if (IsStringValue) {
8340 if (Parser.getTok().isNot(AsmToken::String)) {
8341 Error(Parser.getTok().getLoc(), "bad string constant");
8342 Parser.eatToEndOfStatement();
8343 return false;
8344 }
8345
8346 StringValue = Parser.getTok().getStringContents();
8347 Parser.Lex();
8348 }
8349
8350 if (IsIntegerValue && IsStringValue) {
8351 assert(Tag == ARMBuildAttrs::compatibility);
8352 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8353 } else if (IsIntegerValue)
8354 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8355 else if (IsStringValue)
8356 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008357 return false;
8358}
8359
8360/// parseDirectiveCPU
8361/// ::= .cpu str
8362bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8363 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8364 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8365 return false;
8366}
8367
8368/// parseDirectiveFPU
8369/// ::= .fpu str
8370bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8371 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8372
8373 unsigned ID = StringSwitch<unsigned>(FPU)
8374#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8375#include "ARMFPUName.def"
8376 .Default(ARM::INVALID_FPU);
8377
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008378 if (ID == ARM::INVALID_FPU) {
8379 Error(L, "Unknown FPU name");
8380 return false;
8381 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008382
8383 getTargetStreamer().emitFPU(ID);
8384 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008385}
8386
Logan Chien4ea23b52013-05-10 16:17:24 +00008387/// parseDirectiveFnStart
8388/// ::= .fnstart
8389bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008390 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008391 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008392 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008393 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008394 }
8395
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008396 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008397
8398 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008399 return false;
8400}
8401
8402/// parseDirectiveFnEnd
8403/// ::= .fnend
8404bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8405 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008406 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008407 Error(L, ".fnstart must precede .fnend directive");
8408 return false;
8409 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008410
8411 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008412 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008413
8414 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008415 return false;
8416}
8417
8418/// parseDirectiveCantUnwind
8419/// ::= .cantunwind
8420bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008421 UC.recordCantUnwind(L);
8422
Logan Chien4ea23b52013-05-10 16:17:24 +00008423 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008424 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008425 Error(L, ".fnstart must precede .cantunwind directive");
8426 return false;
8427 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008428 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008429 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008430 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008431 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008432 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008433 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008434 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008435 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008436 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008437 }
8438
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008439 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008440 return false;
8441}
8442
8443/// parseDirectivePersonality
8444/// ::= .personality name
8445bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008446 UC.recordPersonality(L);
8447
Logan Chien4ea23b52013-05-10 16:17:24 +00008448 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008449 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008450 Error(L, ".fnstart must precede .personality directive");
8451 return false;
8452 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008453 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008454 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008455 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008456 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008457 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008458 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008459 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008460 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008461 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008462 }
8463
8464 // Parse the name of the personality routine
8465 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8466 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008467 Error(L, "unexpected input in .personality directive.");
8468 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008469 }
8470 StringRef Name(Parser.getTok().getIdentifier());
8471 Parser.Lex();
8472
8473 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008474 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008475 return false;
8476}
8477
8478/// parseDirectiveHandlerData
8479/// ::= .handlerdata
8480bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008481 UC.recordHandlerData(L);
8482
Logan Chien4ea23b52013-05-10 16:17:24 +00008483 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008484 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008485 Error(L, ".fnstart must precede .personality directive");
8486 return false;
8487 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008488 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008489 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008490 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008491 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008492 }
8493
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008494 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008495 return false;
8496}
8497
8498/// parseDirectiveSetFP
8499/// ::= .setfp fpreg, spreg [, offset]
8500bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8501 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008502 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008503 Error(L, ".fnstart must precede .setfp directive");
8504 return false;
8505 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008506 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008507 Error(L, ".setfp must precede .handlerdata directive");
8508 return false;
8509 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008510
8511 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008512 SMLoc FPRegLoc = Parser.getTok().getLoc();
8513 int FPReg = tryParseRegister();
8514 if (FPReg == -1) {
8515 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008516 return false;
8517 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008518
8519 // Consume comma
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008520 if (!Parser.getTok().is(AsmToken::Comma)) {
8521 Error(Parser.getTok().getLoc(), "comma expected");
8522 return false;
8523 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008524 Parser.Lex(); // skip comma
8525
8526 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008527 SMLoc SPRegLoc = Parser.getTok().getLoc();
8528 int SPReg = tryParseRegister();
8529 if (SPReg == -1) {
8530 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008531 return false;
8532 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008533
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008534 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8535 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008536 return false;
8537 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008538
8539 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008540 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008541
8542 // Parse offset
8543 int64_t Offset = 0;
8544 if (Parser.getTok().is(AsmToken::Comma)) {
8545 Parser.Lex(); // skip comma
8546
8547 if (Parser.getTok().isNot(AsmToken::Hash) &&
8548 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008549 Error(Parser.getTok().getLoc(), "'#' expected");
8550 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008551 }
8552 Parser.Lex(); // skip hash token.
8553
8554 const MCExpr *OffsetExpr;
8555 SMLoc ExLoc = Parser.getTok().getLoc();
8556 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008557 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8558 Error(ExLoc, "malformed setfp offset");
8559 return false;
8560 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008561 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008562 if (!CE) {
8563 Error(ExLoc, "setfp offset must be an immediate");
8564 return false;
8565 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008566
8567 Offset = CE->getValue();
8568 }
8569
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008570 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8571 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008572 return false;
8573}
8574
8575/// parseDirective
8576/// ::= .pad offset
8577bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8578 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008579 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008580 Error(L, ".fnstart must precede .pad directive");
8581 return false;
8582 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008583 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008584 Error(L, ".pad must precede .handlerdata directive");
8585 return false;
8586 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008587
8588 // Parse the offset
8589 if (Parser.getTok().isNot(AsmToken::Hash) &&
8590 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008591 Error(Parser.getTok().getLoc(), "'#' expected");
8592 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008593 }
8594 Parser.Lex(); // skip hash token.
8595
8596 const MCExpr *OffsetExpr;
8597 SMLoc ExLoc = Parser.getTok().getLoc();
8598 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008599 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8600 Error(ExLoc, "malformed pad offset");
8601 return false;
8602 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008603 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008604 if (!CE) {
8605 Error(ExLoc, "pad offset must be an immediate");
8606 return false;
8607 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008608
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008609 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008610 return false;
8611}
8612
8613/// parseDirectiveRegSave
8614/// ::= .save { registers }
8615/// ::= .vsave { registers }
8616bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8617 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008618 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008619 Error(L, ".fnstart must precede .save or .vsave directives");
8620 return false;
8621 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008622 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008623 Error(L, ".save or .vsave must precede .handlerdata directive");
8624 return false;
8625 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008626
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008627 // RAII object to make sure parsed operands are deleted.
8628 struct CleanupObject {
8629 SmallVector<MCParsedAsmOperand *, 1> Operands;
8630 ~CleanupObject() {
8631 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8632 delete Operands[I];
8633 }
8634 } CO;
8635
Logan Chien4ea23b52013-05-10 16:17:24 +00008636 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008637 if (parseRegisterList(CO.Operands))
Logan Chien4ea23b52013-05-10 16:17:24 +00008638 return true;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008639 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008640 if (!IsVector && !Op->isRegList()) {
8641 Error(L, ".save expects GPR registers");
8642 return false;
8643 }
8644 if (IsVector && !Op->isDPRRegList()) {
8645 Error(L, ".vsave expects DPR registers");
8646 return false;
8647 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008648
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008649 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008650 return false;
8651}
8652
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008653/// parseDirectiveInst
8654/// ::= .inst opcode [, ...]
8655/// ::= .inst.n opcode [, ...]
8656/// ::= .inst.w opcode [, ...]
8657bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8658 int Width;
8659
8660 if (isThumb()) {
8661 switch (Suffix) {
8662 case 'n':
8663 Width = 2;
8664 break;
8665 case 'w':
8666 Width = 4;
8667 break;
8668 default:
8669 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008670 Error(Loc, "cannot determine Thumb instruction size, "
8671 "use inst.n/inst.w instead");
8672 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008673 }
8674 } else {
8675 if (Suffix) {
8676 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008677 Error(Loc, "width suffixes are invalid in ARM mode");
8678 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008679 }
8680 Width = 4;
8681 }
8682
8683 if (getLexer().is(AsmToken::EndOfStatement)) {
8684 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008685 Error(Loc, "expected expression following directive");
8686 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008687 }
8688
8689 for (;;) {
8690 const MCExpr *Expr;
8691
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008692 if (getParser().parseExpression(Expr)) {
8693 Error(Loc, "expected expression");
8694 return false;
8695 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008696
8697 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008698 if (!Value) {
8699 Error(Loc, "expected constant expression");
8700 return false;
8701 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008702
8703 switch (Width) {
8704 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008705 if (Value->getValue() > 0xffff) {
8706 Error(Loc, "inst.n operand is too big, use inst.w instead");
8707 return false;
8708 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008709 break;
8710 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008711 if (Value->getValue() > 0xffffffff) {
8712 Error(Loc,
8713 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8714 return false;
8715 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008716 break;
8717 default:
8718 llvm_unreachable("only supported widths are 2 and 4");
8719 }
8720
8721 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8722
8723 if (getLexer().is(AsmToken::EndOfStatement))
8724 break;
8725
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008726 if (getLexer().isNot(AsmToken::Comma)) {
8727 Error(Loc, "unexpected token in directive");
8728 return false;
8729 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008730
8731 Parser.Lex();
8732 }
8733
8734 Parser.Lex();
8735 return false;
8736}
8737
David Peixotto80c083a2013-12-19 18:26:07 +00008738/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008739/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008740bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
8741 MCStreamer &Streamer = getParser().getStreamer();
8742 const MCSection *Section = Streamer.getCurrentSection().first;
8743
8744 if (ConstantPool *CP = getConstantPool(Section)) {
David Peixotto52303f62013-12-19 22:41:56 +00008745 if (!CP->empty())
8746 CP->emitEntries(Streamer);
David Peixotto80c083a2013-12-19 18:26:07 +00008747 }
8748 return false;
8749}
8750
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008751bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8752 const MCSection *Section = getStreamer().getCurrentSection().first;
8753
8754 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8755 TokError("unexpected token in directive");
8756 return false;
8757 }
8758
8759 if (!Section) {
8760 getStreamer().InitToTextSection();
8761 Section = getStreamer().getCurrentSection().first;
8762 }
8763
8764 if (Section->UseCodeAlign())
8765 getStreamer().EmitCodeAlignment(2, 0);
8766 else
8767 getStreamer().EmitValueToAlignment(2, 0, 1, 0);
8768
8769 return false;
8770}
8771
Kevin Enderby8be42bd2009-10-30 22:55:57 +00008772/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00008773extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00008774 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
8775 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008776}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00008777
Chris Lattner3e4582a2010-09-06 19:11:01 +00008778#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00008779#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00008780#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00008781#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00008782
8783// Define this matcher function after the auto-generated include so we
8784// have the match class enum definitions.
8785unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
8786 unsigned Kind) {
8787 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
8788 // If the kind is a token for a literal immediate, check if our asm
8789 // operand matches. This is for InstAliases which have a fixed-value
8790 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00008791 switch (Kind) {
8792 default: break;
8793 case MCK__35_0:
8794 if (Op->isImm())
8795 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()))
8796 if (CE->getValue() == 0)
8797 return Match_Success;
8798 break;
8799 case MCK_ARMSOImm:
8800 if (Op->isImm()) {
8801 const MCExpr *SOExpr = Op->getImm();
8802 int64_t Value;
8803 if (!SOExpr->EvaluateAsAbsolute(Value))
8804 return Match_Success;
8805 assert((Value >= INT32_MIN && Value <= INT32_MAX) &&
8806 "expression value must be representiable in 32 bits");
8807 }
8808 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00008809 case MCK_GPRPair:
8810 if (Op->isReg() &&
8811 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg()))
8812 return Match_Success;
8813 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00008814 }
8815 return Match_InvalidOperand;
8816}
David Peixottoe407d092013-12-19 18:12:36 +00008817
8818void ARMAsmParser::finishParse() {
8819 // Dump contents of assembler constant pools.
8820 MCStreamer &Streamer = getParser().getStreamer();
8821 for (ConstantPoolMapTy::iterator CPI = ConstantPools.begin(),
8822 CPE = ConstantPools.end();
8823 CPI != CPE; ++CPI) {
8824 const MCSection *Section = CPI->first;
8825 ConstantPool &CP = CPI->second;
8826
David Peixotto52303f62013-12-19 22:41:56 +00008827 // Dump non-empty assembler constant pools at the end of the section.
8828 if (!CP.empty()) {
8829 Streamer.SwitchSection(Section);
8830 CP.emitEntries(Streamer);
8831 }
David Peixottoe407d092013-12-19 18:12:36 +00008832 }
8833}