blob: f864af70e29a33dd82551bd7ccfb3eee014db87c [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Evan Cheng11424442011-07-26 00:24:13 +000012#include "llvm/MC/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000013#include "MCTargetDesc/ARMAddressingModes.h"
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +000014#include "MCTargetDesc/ARMBuildAttrs.h"
Logan Chien439e8f92013-12-11 17:16:25 +000015#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
17#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000018#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000019#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000020#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000021#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000022#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000023#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000024#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000025#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000027#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000029#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000030#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/MC/MCExpr.h"
32#include "llvm/MC/MCInst.h"
33#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000034#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasoola5549682013-12-26 01:52:28 +000035#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/MC/MCParser/MCAsmLexer.h"
37#include "llvm/MC/MCParser/MCAsmParser.h"
38#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
39#include "llvm/MC/MCRegisterInfo.h"
40#include "llvm/MC/MCStreamer.h"
41#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000042#include "llvm/MC/MCSymbol.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000043#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000044#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/SourceMgr.h"
47#include "llvm/Support/TargetRegistry.h"
48#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000049
Kevin Enderbyccab3172009-09-15 00:27:25 +000050using namespace llvm;
51
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000052namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000053
54class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000055
Jim Grosbach04945c42011-12-02 00:35:16 +000056enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000057
David Peixottoe407d092013-12-19 18:12:36 +000058// A class to keep track of assembler-generated constant pools that are use to
59// implement the ldr-pseudo.
60class ConstantPool {
61 typedef SmallVector<std::pair<MCSymbol *, const MCExpr *>, 4> EntryVecTy;
62 EntryVecTy Entries;
63
64public:
65 // Initialize a new empty constant pool
66 ConstantPool() { }
67
68 // Add a new entry to the constant pool in the next slot.
69 // \param Value is the new entry to put in the constant pool.
70 //
71 // \returns a MCExpr that references the newly inserted value
72 const MCExpr *addEntry(const MCExpr *Value, MCContext &Context) {
73 MCSymbol *CPEntryLabel = Context.CreateTempSymbol();
74
75 Entries.push_back(std::make_pair(CPEntryLabel, Value));
76 return MCSymbolRefExpr::Create(CPEntryLabel, Context);
77 }
78
79 // Emit the contents of the constant pool using the provided streamer.
David Peixotto52303f62013-12-19 22:41:56 +000080 void emitEntries(MCStreamer &Streamer) {
81 if (Entries.empty())
82 return;
David Peixottoe407d092013-12-19 18:12:36 +000083 Streamer.EmitCodeAlignment(4); // align to 4-byte address
84 Streamer.EmitDataRegion(MCDR_DataRegion);
85 for (EntryVecTy::const_iterator I = Entries.begin(), E = Entries.end();
86 I != E; ++I) {
87 Streamer.EmitLabel(I->first);
88 Streamer.EmitValue(I->second, 4);
89 }
90 Streamer.EmitDataRegion(MCDR_DataRegionEnd);
David Peixotto52303f62013-12-19 22:41:56 +000091 Entries.clear();
92 }
93
94 // Return true if the constant pool is empty
95 bool empty() {
96 return Entries.empty();
David Peixottoe407d092013-12-19 18:12:36 +000097 }
98};
99
100// Map type used to keep track of per-Section constant pools used by the
101// ldr-pseudo opcode. The map associates a section to its constant pool. The
102// constant pool is a vector of (label, value) pairs. When the ldr
103// pseudo is parsed we insert a new (label, value) pair into the constant pool
104// for the current section and add MCSymbolRefExpr to the new label as
105// an opcode to the ldr. After we have parsed all the user input we
106// output the (label, value) pairs in each constant pool at the end of the
107// section.
David Peixotto52303f62013-12-19 22:41:56 +0000108//
109// We use the MapVector for the map type to ensure stable iteration of
110// the sections at the end of the parse. We need to iterate over the
111// sections in a stable order to ensure that we have print the
112// constant pools in a deterministic order when printing an assembly
113// file.
114typedef MapVector<const MCSection *, ConstantPool> ConstantPoolMapTy;
David Peixottoe407d092013-12-19 18:12:36 +0000115
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000116class UnwindContext {
117 MCAsmParser &Parser;
118
119 SMLoc FnStartLoc;
120 SMLoc CantUnwindLoc;
121 SMLoc PersonalityLoc;
122 SMLoc HandlerDataLoc;
123 int FPReg;
124
125public:
126 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(-1) {}
127
128 bool hasFnStart() const { return FnStartLoc.isValid(); }
129 bool cantUnwind() const { return CantUnwindLoc.isValid(); }
130 bool hasHandlerData() const { return HandlerDataLoc.isValid(); }
131 bool hasPersonality() const { return PersonalityLoc.isValid(); }
132
133 void recordFnStart(SMLoc L) { FnStartLoc = L; }
134 void recordCantUnwind(SMLoc L) { CantUnwindLoc = L; }
135 void recordPersonality(SMLoc L) { PersonalityLoc = L; }
136 void recordHandlerData(SMLoc L) { HandlerDataLoc = L; }
137
138 void saveFPReg(int Reg) { FPReg = Reg; }
139 int getFPReg() const { return FPReg; }
140
141 void emitFnStartLocNotes() const {
142 Parser.Note(FnStartLoc, ".fnstart was specified here");
143 }
144 void emitCantUnwindLocNotes() const {
145 Parser.Note(CantUnwindLoc, ".cantunwind was specified here");
146 }
147 void emitHandlerDataLocNotes() const {
148 Parser.Note(HandlerDataLoc, ".handlerdata was specified here");
149 }
150 void emitPersonalityLocNotes() const {
151 Parser.Note(PersonalityLoc, ".personality was specified here");
152 }
153
154 void reset() {
155 FnStartLoc = SMLoc();
156 CantUnwindLoc = SMLoc();
157 PersonalityLoc = SMLoc();
158 HandlerDataLoc = SMLoc();
159 FPReg = -1;
160 }
161};
162
Evan Cheng11424442011-07-26 00:24:13 +0000163class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000164 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000165 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000166 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000167 const MCRegisterInfo *MRI;
David Peixottoe407d092013-12-19 18:12:36 +0000168 ConstantPoolMapTy ConstantPools;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000169 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000170
171 // Assembler created constant pools for ldr pseudo
172 ConstantPool *getConstantPool(const MCSection *Section) {
173 ConstantPoolMapTy::iterator CP = ConstantPools.find(Section);
174 if (CP == ConstantPools.end())
175 return 0;
176
177 return &CP->second;
178 }
179
180 ConstantPool &getOrCreateConstantPool(const MCSection *Section) {
181 return ConstantPools[Section];
182 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000183
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000184 ARMTargetStreamer &getTargetStreamer() {
185 MCTargetStreamer &TS = getParser().getStreamer().getTargetStreamer();
186 return static_cast<ARMTargetStreamer &>(TS);
187 }
188
Jim Grosbachab5830e2011-12-14 02:16:11 +0000189 // Map of register aliases registers via the .req directive.
190 StringMap<unsigned> RegisterReqs;
191
Tim Northover1744d0a2013-10-25 12:49:50 +0000192 bool NextSymbolIsThumb;
193
Jim Grosbached16ec42011-08-29 22:24:09 +0000194 struct {
195 ARMCC::CondCodes Cond; // Condition for IT block.
196 unsigned Mask:4; // Condition mask for instructions.
197 // Starting at first 1 (from lsb).
198 // '1' condition as indicated in IT.
199 // '0' inverse of condition (else).
200 // Count of instructions in IT block is
201 // 4 - trailingzeroes(mask)
202
203 bool FirstCond; // Explicit flag for when we're parsing the
204 // First instruction in the IT block. It's
205 // implied in the mask, so needs special
206 // handling.
207
208 unsigned CurPosition; // Current position in parsing of IT
209 // block. In range [0,3]. Initialized
210 // according to count of instructions in block.
211 // ~0U if no active IT block.
212 } ITState;
213 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000214 void forwardITPosition() {
215 if (!inITBlock()) return;
216 // Move to the next instruction in the IT block, if there is one. If not,
217 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000218 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000219 if (++ITState.CurPosition == 5 - TZ)
220 ITState.CurPosition = ~0U; // Done with the IT block after this.
221 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000222
223
Kevin Enderbyccab3172009-09-15 00:27:25 +0000224 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000225 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
226
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000227 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
228 return Parser.Note(L, Msg, Ranges);
229 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000230 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000231 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000232 return Parser.Warning(L, Msg, Ranges);
233 }
234 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000235 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000236 return Parser.Error(L, Msg, Ranges);
237 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000238
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000239 int tryParseRegister();
240 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000241 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000242 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000243 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000244 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
245 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000246 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
247 unsigned &ShiftAmount);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000248 bool parseDirectiveWord(unsigned Size, SMLoc L);
249 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000250 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000251 bool parseDirectiveThumbFunc(SMLoc L);
252 bool parseDirectiveCode(SMLoc L);
253 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000254 bool parseDirectiveReq(StringRef Name, SMLoc L);
255 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000256 bool parseDirectiveArch(SMLoc L);
257 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000258 bool parseDirectiveCPU(SMLoc L);
259 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000260 bool parseDirectiveFnStart(SMLoc L);
261 bool parseDirectiveFnEnd(SMLoc L);
262 bool parseDirectiveCantUnwind(SMLoc L);
263 bool parseDirectivePersonality(SMLoc L);
264 bool parseDirectiveHandlerData(SMLoc L);
265 bool parseDirectiveSetFP(SMLoc L);
266 bool parseDirectivePad(SMLoc L);
267 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000268 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000269 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000270 bool parseDirectiveEven(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000271
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000272 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000273 bool &CarrySetting, unsigned &ProcessorIMod,
274 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000275 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
276 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000277 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000278
Evan Cheng4d1ca962011-07-08 01:53:10 +0000279 bool isThumb() const {
280 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000281 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000282 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000283 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000284 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000285 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000286 bool isThumbTwo() const {
287 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
288 }
Tim Northovera2292d02013-06-10 23:20:58 +0000289 bool hasThumb() const {
290 return STI.getFeatureBits() & ARM::HasV4TOps;
291 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000292 bool hasV6Ops() const {
293 return STI.getFeatureBits() & ARM::HasV6Ops;
294 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000295 bool hasV6MOps() const {
296 return STI.getFeatureBits() & ARM::HasV6MOps;
297 }
James Molloy21efa7d2011-09-28 14:21:38 +0000298 bool hasV7Ops() const {
299 return STI.getFeatureBits() & ARM::HasV7Ops;
300 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000301 bool hasV8Ops() const {
302 return STI.getFeatureBits() & ARM::HasV8Ops;
303 }
Tim Northovera2292d02013-06-10 23:20:58 +0000304 bool hasARM() const {
305 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
306 }
307
Evan Cheng284b4672011-07-08 22:36:29 +0000308 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000309 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
310 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000311 }
James Molloy21efa7d2011-09-28 14:21:38 +0000312 bool isMClass() const {
313 return STI.getFeatureBits() & ARM::FeatureMClass;
314 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000315
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000316 /// @name Auto-generated Match Functions
317 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000318
Chris Lattner3e4582a2010-09-06 19:11:01 +0000319#define GET_ASSEMBLER_HEADER
320#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000321
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000322 /// }
323
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000324 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000325 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000326 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000327 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000328 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000329 OperandMatchResultTy parseCoprocOptionOperand(
330 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000331 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000332 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000333 OperandMatchResultTy parseInstSyncBarrierOptOperand(
334 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000335 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000336 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000337 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000338 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000339 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
340 StringRef Op, int Low, int High);
341 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
342 return parsePKHImm(O, "lsl", 0, 31);
343 }
344 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
345 return parsePKHImm(O, "asr", 1, 32);
346 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000347 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000348 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000349 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000350 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000351 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000352 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000353 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000354 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000355 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
356 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000357
358 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000359 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000360 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000361 void cvtThumbBranches(MCInst &Inst,
362 const SmallVectorImpl<MCParsedAsmOperand*> &);
363
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000364 bool validateInstruction(MCInst &Inst,
365 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000366 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000367 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000368 bool shouldOmitCCOutOperand(StringRef Mnemonic,
369 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000370 bool shouldOmitPredicateOperand(StringRef Mnemonic,
371 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000372public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000373 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000374 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000375 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000376 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000377 Match_RequiresThumb2,
378#define GET_OPERAND_DIAGNOSTIC_TYPES
379#include "ARMGenAsmMatcher.inc"
380
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000381 };
382
Joey Gouly0e76fa72013-09-12 10:28:05 +0000383 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
384 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000385 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000386 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000387
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000388 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000389 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000390
Evan Cheng4d1ca962011-07-08 01:53:10 +0000391 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000392 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000393
394 // Not in an ITBlock to start with.
395 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000396
397 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000398 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000399
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000400 // Implementation of the MCTargetAsmParser interface:
401 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Chad Rosierf0e87202012-10-25 20:41:34 +0000402 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
403 SMLoc NameLoc,
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000404 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000405 bool ParseDirective(AsmToken DirectiveID);
406
Jim Grosbach231e7aa2013-02-06 06:00:11 +0000407 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000408 unsigned checkTargetMatchPredicate(MCInst &Inst);
409
Chad Rosier49963552012-10-13 00:26:04 +0000410 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000411 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000412 MCStreamer &Out, unsigned &ErrorInfo,
413 bool MatchingInlineAsm);
Tim Northover1744d0a2013-10-25 12:49:50 +0000414 void onLabelParsed(MCSymbol *Symbol);
David Peixottoe407d092013-12-19 18:12:36 +0000415 void finishParse();
Kevin Enderbyccab3172009-09-15 00:27:25 +0000416};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000417} // end anonymous namespace
418
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000419namespace {
420
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000421/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000422/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000423class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000424 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000425 k_CondCode,
426 k_CCOut,
427 k_ITCondMask,
428 k_CoprocNum,
429 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000430 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000431 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000432 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000433 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000434 k_Memory,
435 k_PostIndexRegister,
436 k_MSRMask,
437 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000438 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000439 k_Register,
440 k_RegisterList,
441 k_DPRRegisterList,
442 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000443 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000444 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000445 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000446 k_ShiftedRegister,
447 k_ShiftedImmediate,
448 k_ShifterImmediate,
449 k_RotateImmediate,
450 k_BitfieldDescriptor,
451 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000452 } Kind;
453
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000454 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000455 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000456
Eric Christopher8996c5d2013-03-15 00:42:55 +0000457 struct CCOp {
458 ARMCC::CondCodes Val;
459 };
460
461 struct CopOp {
462 unsigned Val;
463 };
464
465 struct CoprocOptionOp {
466 unsigned Val;
467 };
468
469 struct ITMaskOp {
470 unsigned Mask:4;
471 };
472
473 struct MBOptOp {
474 ARM_MB::MemBOpt Val;
475 };
476
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000477 struct ISBOptOp {
478 ARM_ISB::InstSyncBOpt Val;
479 };
480
Eric Christopher8996c5d2013-03-15 00:42:55 +0000481 struct IFlagsOp {
482 ARM_PROC::IFlags Val;
483 };
484
485 struct MMaskOp {
486 unsigned Val;
487 };
488
489 struct TokOp {
490 const char *Data;
491 unsigned Length;
492 };
493
494 struct RegOp {
495 unsigned RegNum;
496 };
497
498 // A vector register list is a sequential list of 1 to 4 registers.
499 struct VectorListOp {
500 unsigned RegNum;
501 unsigned Count;
502 unsigned LaneIndex;
503 bool isDoubleSpaced;
504 };
505
506 struct VectorIndexOp {
507 unsigned Val;
508 };
509
510 struct ImmOp {
511 const MCExpr *Val;
512 };
513
514 /// Combined record for all forms of ARM address expressions.
515 struct MemoryOp {
516 unsigned BaseRegNum;
517 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
518 // was specified.
519 const MCConstantExpr *OffsetImm; // Offset immediate value
520 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
521 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
522 unsigned ShiftImm; // shift for OffsetReg.
523 unsigned Alignment; // 0 = no alignment specified
524 // n = alignment in bytes (2, 4, 8, 16, or 32)
525 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
526 };
527
528 struct PostIdxRegOp {
529 unsigned RegNum;
530 bool isAdd;
531 ARM_AM::ShiftOpc ShiftTy;
532 unsigned ShiftImm;
533 };
534
535 struct ShifterImmOp {
536 bool isASR;
537 unsigned Imm;
538 };
539
540 struct RegShiftedRegOp {
541 ARM_AM::ShiftOpc ShiftTy;
542 unsigned SrcReg;
543 unsigned ShiftReg;
544 unsigned ShiftImm;
545 };
546
547 struct RegShiftedImmOp {
548 ARM_AM::ShiftOpc ShiftTy;
549 unsigned SrcReg;
550 unsigned ShiftImm;
551 };
552
553 struct RotImmOp {
554 unsigned Imm;
555 };
556
557 struct BitfieldOp {
558 unsigned LSB;
559 unsigned Width;
560 };
561
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000562 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000563 struct CCOp CC;
564 struct CopOp Cop;
565 struct CoprocOptionOp CoprocOption;
566 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000567 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000568 struct ITMaskOp ITMask;
569 struct IFlagsOp IFlags;
570 struct MMaskOp MMask;
571 struct TokOp Tok;
572 struct RegOp Reg;
573 struct VectorListOp VectorList;
574 struct VectorIndexOp VectorIndex;
575 struct ImmOp Imm;
576 struct MemoryOp Memory;
577 struct PostIdxRegOp PostIdxReg;
578 struct ShifterImmOp ShifterImm;
579 struct RegShiftedRegOp RegShiftedReg;
580 struct RegShiftedImmOp RegShiftedImm;
581 struct RotImmOp RotImm;
582 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000583 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000584
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000585 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
586public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000587 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
588 Kind = o.Kind;
589 StartLoc = o.StartLoc;
590 EndLoc = o.EndLoc;
591 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000592 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000593 CC = o.CC;
594 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000595 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000596 ITMask = o.ITMask;
597 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000598 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000599 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000600 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000601 case k_CCOut:
602 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000603 Reg = o.Reg;
604 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000605 case k_RegisterList:
606 case k_DPRRegisterList:
607 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000608 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000609 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000610 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000611 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000612 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000613 VectorList = o.VectorList;
614 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000615 case k_CoprocNum:
616 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000617 Cop = o.Cop;
618 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000619 case k_CoprocOption:
620 CoprocOption = o.CoprocOption;
621 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000622 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000623 Imm = o.Imm;
624 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000625 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000626 MBOpt = o.MBOpt;
627 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000628 case k_InstSyncBarrierOpt:
629 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000630 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000631 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000632 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000633 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000634 PostIdxReg = o.PostIdxReg;
635 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000636 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000637 MMask = o.MMask;
638 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000639 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000640 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000641 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000642 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000643 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000644 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000645 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000646 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000647 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000648 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000649 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000650 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000651 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000652 RotImm = o.RotImm;
653 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000654 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000655 Bitfield = o.Bitfield;
656 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000657 case k_VectorIndex:
658 VectorIndex = o.VectorIndex;
659 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000660 }
661 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000662
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000663 /// getStartLoc - Get the location of the first token of this operand.
664 SMLoc getStartLoc() const { return StartLoc; }
665 /// getEndLoc - Get the location of the last token of this operand.
666 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000667 /// getLocRange - Get the range between the first and last token of this
668 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000669 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
670
Daniel Dunbard8042b72010-08-11 06:36:53 +0000671 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000672 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000673 return CC.Val;
674 }
675
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000676 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000677 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000678 return Cop.Val;
679 }
680
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000681 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000682 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000683 return StringRef(Tok.Data, Tok.Length);
684 }
685
686 unsigned getReg() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000687 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000688 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000689 }
690
Bill Wendlingbed94652010-11-09 23:28:44 +0000691 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000692 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
693 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000694 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000695 }
696
Kevin Enderbyf5079942009-10-13 22:19:02 +0000697 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000698 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000699 return Imm.Val;
700 }
701
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000702 unsigned getVectorIndex() const {
703 assert(Kind == k_VectorIndex && "Invalid access!");
704 return VectorIndex.Val;
705 }
706
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000707 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000708 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000709 return MBOpt.Val;
710 }
711
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000712 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
713 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
714 return ISBOpt.Val;
715 }
716
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000717 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000718 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000719 return IFlags.Val;
720 }
721
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000722 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000723 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000724 return MMask.Val;
725 }
726
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000727 bool isCoprocNum() const { return Kind == k_CoprocNum; }
728 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000729 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000730 bool isCondCode() const { return Kind == k_CondCode; }
731 bool isCCOut() const { return Kind == k_CCOut; }
732 bool isITMask() const { return Kind == k_ITCondMask; }
733 bool isITCondCode() const { return Kind == k_CondCode; }
734 bool isImm() const { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000735 // checks whether this operand is an unsigned offset which fits is a field
736 // of specified width and scaled by a specific number of bits
737 template<unsigned width, unsigned scale>
738 bool isUnsignedOffset() const {
739 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000740 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000741 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
742 int64_t Val = CE->getValue();
743 int64_t Align = 1LL << scale;
744 int64_t Max = Align * ((1LL << width) - 1);
745 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
746 }
747 return false;
748 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000749 // checks whether this operand is an signed offset which fits is a field
750 // of specified width and scaled by a specific number of bits
751 template<unsigned width, unsigned scale>
752 bool isSignedOffset() const {
753 if (!isImm()) return false;
754 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
755 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
756 int64_t Val = CE->getValue();
757 int64_t Align = 1LL << scale;
758 int64_t Max = Align * ((1LL << (width-1)) - 1);
759 int64_t Min = -Align * (1LL << (width-1));
760 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
761 }
762 return false;
763 }
764
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000765 // checks whether this operand is a memory operand computed as an offset
766 // applied to PC. the offset may have 8 bits of magnitude and is represented
767 // with two bits of shift. textually it may be either [pc, #imm], #imm or
768 // relocable expression...
769 bool isThumbMemPC() const {
770 int64_t Val = 0;
771 if (isImm()) {
772 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
773 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
774 if (!CE) return false;
775 Val = CE->getValue();
776 }
777 else if (isMem()) {
778 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
779 if(Memory.BaseRegNum != ARM::PC) return false;
780 Val = Memory.OffsetImm->getValue();
781 }
782 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000783 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000784 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000785 bool isFPImm() const {
786 if (!isImm()) return false;
787 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
788 if (!CE) return false;
789 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
790 return Val != -1;
791 }
Jim Grosbachea231912011-12-22 22:19:05 +0000792 bool isFBits16() const {
793 if (!isImm()) return false;
794 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
795 if (!CE) return false;
796 int64_t Value = CE->getValue();
797 return Value >= 0 && Value <= 16;
798 }
799 bool isFBits32() const {
800 if (!isImm()) return false;
801 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
802 if (!CE) return false;
803 int64_t Value = CE->getValue();
804 return Value >= 1 && Value <= 32;
805 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000806 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000807 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000808 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
809 if (!CE) return false;
810 int64_t Value = CE->getValue();
811 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
812 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000813 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000814 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000815 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
816 if (!CE) return false;
817 int64_t Value = CE->getValue();
818 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
819 }
820 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000821 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
823 if (!CE) return false;
824 int64_t Value = CE->getValue();
825 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
826 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000827 bool isImm0_508s4Neg() const {
828 if (!isImm()) return false;
829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
830 if (!CE) return false;
831 int64_t Value = -CE->getValue();
832 // explicitly exclude zero. we want that to use the normal 0_508 version.
833 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
834 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000835 bool isImm0_239() const {
836 if (!isImm()) return false;
837 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
838 if (!CE) return false;
839 int64_t Value = CE->getValue();
840 return Value >= 0 && Value < 240;
841 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000842 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000843 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000844 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
845 if (!CE) return false;
846 int64_t Value = CE->getValue();
847 return Value >= 0 && Value < 256;
848 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000849 bool isImm0_4095() const {
850 if (!isImm()) return false;
851 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
852 if (!CE) return false;
853 int64_t Value = CE->getValue();
854 return Value >= 0 && Value < 4096;
855 }
856 bool isImm0_4095Neg() const {
857 if (!isImm()) return false;
858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
859 if (!CE) return false;
860 int64_t Value = -CE->getValue();
861 return Value > 0 && Value < 4096;
862 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000863 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000864 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
866 if (!CE) return false;
867 int64_t Value = CE->getValue();
868 return Value >= 0 && Value < 2;
869 }
870 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000871 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000872 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
873 if (!CE) return false;
874 int64_t Value = CE->getValue();
875 return Value >= 0 && Value < 4;
876 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000877 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000878 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
880 if (!CE) return false;
881 int64_t Value = CE->getValue();
882 return Value >= 0 && Value < 8;
883 }
884 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000885 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000886 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
887 if (!CE) return false;
888 int64_t Value = CE->getValue();
889 return Value >= 0 && Value < 16;
890 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000891 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000892 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000893 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
894 if (!CE) return false;
895 int64_t Value = CE->getValue();
896 return Value >= 0 && Value < 32;
897 }
Jim Grosbach00326402011-12-08 01:30:04 +0000898 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000899 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
901 if (!CE) return false;
902 int64_t Value = CE->getValue();
903 return Value >= 0 && Value < 64;
904 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000905 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000906 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
908 if (!CE) return false;
909 int64_t Value = CE->getValue();
910 return Value == 8;
911 }
912 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000913 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
915 if (!CE) return false;
916 int64_t Value = CE->getValue();
917 return Value == 16;
918 }
919 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000920 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
922 if (!CE) return false;
923 int64_t Value = CE->getValue();
924 return Value == 32;
925 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000926 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000927 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000928 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
929 if (!CE) return false;
930 int64_t Value = CE->getValue();
931 return Value > 0 && Value <= 8;
932 }
933 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000934 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000935 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
936 if (!CE) return false;
937 int64_t Value = CE->getValue();
938 return Value > 0 && Value <= 16;
939 }
940 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000941 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000942 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
943 if (!CE) return false;
944 int64_t Value = CE->getValue();
945 return Value > 0 && Value <= 32;
946 }
947 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000948 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000949 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
950 if (!CE) return false;
951 int64_t Value = CE->getValue();
952 return Value > 0 && Value <= 64;
953 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000954 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000955 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
957 if (!CE) return false;
958 int64_t Value = CE->getValue();
959 return Value > 0 && Value < 8;
960 }
961 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000962 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000963 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
964 if (!CE) return false;
965 int64_t Value = CE->getValue();
966 return Value > 0 && Value < 16;
967 }
968 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000969 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000970 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
971 if (!CE) return false;
972 int64_t Value = CE->getValue();
973 return Value > 0 && Value < 32;
974 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000975 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000976 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000977 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
978 if (!CE) return false;
979 int64_t Value = CE->getValue();
980 return Value > 0 && Value < 17;
981 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000982 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000983 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000984 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
985 if (!CE) return false;
986 int64_t Value = CE->getValue();
987 return Value > 0 && Value < 33;
988 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000989 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000990 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000991 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
992 if (!CE) return false;
993 int64_t Value = CE->getValue();
994 return Value >= 0 && Value < 33;
995 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000996 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000997 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000998 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
999 if (!CE) return false;
1000 int64_t Value = CE->getValue();
1001 return Value >= 0 && Value < 65536;
1002 }
Mihai Popaae1112b2013-08-21 13:14:58 +00001003 bool isImm256_65535Expr() const {
1004 if (!isImm()) return false;
1005 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1006 // If it's not a constant expression, it'll generate a fixup and be
1007 // handled later.
1008 if (!CE) return true;
1009 int64_t Value = CE->getValue();
1010 return Value >= 256 && Value < 65536;
1011 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001012 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001013 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001014 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1015 // If it's not a constant expression, it'll generate a fixup and be
1016 // handled later.
1017 if (!CE) return true;
1018 int64_t Value = CE->getValue();
1019 return Value >= 0 && Value < 65536;
1020 }
Jim Grosbachf1637842011-07-26 16:24:27 +00001021 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001022 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +00001023 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1024 if (!CE) return false;
1025 int64_t Value = CE->getValue();
1026 return Value >= 0 && Value <= 0xffffff;
1027 }
Jim Grosbach46dd4132011-08-17 21:51:27 +00001028 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001029 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +00001030 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1031 if (!CE) return false;
1032 int64_t Value = CE->getValue();
1033 return Value > 0 && Value < 33;
1034 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001035 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001036 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001037 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1038 if (!CE) return false;
1039 int64_t Value = CE->getValue();
1040 return Value >= 0 && Value < 32;
1041 }
1042 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001043 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001044 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1045 if (!CE) return false;
1046 int64_t Value = CE->getValue();
1047 return Value > 0 && Value <= 32;
1048 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001049 bool isAdrLabel() const {
1050 // If we have an immediate that's not a constant, treat it as a label
1051 // reference needing a fixup. If it is a constant, but it can't fit
1052 // into shift immediate encoding, we reject it.
1053 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1054 else return (isARMSOImm() || isARMSOImmNeg());
1055 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001056 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001057 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001058 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1059 if (!CE) return false;
1060 int64_t Value = CE->getValue();
1061 return ARM_AM::getSOImmVal(Value) != -1;
1062 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001063 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001064 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001065 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1066 if (!CE) return false;
1067 int64_t Value = CE->getValue();
1068 return ARM_AM::getSOImmVal(~Value) != -1;
1069 }
Jim Grosbach30506252011-12-08 00:31:07 +00001070 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001071 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001072 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1073 if (!CE) return false;
1074 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001075 // Only use this when not representable as a plain so_imm.
1076 return ARM_AM::getSOImmVal(Value) == -1 &&
1077 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001078 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001079 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001080 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001081 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1082 if (!CE) return false;
1083 int64_t Value = CE->getValue();
1084 return ARM_AM::getT2SOImmVal(Value) != -1;
1085 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001086 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001087 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001088 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1089 if (!CE) return false;
1090 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001091 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1092 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001093 }
Jim Grosbach30506252011-12-08 00:31:07 +00001094 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001095 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001096 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1097 if (!CE) return false;
1098 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001099 // Only use this when not representable as a plain so_imm.
1100 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1101 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001102 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001103 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001104 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001105 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1106 if (!CE) return false;
1107 int64_t Value = CE->getValue();
1108 return Value == 1 || Value == 0;
1109 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001110 bool isReg() const { return Kind == k_Register; }
1111 bool isRegList() const { return Kind == k_RegisterList; }
1112 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1113 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
1114 bool isToken() const { return Kind == k_Token; }
1115 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001116 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Chad Rosier41099832012-09-11 23:02:35 +00001117 bool isMem() const { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001118 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1119 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1120 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1121 bool isRotImm() const { return Kind == k_RotateImmediate; }
1122 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1123 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001124 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001125 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001126 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001127 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001128 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001129 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001130 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001131 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1132 (alignOK || Memory.Alignment == 0);
1133 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001134 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001135 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001136 return false;
1137 // Base register must be PC.
1138 if (Memory.BaseRegNum != ARM::PC)
1139 return false;
1140 // Immediate offset in range [-4095, 4095].
1141 if (!Memory.OffsetImm) return true;
1142 int64_t Val = Memory.OffsetImm->getValue();
1143 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1144 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001145 bool isAlignedMemory() const {
1146 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001147 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001148 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001149 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001150 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001151 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001152 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001153 if (!Memory.OffsetImm) return true;
1154 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001155 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001156 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001157 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001158 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001159 // Immediate offset in range [-4095, 4095].
1160 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1161 if (!CE) return false;
1162 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001163 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001164 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001165 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001166 // If we have an immediate that's not a constant, treat it as a label
1167 // reference needing a fixup. If it is a constant, it's something else
1168 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001169 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001170 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001171 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001172 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001173 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001174 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001175 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001176 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001177 if (!Memory.OffsetImm) return true;
1178 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001179 // The #-0 offset is encoded as INT32_MIN, and we have to check
1180 // for this too.
1181 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001182 }
1183 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001184 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001185 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001186 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001187 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1188 // Immediate offset in range [-255, 255].
1189 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1190 if (!CE) return false;
1191 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001192 // Special case, #-0 is INT32_MIN.
1193 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001194 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001195 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001196 // If we have an immediate that's not a constant, treat it as a label
1197 // reference needing a fixup. If it is a constant, it's something else
1198 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001199 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001200 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001201 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001202 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001203 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001204 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001205 if (!Memory.OffsetImm) return true;
1206 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001207 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001208 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001209 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001210 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001211 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001212 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001213 return false;
1214 return true;
1215 }
1216 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001217 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001218 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1219 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001220 return false;
1221 return true;
1222 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001223 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001224 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001225 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001226 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001227 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001228 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001229 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001230 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001231 return false;
1232 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001233 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001234 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001235 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001236 return false;
1237 return true;
1238 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001239 bool isMemThumbRR() const {
1240 // Thumb reg+reg addressing is simple. Just two registers, a base and
1241 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001242 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001243 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001244 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001245 return isARMLowRegister(Memory.BaseRegNum) &&
1246 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001247 }
1248 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001249 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001250 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001251 return false;
1252 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001253 if (!Memory.OffsetImm) return true;
1254 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001255 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1256 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001257 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001258 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001259 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001260 return false;
1261 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001262 if (!Memory.OffsetImm) return true;
1263 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001264 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1265 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001266 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001267 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001268 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001269 return false;
1270 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001271 if (!Memory.OffsetImm) return true;
1272 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001273 return Val >= 0 && Val <= 31;
1274 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001275 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001276 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001277 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001278 return false;
1279 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001280 if (!Memory.OffsetImm) return true;
1281 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001282 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001283 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001284 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001285 // If we have an immediate that's not a constant, treat it as a label
1286 // reference needing a fixup. If it is a constant, it's something else
1287 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001288 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001289 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001290 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001291 return false;
1292 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001293 if (!Memory.OffsetImm) return true;
1294 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001295 // Special case, #-0 is INT32_MIN.
1296 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001297 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001298 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001299 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001300 return false;
1301 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001302 if (!Memory.OffsetImm) return true;
1303 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001304 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1305 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001306 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001307 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001308 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001309 // Base reg of PC isn't allowed for these encodings.
1310 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001311 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001312 if (!Memory.OffsetImm) return true;
1313 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001314 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001315 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001316 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001317 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001318 return false;
1319 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001320 if (!Memory.OffsetImm) return true;
1321 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001322 return Val >= 0 && Val < 256;
1323 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001324 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001325 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001326 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001327 // Base reg of PC isn't allowed for these encodings.
1328 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001329 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001330 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001331 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001332 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001333 }
1334 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001335 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001336 return false;
1337 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001338 if (!Memory.OffsetImm) return true;
1339 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001340 return (Val >= 0 && Val < 4096);
1341 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001342 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001343 // If we have an immediate that's not a constant, treat it as a label
1344 // reference needing a fixup. If it is a constant, it's something else
1345 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001346 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001347 return true;
1348
Chad Rosier41099832012-09-11 23:02:35 +00001349 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001350 return false;
1351 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001352 if (!Memory.OffsetImm) return true;
1353 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001354 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001355 }
1356 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001357 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001358 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1359 if (!CE) return false;
1360 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001361 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001362 }
Jim Grosbach93981412011-10-11 21:55:36 +00001363 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001364 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001365 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1366 if (!CE) return false;
1367 int64_t Val = CE->getValue();
1368 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1369 (Val == INT32_MIN);
1370 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001371
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001372 bool isMSRMask() const { return Kind == k_MSRMask; }
1373 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001374
Jim Grosbach741cd732011-10-17 22:26:03 +00001375 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001376 bool isSingleSpacedVectorList() const {
1377 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1378 }
1379 bool isDoubleSpacedVectorList() const {
1380 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1381 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001382 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001383 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001384 return VectorList.Count == 1;
1385 }
1386
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001387 bool isVecListDPair() const {
1388 if (!isSingleSpacedVectorList()) return false;
1389 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1390 .contains(VectorList.RegNum));
1391 }
1392
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001393 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001394 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001395 return VectorList.Count == 3;
1396 }
1397
Jim Grosbach846bcff2011-10-21 20:35:01 +00001398 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001399 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001400 return VectorList.Count == 4;
1401 }
1402
Jim Grosbache5307f92012-03-05 21:43:40 +00001403 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001404 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001405 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1406 .contains(VectorList.RegNum));
1407 }
1408
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001409 bool isVecListThreeQ() const {
1410 if (!isDoubleSpacedVectorList()) return false;
1411 return VectorList.Count == 3;
1412 }
1413
Jim Grosbach1e946a42012-01-24 00:43:12 +00001414 bool isVecListFourQ() const {
1415 if (!isDoubleSpacedVectorList()) return false;
1416 return VectorList.Count == 4;
1417 }
1418
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001419 bool isSingleSpacedVectorAllLanes() const {
1420 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1421 }
1422 bool isDoubleSpacedVectorAllLanes() const {
1423 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1424 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001425 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001426 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001427 return VectorList.Count == 1;
1428 }
1429
Jim Grosbach13a292c2012-03-06 22:01:44 +00001430 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001431 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001432 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1433 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001434 }
1435
Jim Grosbached428bc2012-03-06 23:10:38 +00001436 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001437 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001438 return VectorList.Count == 2;
1439 }
1440
Jim Grosbachb78403c2012-01-24 23:47:04 +00001441 bool isVecListThreeDAllLanes() const {
1442 if (!isSingleSpacedVectorAllLanes()) return false;
1443 return VectorList.Count == 3;
1444 }
1445
1446 bool isVecListThreeQAllLanes() const {
1447 if (!isDoubleSpacedVectorAllLanes()) return false;
1448 return VectorList.Count == 3;
1449 }
1450
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001451 bool isVecListFourDAllLanes() const {
1452 if (!isSingleSpacedVectorAllLanes()) return false;
1453 return VectorList.Count == 4;
1454 }
1455
1456 bool isVecListFourQAllLanes() const {
1457 if (!isDoubleSpacedVectorAllLanes()) return false;
1458 return VectorList.Count == 4;
1459 }
1460
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001461 bool isSingleSpacedVectorIndexed() const {
1462 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1463 }
1464 bool isDoubleSpacedVectorIndexed() const {
1465 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1466 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001467 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001468 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001469 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1470 }
1471
Jim Grosbachda511042011-12-14 23:35:06 +00001472 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001473 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001474 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1475 }
1476
1477 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001478 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001479 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1480 }
1481
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001482 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001483 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001484 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1485 }
1486
Jim Grosbachda511042011-12-14 23:35:06 +00001487 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001488 if (!isSingleSpacedVectorIndexed()) return false;
1489 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1490 }
1491
1492 bool isVecListTwoQWordIndexed() const {
1493 if (!isDoubleSpacedVectorIndexed()) return false;
1494 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1495 }
1496
1497 bool isVecListTwoQHWordIndexed() const {
1498 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001499 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1500 }
1501
1502 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001503 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001504 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1505 }
1506
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001507 bool isVecListThreeDByteIndexed() const {
1508 if (!isSingleSpacedVectorIndexed()) return false;
1509 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1510 }
1511
1512 bool isVecListThreeDHWordIndexed() const {
1513 if (!isSingleSpacedVectorIndexed()) return false;
1514 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1515 }
1516
1517 bool isVecListThreeQWordIndexed() const {
1518 if (!isDoubleSpacedVectorIndexed()) return false;
1519 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1520 }
1521
1522 bool isVecListThreeQHWordIndexed() const {
1523 if (!isDoubleSpacedVectorIndexed()) return false;
1524 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1525 }
1526
1527 bool isVecListThreeDWordIndexed() const {
1528 if (!isSingleSpacedVectorIndexed()) return false;
1529 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1530 }
1531
Jim Grosbach14952a02012-01-24 18:37:25 +00001532 bool isVecListFourDByteIndexed() const {
1533 if (!isSingleSpacedVectorIndexed()) return false;
1534 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1535 }
1536
1537 bool isVecListFourDHWordIndexed() const {
1538 if (!isSingleSpacedVectorIndexed()) return false;
1539 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1540 }
1541
1542 bool isVecListFourQWordIndexed() const {
1543 if (!isDoubleSpacedVectorIndexed()) return false;
1544 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1545 }
1546
1547 bool isVecListFourQHWordIndexed() const {
1548 if (!isDoubleSpacedVectorIndexed()) return false;
1549 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1550 }
1551
1552 bool isVecListFourDWordIndexed() const {
1553 if (!isSingleSpacedVectorIndexed()) return false;
1554 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1555 }
1556
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001557 bool isVectorIndex8() const {
1558 if (Kind != k_VectorIndex) return false;
1559 return VectorIndex.Val < 8;
1560 }
1561 bool isVectorIndex16() const {
1562 if (Kind != k_VectorIndex) return false;
1563 return VectorIndex.Val < 4;
1564 }
1565 bool isVectorIndex32() const {
1566 if (Kind != k_VectorIndex) return false;
1567 return VectorIndex.Val < 2;
1568 }
1569
Jim Grosbach741cd732011-10-17 22:26:03 +00001570 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001571 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001572 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1573 // Must be a constant.
1574 if (!CE) return false;
1575 int64_t Value = CE->getValue();
1576 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1577 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001578 return Value >= 0 && Value < 256;
1579 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001580
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001581 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001582 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001583 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1584 // Must be a constant.
1585 if (!CE) return false;
1586 int64_t Value = CE->getValue();
1587 // i16 value in the range [0,255] or [0x0100, 0xff00]
1588 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1589 }
1590
Jim Grosbach8211c052011-10-18 00:22:00 +00001591 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001592 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001593 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1594 // Must be a constant.
1595 if (!CE) return false;
1596 int64_t Value = CE->getValue();
1597 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1598 return (Value >= 0 && Value < 256) ||
1599 (Value >= 0x0100 && Value <= 0xff00) ||
1600 (Value >= 0x010000 && Value <= 0xff0000) ||
1601 (Value >= 0x01000000 && Value <= 0xff000000);
1602 }
1603
1604 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001605 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001606 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1607 // Must be a constant.
1608 if (!CE) return false;
1609 int64_t Value = CE->getValue();
1610 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1611 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1612 return (Value >= 0 && Value < 256) ||
1613 (Value >= 0x0100 && Value <= 0xff00) ||
1614 (Value >= 0x010000 && Value <= 0xff0000) ||
1615 (Value >= 0x01000000 && Value <= 0xff000000) ||
1616 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1617 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1618 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001619 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001620 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001621 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1622 // Must be a constant.
1623 if (!CE) return false;
1624 int64_t Value = ~CE->getValue();
1625 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1626 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1627 return (Value >= 0 && Value < 256) ||
1628 (Value >= 0x0100 && Value <= 0xff00) ||
1629 (Value >= 0x010000 && Value <= 0xff0000) ||
1630 (Value >= 0x01000000 && Value <= 0xff000000) ||
1631 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1632 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1633 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001634
Jim Grosbache4454e02011-10-18 16:18:11 +00001635 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001636 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001637 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1638 // Must be a constant.
1639 if (!CE) return false;
1640 uint64_t Value = CE->getValue();
1641 // i64 value with each byte being either 0 or 0xff.
1642 for (unsigned i = 0; i < 8; ++i)
1643 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1644 return true;
1645 }
1646
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001647 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001648 // Add as immediates when possible. Null MCExpr = 0.
1649 if (Expr == 0)
1650 Inst.addOperand(MCOperand::CreateImm(0));
1651 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001652 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1653 else
1654 Inst.addOperand(MCOperand::CreateExpr(Expr));
1655 }
1656
Daniel Dunbard8042b72010-08-11 06:36:53 +00001657 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001658 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001659 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001660 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1661 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001662 }
1663
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001664 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1665 assert(N == 1 && "Invalid number of operands!");
1666 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1667 }
1668
Jim Grosbach48399582011-10-12 17:34:41 +00001669 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1670 assert(N == 1 && "Invalid number of operands!");
1671 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1672 }
1673
1674 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1675 assert(N == 1 && "Invalid number of operands!");
1676 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1677 }
1678
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001679 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1680 assert(N == 1 && "Invalid number of operands!");
1681 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1682 }
1683
1684 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1685 assert(N == 1 && "Invalid number of operands!");
1686 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1687 }
1688
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001689 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1690 assert(N == 1 && "Invalid number of operands!");
1691 Inst.addOperand(MCOperand::CreateReg(getReg()));
1692 }
1693
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001694 void addRegOperands(MCInst &Inst, unsigned N) const {
1695 assert(N == 1 && "Invalid number of operands!");
1696 Inst.addOperand(MCOperand::CreateReg(getReg()));
1697 }
1698
Jim Grosbachac798e12011-07-25 20:49:51 +00001699 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001700 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001701 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001702 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001703 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1704 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001705 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001706 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001707 }
1708
Jim Grosbachac798e12011-07-25 20:49:51 +00001709 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001710 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001711 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001712 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001713 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001714 // Shift of #32 is encoded as 0 where permitted
1715 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001716 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001717 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001718 }
1719
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001720 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001721 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001722 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1723 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001724 }
1725
Bill Wendling8d2aa032010-11-08 23:49:57 +00001726 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001727 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001728 const SmallVectorImpl<unsigned> &RegList = getRegList();
1729 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001730 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1731 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001732 }
1733
Bill Wendling9898ac92010-11-17 04:32:08 +00001734 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1735 addRegListOperands(Inst, N);
1736 }
1737
1738 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1739 addRegListOperands(Inst, N);
1740 }
1741
Jim Grosbach833b9d32011-07-27 20:15:40 +00001742 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1743 assert(N == 1 && "Invalid number of operands!");
1744 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1745 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1746 }
1747
Jim Grosbach864b6092011-07-28 21:34:26 +00001748 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1749 assert(N == 1 && "Invalid number of operands!");
1750 // Munge the lsb/width into a bitfield mask.
1751 unsigned lsb = Bitfield.LSB;
1752 unsigned width = Bitfield.Width;
1753 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1754 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1755 (32 - (lsb + width)));
1756 Inst.addOperand(MCOperand::CreateImm(Mask));
1757 }
1758
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001759 void addImmOperands(MCInst &Inst, unsigned N) const {
1760 assert(N == 1 && "Invalid number of operands!");
1761 addExpr(Inst, getImm());
1762 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001763
Jim Grosbachea231912011-12-22 22:19:05 +00001764 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1765 assert(N == 1 && "Invalid number of operands!");
1766 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1767 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1768 }
1769
1770 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1771 assert(N == 1 && "Invalid number of operands!");
1772 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1773 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1774 }
1775
Jim Grosbache7fbce72011-10-03 23:38:36 +00001776 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1777 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1779 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1780 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001781 }
1782
Jim Grosbach7db8d692011-09-08 22:07:06 +00001783 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1784 assert(N == 1 && "Invalid number of operands!");
1785 // FIXME: We really want to scale the value here, but the LDRD/STRD
1786 // instruction don't encode operands that way yet.
1787 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1788 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1789 }
1790
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001791 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1792 assert(N == 1 && "Invalid number of operands!");
1793 // The immediate is scaled by four in the encoding and is stored
1794 // in the MCInst as such. Lop off the low two bits here.
1795 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1796 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1797 }
1798
Jim Grosbach930f2f62012-04-05 20:57:13 +00001799 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1800 assert(N == 1 && "Invalid number of operands!");
1801 // The immediate is scaled by four in the encoding and is stored
1802 // in the MCInst as such. Lop off the low two bits here.
1803 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1804 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1805 }
1806
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001807 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1808 assert(N == 1 && "Invalid number of operands!");
1809 // The immediate is scaled by four in the encoding and is stored
1810 // in the MCInst as such. Lop off the low two bits here.
1811 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1812 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1813 }
1814
Jim Grosbach475c6db2011-07-25 23:09:14 +00001815 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1816 assert(N == 1 && "Invalid number of operands!");
1817 // The constant encodes as the immediate-1, and we store in the instruction
1818 // the bits as encoded, so subtract off one here.
1819 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1820 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1821 }
1822
Jim Grosbach801e0a32011-07-22 23:16:18 +00001823 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1824 assert(N == 1 && "Invalid number of operands!");
1825 // The constant encodes as the immediate-1, and we store in the instruction
1826 // the bits as encoded, so subtract off one here.
1827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1828 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1829 }
1830
Jim Grosbach46dd4132011-08-17 21:51:27 +00001831 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1832 assert(N == 1 && "Invalid number of operands!");
1833 // The constant encodes as the immediate, except for 32, which encodes as
1834 // zero.
1835 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1836 unsigned Imm = CE->getValue();
1837 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1838 }
1839
Jim Grosbach27c1e252011-07-21 17:23:04 +00001840 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1841 assert(N == 1 && "Invalid number of operands!");
1842 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1843 // the instruction as well.
1844 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1845 int Val = CE->getValue();
1846 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1847 }
1848
Jim Grosbachb009a872011-10-28 22:36:30 +00001849 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1850 assert(N == 1 && "Invalid number of operands!");
1851 // The operand is actually a t2_so_imm, but we have its bitwise
1852 // negation in the assembly source, so twiddle it here.
1853 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1854 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1855 }
1856
Jim Grosbach30506252011-12-08 00:31:07 +00001857 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1858 assert(N == 1 && "Invalid number of operands!");
1859 // The operand is actually a t2_so_imm, but we have its
1860 // negation in the assembly source, so twiddle it here.
1861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1862 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1863 }
1864
Jim Grosbach930f2f62012-04-05 20:57:13 +00001865 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1866 assert(N == 1 && "Invalid number of operands!");
1867 // The operand is actually an imm0_4095, but we have its
1868 // negation in the assembly source, so twiddle it here.
1869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1870 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1871 }
1872
Mihai Popad36cbaa2013-07-03 09:21:44 +00001873 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1874 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1875 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1876 return;
1877 }
1878
1879 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1880 assert(SR && "Unknown value type!");
1881 Inst.addOperand(MCOperand::CreateExpr(SR));
1882 }
1883
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001884 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1885 assert(N == 1 && "Invalid number of operands!");
1886 if (isImm()) {
1887 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1888 if (CE) {
1889 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1890 return;
1891 }
1892
1893 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1894 assert(SR && "Unknown value type!");
1895 Inst.addOperand(MCOperand::CreateExpr(SR));
1896 return;
1897 }
1898
1899 assert(isMem() && "Unknown value type!");
1900 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1901 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1902 }
1903
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001904 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1905 assert(N == 1 && "Invalid number of operands!");
1906 // The operand is actually a so_imm, but we have its bitwise
1907 // negation in the assembly source, so twiddle it here.
1908 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1909 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1910 }
1911
Jim Grosbach30506252011-12-08 00:31:07 +00001912 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1913 assert(N == 1 && "Invalid number of operands!");
1914 // The operand is actually a so_imm, but we have its
1915 // negation in the assembly source, so twiddle it here.
1916 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1917 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1918 }
1919
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001920 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1921 assert(N == 1 && "Invalid number of operands!");
1922 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1923 }
1924
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001925 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1926 assert(N == 1 && "Invalid number of operands!");
1927 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1928 }
1929
Jim Grosbachd3595712011-08-03 23:50:40 +00001930 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1931 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001932 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001933 }
1934
Jim Grosbach94298a92012-01-18 22:46:46 +00001935 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1936 assert(N == 1 && "Invalid number of operands!");
1937 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001938 Inst.addOperand(MCOperand::CreateImm(Imm));
1939 }
1940
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001941 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1942 assert(N == 1 && "Invalid number of operands!");
1943 assert(isImm() && "Not an immediate!");
1944
1945 // If we have an immediate that's not a constant, treat it as a label
1946 // reference needing a fixup.
1947 if (!isa<MCConstantExpr>(getImm())) {
1948 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1949 return;
1950 }
1951
1952 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1953 int Val = CE->getValue();
1954 Inst.addOperand(MCOperand::CreateImm(Val));
1955 }
1956
Jim Grosbacha95ec992011-10-11 17:29:55 +00001957 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1958 assert(N == 2 && "Invalid number of operands!");
1959 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1960 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1961 }
1962
Jim Grosbachd3595712011-08-03 23:50:40 +00001963 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1964 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001965 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1966 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001967 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1968 // Special case for #-0
1969 if (Val == INT32_MIN) Val = 0;
1970 if (Val < 0) Val = -Val;
1971 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1972 } else {
1973 // For register offset, we encode the shift type and negation flag
1974 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001975 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1976 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001977 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001978 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1979 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00001980 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001981 }
1982
Jim Grosbachcd17c122011-08-04 23:01:30 +00001983 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1984 assert(N == 2 && "Invalid number of operands!");
1985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1986 assert(CE && "non-constant AM2OffsetImm operand!");
1987 int32_t Val = CE->getValue();
1988 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1989 // Special case for #-0
1990 if (Val == INT32_MIN) Val = 0;
1991 if (Val < 0) Val = -Val;
1992 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1993 Inst.addOperand(MCOperand::CreateReg(0));
1994 Inst.addOperand(MCOperand::CreateImm(Val));
1995 }
1996
Jim Grosbach5b96b802011-08-10 20:29:19 +00001997 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1998 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00001999 // If we have an immediate that's not a constant, treat it as a label
2000 // reference needing a fixup. If it is a constant, it's something else
2001 // and we reject it.
2002 if (isImm()) {
2003 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2004 Inst.addOperand(MCOperand::CreateReg(0));
2005 Inst.addOperand(MCOperand::CreateImm(0));
2006 return;
2007 }
2008
Jim Grosbach871dff72011-10-11 15:59:20 +00002009 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2010 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002011 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2012 // Special case for #-0
2013 if (Val == INT32_MIN) Val = 0;
2014 if (Val < 0) Val = -Val;
2015 Val = ARM_AM::getAM3Opc(AddSub, Val);
2016 } else {
2017 // For register offset, we encode the shift type and negation flag
2018 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002019 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002020 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002021 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2022 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002023 Inst.addOperand(MCOperand::CreateImm(Val));
2024 }
2025
2026 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2027 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002028 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002029 int32_t Val =
2030 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
2031 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2032 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002033 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002034 }
2035
2036 // Constant offset.
2037 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2038 int32_t Val = CE->getValue();
2039 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2040 // Special case for #-0
2041 if (Val == INT32_MIN) Val = 0;
2042 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002043 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002044 Inst.addOperand(MCOperand::CreateReg(0));
2045 Inst.addOperand(MCOperand::CreateImm(Val));
2046 }
2047
Jim Grosbachd3595712011-08-03 23:50:40 +00002048 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2049 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002050 // If we have an immediate that's not a constant, treat it as a label
2051 // reference needing a fixup. If it is a constant, it's something else
2052 // and we reject it.
2053 if (isImm()) {
2054 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2055 Inst.addOperand(MCOperand::CreateImm(0));
2056 return;
2057 }
2058
Jim Grosbachd3595712011-08-03 23:50:40 +00002059 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002060 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002061 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2062 // Special case for #-0
2063 if (Val == INT32_MIN) Val = 0;
2064 if (Val < 0) Val = -Val;
2065 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002066 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002067 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002068 }
2069
Jim Grosbach7db8d692011-09-08 22:07:06 +00002070 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2071 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002072 // If we have an immediate that's not a constant, treat it as a label
2073 // reference needing a fixup. If it is a constant, it's something else
2074 // and we reject it.
2075 if (isImm()) {
2076 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2077 Inst.addOperand(MCOperand::CreateImm(0));
2078 return;
2079 }
2080
Jim Grosbach871dff72011-10-11 15:59:20 +00002081 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2082 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002083 Inst.addOperand(MCOperand::CreateImm(Val));
2084 }
2085
Jim Grosbacha05627e2011-09-09 18:37:27 +00002086 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2087 assert(N == 2 && "Invalid number of operands!");
2088 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002089 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2090 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002091 Inst.addOperand(MCOperand::CreateImm(Val));
2092 }
2093
Jim Grosbachd3595712011-08-03 23:50:40 +00002094 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2095 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002096 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2097 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002098 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002099 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002100
Jim Grosbach2392c532011-09-07 23:39:14 +00002101 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2102 addMemImm8OffsetOperands(Inst, N);
2103 }
2104
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002105 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002106 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002107 }
2108
2109 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2110 assert(N == 2 && "Invalid number of operands!");
2111 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002112 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002113 addExpr(Inst, getImm());
2114 Inst.addOperand(MCOperand::CreateImm(0));
2115 return;
2116 }
2117
2118 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002119 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2120 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002121 Inst.addOperand(MCOperand::CreateImm(Val));
2122 }
2123
Jim Grosbachd3595712011-08-03 23:50:40 +00002124 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2125 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002126 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002127 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002128 addExpr(Inst, getImm());
2129 Inst.addOperand(MCOperand::CreateImm(0));
2130 return;
2131 }
2132
2133 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002134 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2135 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002136 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002137 }
Bill Wendling811c9362010-11-30 07:44:32 +00002138
Jim Grosbach05541f42011-09-19 22:21:13 +00002139 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2140 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002141 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2142 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002143 }
2144
2145 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2146 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002147 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2148 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002149 }
2150
Jim Grosbachd3595712011-08-03 23:50:40 +00002151 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2152 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002153 unsigned Val =
2154 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2155 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002156 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2157 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002158 Inst.addOperand(MCOperand::CreateImm(Val));
2159 }
2160
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002161 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2162 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002163 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2164 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2165 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002166 }
2167
Jim Grosbachd3595712011-08-03 23:50:40 +00002168 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2169 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002170 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2171 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002172 }
2173
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002174 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2175 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002176 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2177 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002178 Inst.addOperand(MCOperand::CreateImm(Val));
2179 }
2180
Jim Grosbach26d35872011-08-19 18:55:51 +00002181 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2182 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002183 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2184 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002185 Inst.addOperand(MCOperand::CreateImm(Val));
2186 }
2187
Jim Grosbacha32c7532011-08-19 18:49:59 +00002188 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2189 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002190 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2191 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002192 Inst.addOperand(MCOperand::CreateImm(Val));
2193 }
2194
Jim Grosbach23983d62011-08-19 18:13:48 +00002195 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2196 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002197 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2198 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002199 Inst.addOperand(MCOperand::CreateImm(Val));
2200 }
2201
Jim Grosbachd3595712011-08-03 23:50:40 +00002202 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2203 assert(N == 1 && "Invalid number of operands!");
2204 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2205 assert(CE && "non-constant post-idx-imm8 operand!");
2206 int Imm = CE->getValue();
2207 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002208 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002209 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2210 Inst.addOperand(MCOperand::CreateImm(Imm));
2211 }
2212
Jim Grosbach93981412011-10-11 21:55:36 +00002213 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2214 assert(N == 1 && "Invalid number of operands!");
2215 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2216 assert(CE && "non-constant post-idx-imm8s4 operand!");
2217 int Imm = CE->getValue();
2218 bool isAdd = Imm >= 0;
2219 if (Imm == INT32_MIN) Imm = 0;
2220 // Immediate is scaled by 4.
2221 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2222 Inst.addOperand(MCOperand::CreateImm(Imm));
2223 }
2224
Jim Grosbachd3595712011-08-03 23:50:40 +00002225 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2226 assert(N == 2 && "Invalid number of operands!");
2227 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002228 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2229 }
2230
2231 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2232 assert(N == 2 && "Invalid number of operands!");
2233 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2234 // The sign, shift type, and shift amount are encoded in a single operand
2235 // using the AM2 encoding helpers.
2236 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2237 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2238 PostIdxReg.ShiftTy);
2239 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002240 }
2241
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002242 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2243 assert(N == 1 && "Invalid number of operands!");
2244 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2245 }
2246
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002247 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2248 assert(N == 1 && "Invalid number of operands!");
2249 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2250 }
2251
Jim Grosbach182b6a02011-11-29 23:51:09 +00002252 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002253 assert(N == 1 && "Invalid number of operands!");
2254 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2255 }
2256
Jim Grosbach04945c42011-12-02 00:35:16 +00002257 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2258 assert(N == 2 && "Invalid number of operands!");
2259 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2260 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2261 }
2262
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002263 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2264 assert(N == 1 && "Invalid number of operands!");
2265 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2266 }
2267
2268 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2269 assert(N == 1 && "Invalid number of operands!");
2270 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2271 }
2272
2273 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2274 assert(N == 1 && "Invalid number of operands!");
2275 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2276 }
2277
Jim Grosbach741cd732011-10-17 22:26:03 +00002278 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2279 assert(N == 1 && "Invalid number of operands!");
2280 // The immediate encodes the type of constant as well as the value.
2281 // Mask in that this is an i8 splat.
2282 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2283 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2284 }
2285
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002286 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2287 assert(N == 1 && "Invalid number of operands!");
2288 // The immediate encodes the type of constant as well as the value.
2289 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2290 unsigned Value = CE->getValue();
2291 if (Value >= 256)
2292 Value = (Value >> 8) | 0xa00;
2293 else
2294 Value |= 0x800;
2295 Inst.addOperand(MCOperand::CreateImm(Value));
2296 }
2297
Jim Grosbach8211c052011-10-18 00:22:00 +00002298 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2299 assert(N == 1 && "Invalid number of operands!");
2300 // The immediate encodes the type of constant as well as the value.
2301 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2302 unsigned Value = CE->getValue();
2303 if (Value >= 256 && Value <= 0xff00)
2304 Value = (Value >> 8) | 0x200;
2305 else if (Value > 0xffff && Value <= 0xff0000)
2306 Value = (Value >> 16) | 0x400;
2307 else if (Value > 0xffffff)
2308 Value = (Value >> 24) | 0x600;
2309 Inst.addOperand(MCOperand::CreateImm(Value));
2310 }
2311
2312 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2313 assert(N == 1 && "Invalid number of operands!");
2314 // The immediate encodes the type of constant as well as the value.
2315 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2316 unsigned Value = CE->getValue();
2317 if (Value >= 256 && Value <= 0xffff)
2318 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2319 else if (Value > 0xffff && Value <= 0xffffff)
2320 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2321 else if (Value > 0xffffff)
2322 Value = (Value >> 24) | 0x600;
2323 Inst.addOperand(MCOperand::CreateImm(Value));
2324 }
2325
Jim Grosbach045b6c72011-12-19 23:51:07 +00002326 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2327 assert(N == 1 && "Invalid number of operands!");
2328 // The immediate encodes the type of constant as well as the value.
2329 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2330 unsigned Value = ~CE->getValue();
2331 if (Value >= 256 && Value <= 0xffff)
2332 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2333 else if (Value > 0xffff && Value <= 0xffffff)
2334 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2335 else if (Value > 0xffffff)
2336 Value = (Value >> 24) | 0x600;
2337 Inst.addOperand(MCOperand::CreateImm(Value));
2338 }
2339
Jim Grosbache4454e02011-10-18 16:18:11 +00002340 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2341 assert(N == 1 && "Invalid number of operands!");
2342 // The immediate encodes the type of constant as well as the value.
2343 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2344 uint64_t Value = CE->getValue();
2345 unsigned Imm = 0;
2346 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2347 Imm |= (Value & 1) << i;
2348 }
2349 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2350 }
2351
Jim Grosbach602aa902011-07-13 15:34:57 +00002352 virtual void print(raw_ostream &OS) const;
Daniel Dunbarebace222010-08-11 06:37:04 +00002353
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002354 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002355 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002356 Op->ITMask.Mask = Mask;
2357 Op->StartLoc = S;
2358 Op->EndLoc = S;
2359 return Op;
2360 }
2361
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002362 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002363 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002364 Op->CC.Val = CC;
2365 Op->StartLoc = S;
2366 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002367 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002368 }
2369
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002370 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002371 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002372 Op->Cop.Val = CopVal;
2373 Op->StartLoc = S;
2374 Op->EndLoc = S;
2375 return Op;
2376 }
2377
2378 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002379 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002380 Op->Cop.Val = CopVal;
2381 Op->StartLoc = S;
2382 Op->EndLoc = S;
2383 return Op;
2384 }
2385
Jim Grosbach48399582011-10-12 17:34:41 +00002386 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2387 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2388 Op->Cop.Val = Val;
2389 Op->StartLoc = S;
2390 Op->EndLoc = E;
2391 return Op;
2392 }
2393
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002394 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002395 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002396 Op->Reg.RegNum = RegNum;
2397 Op->StartLoc = S;
2398 Op->EndLoc = S;
2399 return Op;
2400 }
2401
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002402 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002403 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002404 Op->Tok.Data = Str.data();
2405 Op->Tok.Length = Str.size();
2406 Op->StartLoc = S;
2407 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002408 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002409 }
2410
Bill Wendling2063b842010-11-18 23:43:05 +00002411 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002412 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002413 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002414 Op->StartLoc = S;
2415 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002416 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002417 }
2418
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002419 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2420 unsigned SrcReg,
2421 unsigned ShiftReg,
2422 unsigned ShiftImm,
2423 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002424 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002425 Op->RegShiftedReg.ShiftTy = ShTy;
2426 Op->RegShiftedReg.SrcReg = SrcReg;
2427 Op->RegShiftedReg.ShiftReg = ShiftReg;
2428 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002429 Op->StartLoc = S;
2430 Op->EndLoc = E;
2431 return Op;
2432 }
2433
Owen Andersonb595ed02011-07-21 18:54:16 +00002434 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2435 unsigned SrcReg,
2436 unsigned ShiftImm,
2437 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002438 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002439 Op->RegShiftedImm.ShiftTy = ShTy;
2440 Op->RegShiftedImm.SrcReg = SrcReg;
2441 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002442 Op->StartLoc = S;
2443 Op->EndLoc = E;
2444 return Op;
2445 }
2446
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002447 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002448 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002449 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002450 Op->ShifterImm.isASR = isASR;
2451 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002452 Op->StartLoc = S;
2453 Op->EndLoc = E;
2454 return Op;
2455 }
2456
Jim Grosbach833b9d32011-07-27 20:15:40 +00002457 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002458 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002459 Op->RotImm.Imm = Imm;
2460 Op->StartLoc = S;
2461 Op->EndLoc = E;
2462 return Op;
2463 }
2464
Jim Grosbach864b6092011-07-28 21:34:26 +00002465 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2466 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002467 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002468 Op->Bitfield.LSB = LSB;
2469 Op->Bitfield.Width = Width;
2470 Op->StartLoc = S;
2471 Op->EndLoc = E;
2472 return Op;
2473 }
2474
Bill Wendling2cae3272010-11-09 22:44:22 +00002475 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002476 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002477 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002478 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002479 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002480
Chad Rosierfa705ee2013-07-01 20:49:23 +00002481 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002482 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002483 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002484 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002485 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002486
Chad Rosierfa705ee2013-07-01 20:49:23 +00002487 // Sort based on the register encoding values.
2488 array_pod_sort(Regs.begin(), Regs.end());
2489
Bill Wendling9898ac92010-11-17 04:32:08 +00002490 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002491 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002492 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002493 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002494 Op->StartLoc = StartLoc;
2495 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002496 return Op;
2497 }
2498
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002499 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002500 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002501 ARMOperand *Op = new ARMOperand(k_VectorList);
2502 Op->VectorList.RegNum = RegNum;
2503 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002504 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002505 Op->StartLoc = S;
2506 Op->EndLoc = E;
2507 return Op;
2508 }
2509
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002510 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002511 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002512 SMLoc S, SMLoc E) {
2513 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2514 Op->VectorList.RegNum = RegNum;
2515 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002516 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002517 Op->StartLoc = S;
2518 Op->EndLoc = E;
2519 return Op;
2520 }
2521
Jim Grosbach04945c42011-12-02 00:35:16 +00002522 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002523 unsigned Index,
2524 bool isDoubleSpaced,
2525 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002526 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2527 Op->VectorList.RegNum = RegNum;
2528 Op->VectorList.Count = Count;
2529 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002530 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002531 Op->StartLoc = S;
2532 Op->EndLoc = E;
2533 return Op;
2534 }
2535
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002536 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2537 MCContext &Ctx) {
2538 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2539 Op->VectorIndex.Val = Idx;
2540 Op->StartLoc = S;
2541 Op->EndLoc = E;
2542 return Op;
2543 }
2544
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002545 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002546 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002547 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002548 Op->StartLoc = S;
2549 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002550 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002551 }
2552
Jim Grosbachd3595712011-08-03 23:50:40 +00002553 static ARMOperand *CreateMem(unsigned BaseRegNum,
2554 const MCConstantExpr *OffsetImm,
2555 unsigned OffsetRegNum,
2556 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002557 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002558 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002559 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002560 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002561 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002562 Op->Memory.BaseRegNum = BaseRegNum;
2563 Op->Memory.OffsetImm = OffsetImm;
2564 Op->Memory.OffsetRegNum = OffsetRegNum;
2565 Op->Memory.ShiftType = ShiftType;
2566 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002567 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002568 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002569 Op->StartLoc = S;
2570 Op->EndLoc = E;
2571 return Op;
2572 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002573
Jim Grosbachc320c852011-08-05 21:28:30 +00002574 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2575 ARM_AM::ShiftOpc ShiftTy,
2576 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002577 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002578 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002579 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002580 Op->PostIdxReg.isAdd = isAdd;
2581 Op->PostIdxReg.ShiftTy = ShiftTy;
2582 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002583 Op->StartLoc = S;
2584 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002585 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002586 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002587
2588 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002589 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002590 Op->MBOpt.Val = Opt;
2591 Op->StartLoc = S;
2592 Op->EndLoc = S;
2593 return Op;
2594 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002595
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002596 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2597 SMLoc S) {
2598 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2599 Op->ISBOpt.Val = Opt;
2600 Op->StartLoc = S;
2601 Op->EndLoc = S;
2602 return Op;
2603 }
2604
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002605 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002606 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002607 Op->IFlags.Val = IFlags;
2608 Op->StartLoc = S;
2609 Op->EndLoc = S;
2610 return Op;
2611 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002612
2613 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002614 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002615 Op->MMask.Val = MMask;
2616 Op->StartLoc = S;
2617 Op->EndLoc = S;
2618 return Op;
2619 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002620};
2621
2622} // end anonymous namespace.
2623
Jim Grosbach602aa902011-07-13 15:34:57 +00002624void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002625 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002626 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002627 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002628 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002629 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002630 OS << "<ccout " << getReg() << ">";
2631 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002632 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002633 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002634 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2635 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2636 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002637 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2638 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2639 break;
2640 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002641 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002642 OS << "<coprocessor number: " << getCoproc() << ">";
2643 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002644 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002645 OS << "<coprocessor register: " << getCoproc() << ">";
2646 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002647 case k_CoprocOption:
2648 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2649 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002650 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002651 OS << "<mask: " << getMSRMask() << ">";
2652 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002653 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002654 getImm()->print(OS);
2655 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002656 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002657 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002658 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002659 case k_InstSyncBarrierOpt:
2660 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2661 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002662 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002663 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002664 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002665 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002666 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002667 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002668 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2669 << PostIdxReg.RegNum;
2670 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2671 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2672 << PostIdxReg.ShiftImm;
2673 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002674 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002675 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002676 OS << "<ARM_PROC::";
2677 unsigned IFlags = getProcIFlags();
2678 for (int i=2; i >= 0; --i)
2679 if (IFlags & (1 << i))
2680 OS << ARM_PROC::IFlagsToString(1 << i);
2681 OS << ">";
2682 break;
2683 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002684 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002685 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002686 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002687 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002688 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2689 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002690 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002691 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002692 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002693 << RegShiftedReg.SrcReg << " "
2694 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2695 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002696 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002697 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002698 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002699 << RegShiftedImm.SrcReg << " "
2700 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2701 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002702 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002703 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002704 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2705 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002706 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002707 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2708 << ", width: " << Bitfield.Width << ">";
2709 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002710 case k_RegisterList:
2711 case k_DPRRegisterList:
2712 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002713 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002714
Bill Wendlingbed94652010-11-09 23:28:44 +00002715 const SmallVectorImpl<unsigned> &RegList = getRegList();
2716 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002717 I = RegList.begin(), E = RegList.end(); I != E; ) {
2718 OS << *I;
2719 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002720 }
2721
2722 OS << ">";
2723 break;
2724 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002725 case k_VectorList:
2726 OS << "<vector_list " << VectorList.Count << " * "
2727 << VectorList.RegNum << ">";
2728 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002729 case k_VectorListAllLanes:
2730 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2731 << VectorList.RegNum << ">";
2732 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002733 case k_VectorListIndexed:
2734 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2735 << VectorList.Count << " * " << VectorList.RegNum << ">";
2736 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002737 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002738 OS << "'" << getToken() << "'";
2739 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002740 case k_VectorIndex:
2741 OS << "<vectorindex " << getVectorIndex() << ">";
2742 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002743 }
2744}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002745
2746/// @name Auto-generated Match Functions
2747/// {
2748
2749static unsigned MatchRegisterName(StringRef Name);
2750
2751/// }
2752
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002753bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2754 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002755 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002756 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002757 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002758
2759 return (RegNo == (unsigned)-1);
2760}
2761
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002762/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002763/// and if it is a register name the token is eaten and the register number is
2764/// returned. Otherwise return -1.
2765///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002766int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002767 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002768 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002769
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002770 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002771 unsigned RegNum = MatchRegisterName(lowerCase);
2772 if (!RegNum) {
2773 RegNum = StringSwitch<unsigned>(lowerCase)
2774 .Case("r13", ARM::SP)
2775 .Case("r14", ARM::LR)
2776 .Case("r15", ARM::PC)
2777 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002778 // Additional register name aliases for 'gas' compatibility.
2779 .Case("a1", ARM::R0)
2780 .Case("a2", ARM::R1)
2781 .Case("a3", ARM::R2)
2782 .Case("a4", ARM::R3)
2783 .Case("v1", ARM::R4)
2784 .Case("v2", ARM::R5)
2785 .Case("v3", ARM::R6)
2786 .Case("v4", ARM::R7)
2787 .Case("v5", ARM::R8)
2788 .Case("v6", ARM::R9)
2789 .Case("v7", ARM::R10)
2790 .Case("v8", ARM::R11)
2791 .Case("sb", ARM::R9)
2792 .Case("sl", ARM::R10)
2793 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002794 .Default(0);
2795 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002796 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002797 // Check for aliases registered via .req. Canonicalize to lower case.
2798 // That's more consistent since register names are case insensitive, and
2799 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2800 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002801 // If no match, return failure.
2802 if (Entry == RegisterReqs.end())
2803 return -1;
2804 Parser.Lex(); // Eat identifier token.
2805 return Entry->getValue();
2806 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002807
Chris Lattner44e5981c2010-10-30 04:09:10 +00002808 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002809
Chris Lattner44e5981c2010-10-30 04:09:10 +00002810 return RegNum;
2811}
Jim Grosbach99710a82010-11-01 16:44:21 +00002812
Jim Grosbachbb24c592011-07-13 18:49:30 +00002813// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2814// If a recoverable error occurs, return 1. If an irrecoverable error
2815// occurs, return -1. An irrecoverable error is one where tokens have been
2816// consumed in the process of trying to parse the shifter (i.e., when it is
2817// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002818int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002819 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2820 SMLoc S = Parser.getTok().getLoc();
2821 const AsmToken &Tok = Parser.getTok();
2822 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2823
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002824 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002825 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002826 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002827 .Case("lsl", ARM_AM::lsl)
2828 .Case("lsr", ARM_AM::lsr)
2829 .Case("asr", ARM_AM::asr)
2830 .Case("ror", ARM_AM::ror)
2831 .Case("rrx", ARM_AM::rrx)
2832 .Default(ARM_AM::no_shift);
2833
2834 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002835 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002836
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002837 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002838
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002839 // The source register for the shift has already been added to the
2840 // operand list, so we need to pop it off and combine it into the shifted
2841 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002842 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002843 if (!PrevOp->isReg())
2844 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2845 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002846
2847 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002848 int64_t Imm = 0;
2849 int ShiftReg = 0;
2850 if (ShiftTy == ARM_AM::rrx) {
2851 // RRX Doesn't have an explicit shift amount. The encoder expects
2852 // the shift register to be the same as the source register. Seems odd,
2853 // but OK.
2854 ShiftReg = SrcReg;
2855 } else {
2856 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002857 if (Parser.getTok().is(AsmToken::Hash) ||
2858 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002859 Parser.Lex(); // Eat hash.
2860 SMLoc ImmLoc = Parser.getTok().getLoc();
2861 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002862 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002863 Error(ImmLoc, "invalid immediate shift value");
2864 return -1;
2865 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002866 // The expression must be evaluatable as an immediate.
2867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002868 if (!CE) {
2869 Error(ImmLoc, "invalid immediate shift value");
2870 return -1;
2871 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002872 // Range check the immediate.
2873 // lsl, ror: 0 <= imm <= 31
2874 // lsr, asr: 0 <= imm <= 32
2875 Imm = CE->getValue();
2876 if (Imm < 0 ||
2877 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2878 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002879 Error(ImmLoc, "immediate shift value out of range");
2880 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002881 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002882 // shift by zero is a nop. Always send it through as lsl.
2883 // ('as' compatibility)
2884 if (Imm == 0)
2885 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002886 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002887 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002888 EndLoc = Parser.getTok().getEndLoc();
2889 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002890 if (ShiftReg == -1) {
2891 Error (L, "expected immediate or register in shift operand");
2892 return -1;
2893 }
2894 } else {
2895 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002896 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002897 return -1;
2898 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002899 }
2900
Owen Andersonb595ed02011-07-21 18:54:16 +00002901 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2902 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002903 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002904 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002905 else
2906 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002907 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002908
Jim Grosbachbb24c592011-07-13 18:49:30 +00002909 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002910}
2911
2912
Bill Wendling2063b842010-11-18 23:43:05 +00002913/// Try to parse a register name. The token must be an Identifier when called.
2914/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2915/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002916///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002917/// TODO this is likely to change to allow different register types and or to
2918/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002919bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002920tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002921 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002922 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002923 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002924 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002925
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002926 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2927 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002928
Chris Lattner44e5981c2010-10-30 04:09:10 +00002929 const AsmToken &ExclaimTok = Parser.getTok();
2930 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002931 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2932 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002933 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002934 return false;
2935 }
2936
2937 // Also check for an index operand. This is only legal for vector registers,
2938 // but that'll get caught OK in operand matching, so we don't need to
2939 // explicitly filter everything else out here.
2940 if (Parser.getTok().is(AsmToken::LBrac)) {
2941 SMLoc SIdx = Parser.getTok().getLoc();
2942 Parser.Lex(); // Eat left bracket token.
2943
2944 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002945 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002946 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002947 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002948 if (!MCE)
2949 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002950
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002951 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002952 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002953
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002954 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002955 Parser.Lex(); // Eat right bracket token.
2956
2957 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2958 SIdx, E,
2959 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002960 }
2961
Bill Wendling2063b842010-11-18 23:43:05 +00002962 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002963}
2964
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002965/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2966/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2967/// "c5", ...
2968static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002969 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2970 // but efficient.
2971 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00002972 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002973 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002974 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002975 return -1;
2976 switch (Name[1]) {
2977 default: return -1;
2978 case '0': return 0;
2979 case '1': return 1;
2980 case '2': return 2;
2981 case '3': return 3;
2982 case '4': return 4;
2983 case '5': return 5;
2984 case '6': return 6;
2985 case '7': return 7;
2986 case '8': return 8;
2987 case '9': return 9;
2988 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002989 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002990 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002991 return -1;
2992 switch (Name[2]) {
2993 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00002994 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
2995 case '0': return CoprocOp == 'p'? -1: 10;
2996 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002997 case '2': return 12;
2998 case '3': return 13;
2999 case '4': return 14;
3000 case '5': return 15;
3001 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003002 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003003}
3004
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003005/// parseITCondCode - Try to parse a condition code for an IT instruction.
3006ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3007parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3008 SMLoc S = Parser.getTok().getLoc();
3009 const AsmToken &Tok = Parser.getTok();
3010 if (!Tok.is(AsmToken::Identifier))
3011 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003012 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003013 .Case("eq", ARMCC::EQ)
3014 .Case("ne", ARMCC::NE)
3015 .Case("hs", ARMCC::HS)
3016 .Case("cs", ARMCC::HS)
3017 .Case("lo", ARMCC::LO)
3018 .Case("cc", ARMCC::LO)
3019 .Case("mi", ARMCC::MI)
3020 .Case("pl", ARMCC::PL)
3021 .Case("vs", ARMCC::VS)
3022 .Case("vc", ARMCC::VC)
3023 .Case("hi", ARMCC::HI)
3024 .Case("ls", ARMCC::LS)
3025 .Case("ge", ARMCC::GE)
3026 .Case("lt", ARMCC::LT)
3027 .Case("gt", ARMCC::GT)
3028 .Case("le", ARMCC::LE)
3029 .Case("al", ARMCC::AL)
3030 .Default(~0U);
3031 if (CC == ~0U)
3032 return MatchOperand_NoMatch;
3033 Parser.Lex(); // Eat the token.
3034
3035 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3036
3037 return MatchOperand_Success;
3038}
3039
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003040/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003041/// token must be an Identifier when called, and if it is a coprocessor
3042/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003043ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003044parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003045 SMLoc S = Parser.getTok().getLoc();
3046 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003047 if (Tok.isNot(AsmToken::Identifier))
3048 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003049
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003050 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003051 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003052 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003053
3054 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003055 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003056 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003057}
3058
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003059/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003060/// token must be an Identifier when called, and if it is a coprocessor
3061/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003062ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003063parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003064 SMLoc S = Parser.getTok().getLoc();
3065 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003066 if (Tok.isNot(AsmToken::Identifier))
3067 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003068
3069 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3070 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003071 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003072
3073 Parser.Lex(); // Eat identifier token.
3074 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003075 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003076}
3077
Jim Grosbach48399582011-10-12 17:34:41 +00003078/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3079/// coproc_option : '{' imm0_255 '}'
3080ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3081parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3082 SMLoc S = Parser.getTok().getLoc();
3083
3084 // If this isn't a '{', this isn't a coprocessor immediate operand.
3085 if (Parser.getTok().isNot(AsmToken::LCurly))
3086 return MatchOperand_NoMatch;
3087 Parser.Lex(); // Eat the '{'
3088
3089 const MCExpr *Expr;
3090 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003091 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003092 Error(Loc, "illegal expression");
3093 return MatchOperand_ParseFail;
3094 }
3095 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3096 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3097 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3098 return MatchOperand_ParseFail;
3099 }
3100 int Val = CE->getValue();
3101
3102 // Check for and consume the closing '}'
3103 if (Parser.getTok().isNot(AsmToken::RCurly))
3104 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003105 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003106 Parser.Lex(); // Eat the '}'
3107
3108 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3109 return MatchOperand_Success;
3110}
3111
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003112// For register list parsing, we need to map from raw GPR register numbering
3113// to the enumeration values. The enumeration values aren't sorted by
3114// register number due to our using "sp", "lr" and "pc" as canonical names.
3115static unsigned getNextRegister(unsigned Reg) {
3116 // If this is a GPR, we need to do it manually, otherwise we can rely
3117 // on the sort ordering of the enumeration since the other reg-classes
3118 // are sane.
3119 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3120 return Reg + 1;
3121 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003122 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003123 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3124 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3125 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3126 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3127 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3128 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3129 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3130 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3131 }
3132}
3133
Jim Grosbach85a23432011-11-11 21:27:40 +00003134// Return the low-subreg of a given Q register.
3135static unsigned getDRegFromQReg(unsigned QReg) {
3136 switch (QReg) {
3137 default: llvm_unreachable("expected a Q register!");
3138 case ARM::Q0: return ARM::D0;
3139 case ARM::Q1: return ARM::D2;
3140 case ARM::Q2: return ARM::D4;
3141 case ARM::Q3: return ARM::D6;
3142 case ARM::Q4: return ARM::D8;
3143 case ARM::Q5: return ARM::D10;
3144 case ARM::Q6: return ARM::D12;
3145 case ARM::Q7: return ARM::D14;
3146 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003147 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003148 case ARM::Q10: return ARM::D20;
3149 case ARM::Q11: return ARM::D22;
3150 case ARM::Q12: return ARM::D24;
3151 case ARM::Q13: return ARM::D26;
3152 case ARM::Q14: return ARM::D28;
3153 case ARM::Q15: return ARM::D30;
3154 }
3155}
3156
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003157/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003158bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003159parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003160 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003161 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003162 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003163 Parser.Lex(); // Eat '{' token.
3164 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003165
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003166 // Check the first register in the list to see what register class
3167 // this is a list of.
3168 int Reg = tryParseRegister();
3169 if (Reg == -1)
3170 return Error(RegLoc, "register expected");
3171
Jim Grosbach85a23432011-11-11 21:27:40 +00003172 // The reglist instructions have at most 16 registers, so reserve
3173 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003174 int EReg = 0;
3175 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003176
3177 // Allow Q regs and just interpret them as the two D sub-registers.
3178 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3179 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003180 EReg = MRI->getEncodingValue(Reg);
3181 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003182 ++Reg;
3183 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003184 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003185 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3186 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3187 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3188 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3189 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3190 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3191 else
3192 return Error(RegLoc, "invalid register in register list");
3193
Jim Grosbach85a23432011-11-11 21:27:40 +00003194 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003195 EReg = MRI->getEncodingValue(Reg);
3196 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003197
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003198 // This starts immediately after the first register token in the list,
3199 // so we can see either a comma or a minus (range separator) as a legal
3200 // next token.
3201 while (Parser.getTok().is(AsmToken::Comma) ||
3202 Parser.getTok().is(AsmToken::Minus)) {
3203 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003204 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003205 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003206 int EndReg = tryParseRegister();
3207 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003208 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003209 // Allow Q regs and just interpret them as the two D sub-registers.
3210 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3211 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003212 // If the register is the same as the start reg, there's nothing
3213 // more to do.
3214 if (Reg == EndReg)
3215 continue;
3216 // The register must be in the same register class as the first.
3217 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003218 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003219 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003220 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003221 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003222
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003223 // Add all the registers in the range to the register list.
3224 while (Reg != EndReg) {
3225 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003226 EReg = MRI->getEncodingValue(Reg);
3227 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003228 }
3229 continue;
3230 }
3231 Parser.Lex(); // Eat the comma.
3232 RegLoc = Parser.getTok().getLoc();
3233 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003234 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003235 Reg = tryParseRegister();
3236 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003237 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003238 // Allow Q regs and just interpret them as the two D sub-registers.
3239 bool isQReg = false;
3240 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3241 Reg = getDRegFromQReg(Reg);
3242 isQReg = true;
3243 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003244 // The register must be in the same register class as the first.
3245 if (!RC->contains(Reg))
3246 return Error(RegLoc, "invalid register in register list");
3247 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003248 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003249 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3250 Warning(RegLoc, "register list not in ascending order");
3251 else
3252 return Error(RegLoc, "register list not in ascending order");
3253 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003254 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003255 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3256 ") in register list");
3257 continue;
3258 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003259 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003260 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3261 Reg != OldReg + 1)
3262 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003263 EReg = MRI->getEncodingValue(Reg);
3264 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3265 if (isQReg) {
3266 EReg = MRI->getEncodingValue(++Reg);
3267 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3268 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003269 }
3270
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003271 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003272 return Error(Parser.getTok().getLoc(), "'}' expected");
3273 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003274 Parser.Lex(); // Eat '}' token.
3275
Jim Grosbach18bf3632011-12-13 21:48:29 +00003276 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003277 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003278
3279 // The ARM system instruction variants for LDM/STM have a '^' token here.
3280 if (Parser.getTok().is(AsmToken::Caret)) {
3281 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3282 Parser.Lex(); // Eat '^' token.
3283 }
3284
Bill Wendling2063b842010-11-18 23:43:05 +00003285 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003286}
3287
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003288// Helper function to parse the lane index for vector lists.
3289ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003290parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003291 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003292 if (Parser.getTok().is(AsmToken::LBrac)) {
3293 Parser.Lex(); // Eat the '['.
3294 if (Parser.getTok().is(AsmToken::RBrac)) {
3295 // "Dn[]" is the 'all lanes' syntax.
3296 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003297 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003298 Parser.Lex(); // Eat the ']'.
3299 return MatchOperand_Success;
3300 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003301
3302 // There's an optional '#' token here. Normally there wouldn't be, but
3303 // inline assemble puts one in, and it's friendly to accept that.
3304 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003305 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003306
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003307 const MCExpr *LaneIndex;
3308 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003309 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003310 Error(Loc, "illegal expression");
3311 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003312 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003313 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3314 if (!CE) {
3315 Error(Loc, "lane index must be empty or an integer");
3316 return MatchOperand_ParseFail;
3317 }
3318 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3319 Error(Parser.getTok().getLoc(), "']' expected");
3320 return MatchOperand_ParseFail;
3321 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003322 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003323 Parser.Lex(); // Eat the ']'.
3324 int64_t Val = CE->getValue();
3325
3326 // FIXME: Make this range check context sensitive for .8, .16, .32.
3327 if (Val < 0 || Val > 7) {
3328 Error(Parser.getTok().getLoc(), "lane index out of range");
3329 return MatchOperand_ParseFail;
3330 }
3331 Index = Val;
3332 LaneKind = IndexedLane;
3333 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003334 }
3335 LaneKind = NoLanes;
3336 return MatchOperand_Success;
3337}
3338
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003339// parse a vector register list
3340ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3341parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003342 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003343 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003344 SMLoc S = Parser.getTok().getLoc();
3345 // As an extension (to match gas), support a plain D register or Q register
3346 // (without encosing curly braces) as a single or double entry list,
3347 // respectively.
3348 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003349 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003350 int Reg = tryParseRegister();
3351 if (Reg == -1)
3352 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003353 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003354 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003355 if (Res != MatchOperand_Success)
3356 return Res;
3357 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003358 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003359 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003360 break;
3361 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003362 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3363 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003364 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003365 case IndexedLane:
3366 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003367 LaneIndex,
3368 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003369 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003370 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003371 return MatchOperand_Success;
3372 }
3373 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3374 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003375 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003376 if (Res != MatchOperand_Success)
3377 return Res;
3378 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003379 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003380 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003381 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003382 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003383 break;
3384 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003385 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3386 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003387 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3388 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003389 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003390 case IndexedLane:
3391 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003392 LaneIndex,
3393 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003394 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003395 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003396 return MatchOperand_Success;
3397 }
3398 Error(S, "vector register expected");
3399 return MatchOperand_ParseFail;
3400 }
3401
3402 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003403 return MatchOperand_NoMatch;
3404
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003405 Parser.Lex(); // Eat '{' token.
3406 SMLoc RegLoc = Parser.getTok().getLoc();
3407
3408 int Reg = tryParseRegister();
3409 if (Reg == -1) {
3410 Error(RegLoc, "register expected");
3411 return MatchOperand_ParseFail;
3412 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003413 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003414 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003415 unsigned FirstReg = Reg;
3416 // The list is of D registers, but we also allow Q regs and just interpret
3417 // them as the two D sub-registers.
3418 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3419 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003420 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3421 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003422 ++Reg;
3423 ++Count;
3424 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003425
3426 SMLoc E;
3427 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003428 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003429
Jim Grosbache891fe82011-11-15 23:19:15 +00003430 while (Parser.getTok().is(AsmToken::Comma) ||
3431 Parser.getTok().is(AsmToken::Minus)) {
3432 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003433 if (!Spacing)
3434 Spacing = 1; // Register range implies a single spaced list.
3435 else if (Spacing == 2) {
3436 Error(Parser.getTok().getLoc(),
3437 "sequential registers in double spaced list");
3438 return MatchOperand_ParseFail;
3439 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003440 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003441 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003442 int EndReg = tryParseRegister();
3443 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003444 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003445 return MatchOperand_ParseFail;
3446 }
3447 // Allow Q regs and just interpret them as the two D sub-registers.
3448 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3449 EndReg = getDRegFromQReg(EndReg) + 1;
3450 // If the register is the same as the start reg, there's nothing
3451 // more to do.
3452 if (Reg == EndReg)
3453 continue;
3454 // The register must be in the same register class as the first.
3455 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003456 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003457 return MatchOperand_ParseFail;
3458 }
3459 // Ranges must go from low to high.
3460 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003461 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003462 return MatchOperand_ParseFail;
3463 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003464 // Parse the lane specifier if present.
3465 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003466 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003467 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3468 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003469 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003470 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003471 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003472 return MatchOperand_ParseFail;
3473 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003474
3475 // Add all the registers in the range to the register list.
3476 Count += EndReg - Reg;
3477 Reg = EndReg;
3478 continue;
3479 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003480 Parser.Lex(); // Eat the comma.
3481 RegLoc = Parser.getTok().getLoc();
3482 int OldReg = Reg;
3483 Reg = tryParseRegister();
3484 if (Reg == -1) {
3485 Error(RegLoc, "register expected");
3486 return MatchOperand_ParseFail;
3487 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003488 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003489 // It's OK to use the enumeration values directly here rather, as the
3490 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003491 //
3492 // The list is of D registers, but we also allow Q regs and just interpret
3493 // them as the two D sub-registers.
3494 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003495 if (!Spacing)
3496 Spacing = 1; // Register range implies a single spaced list.
3497 else if (Spacing == 2) {
3498 Error(RegLoc,
3499 "invalid register in double-spaced list (must be 'D' register')");
3500 return MatchOperand_ParseFail;
3501 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003502 Reg = getDRegFromQReg(Reg);
3503 if (Reg != OldReg + 1) {
3504 Error(RegLoc, "non-contiguous register range");
3505 return MatchOperand_ParseFail;
3506 }
3507 ++Reg;
3508 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003509 // Parse the lane specifier if present.
3510 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003511 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003512 SMLoc LaneLoc = Parser.getTok().getLoc();
3513 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3514 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003515 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003516 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003517 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003518 return MatchOperand_ParseFail;
3519 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003520 continue;
3521 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003522 // Normal D register.
3523 // Figure out the register spacing (single or double) of the list if
3524 // we don't know it already.
3525 if (!Spacing)
3526 Spacing = 1 + (Reg == OldReg + 2);
3527
3528 // Just check that it's contiguous and keep going.
3529 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003530 Error(RegLoc, "non-contiguous register range");
3531 return MatchOperand_ParseFail;
3532 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003533 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003534 // Parse the lane specifier if present.
3535 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003536 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003537 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003538 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003539 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003540 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003541 Error(EndLoc, "mismatched lane index in register list");
3542 return MatchOperand_ParseFail;
3543 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003544 }
3545
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003546 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003547 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003548 return MatchOperand_ParseFail;
3549 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003550 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003551 Parser.Lex(); // Eat '}' token.
3552
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003553 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003554 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003555 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003556 // composite register classes.
3557 if (Count == 2) {
3558 const MCRegisterClass *RC = (Spacing == 1) ?
3559 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3560 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3561 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3562 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003563
Jim Grosbach2f50e922011-12-15 21:44:33 +00003564 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3565 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003566 break;
3567 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003568 // Two-register operands have been converted to the
3569 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003570 if (Count == 2) {
3571 const MCRegisterClass *RC = (Spacing == 1) ?
3572 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3573 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003574 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3575 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003576 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003577 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003578 S, E));
3579 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003580 case IndexedLane:
3581 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003582 LaneIndex,
3583 (Spacing == 2),
3584 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003585 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003586 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003587 return MatchOperand_Success;
3588}
3589
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003590/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003591ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003592parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003593 SMLoc S = Parser.getTok().getLoc();
3594 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003595 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003596
Jiangning Liu288e1af2012-08-02 08:21:27 +00003597 if (Tok.is(AsmToken::Identifier)) {
3598 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003599
Jiangning Liu288e1af2012-08-02 08:21:27 +00003600 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3601 .Case("sy", ARM_MB::SY)
3602 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003603 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003604 .Case("sh", ARM_MB::ISH)
3605 .Case("ish", ARM_MB::ISH)
3606 .Case("shst", ARM_MB::ISHST)
3607 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003608 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003609 .Case("nsh", ARM_MB::NSH)
3610 .Case("un", ARM_MB::NSH)
3611 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003612 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003613 .Case("unst", ARM_MB::NSHST)
3614 .Case("osh", ARM_MB::OSH)
3615 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003616 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003617 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003618
Joey Gouly926d3f52013-09-05 15:35:24 +00003619 // ishld, oshld, nshld and ld are only available from ARMv8.
3620 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3621 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3622 Opt = ~0U;
3623
Jiangning Liu288e1af2012-08-02 08:21:27 +00003624 if (Opt == ~0U)
3625 return MatchOperand_NoMatch;
3626
3627 Parser.Lex(); // Eat identifier token.
3628 } else if (Tok.is(AsmToken::Hash) ||
3629 Tok.is(AsmToken::Dollar) ||
3630 Tok.is(AsmToken::Integer)) {
3631 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003632 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003633 SMLoc Loc = Parser.getTok().getLoc();
3634
3635 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003636 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003637 Error(Loc, "illegal expression");
3638 return MatchOperand_ParseFail;
3639 }
3640
3641 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3642 if (!CE) {
3643 Error(Loc, "constant expression expected");
3644 return MatchOperand_ParseFail;
3645 }
3646
3647 int Val = CE->getValue();
3648 if (Val & ~0xf) {
3649 Error(Loc, "immediate value out of range");
3650 return MatchOperand_ParseFail;
3651 }
3652
3653 Opt = ARM_MB::RESERVED_0 + Val;
3654 } else
3655 return MatchOperand_ParseFail;
3656
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003657 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003658 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003659}
3660
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003661/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3662ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3663parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3664 SMLoc S = Parser.getTok().getLoc();
3665 const AsmToken &Tok = Parser.getTok();
3666 unsigned Opt;
3667
3668 if (Tok.is(AsmToken::Identifier)) {
3669 StringRef OptStr = Tok.getString();
3670
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003671 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003672 Opt = ARM_ISB::SY;
3673 else
3674 return MatchOperand_NoMatch;
3675
3676 Parser.Lex(); // Eat identifier token.
3677 } else if (Tok.is(AsmToken::Hash) ||
3678 Tok.is(AsmToken::Dollar) ||
3679 Tok.is(AsmToken::Integer)) {
3680 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003681 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003682 SMLoc Loc = Parser.getTok().getLoc();
3683
3684 const MCExpr *ISBarrierID;
3685 if (getParser().parseExpression(ISBarrierID)) {
3686 Error(Loc, "illegal expression");
3687 return MatchOperand_ParseFail;
3688 }
3689
3690 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3691 if (!CE) {
3692 Error(Loc, "constant expression expected");
3693 return MatchOperand_ParseFail;
3694 }
3695
3696 int Val = CE->getValue();
3697 if (Val & ~0xf) {
3698 Error(Loc, "immediate value out of range");
3699 return MatchOperand_ParseFail;
3700 }
3701
3702 Opt = ARM_ISB::RESERVED_0 + Val;
3703 } else
3704 return MatchOperand_ParseFail;
3705
3706 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3707 (ARM_ISB::InstSyncBOpt)Opt, S));
3708 return MatchOperand_Success;
3709}
3710
3711
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003712/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003713ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003714parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003715 SMLoc S = Parser.getTok().getLoc();
3716 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003717 if (!Tok.is(AsmToken::Identifier))
3718 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003719 StringRef IFlagsStr = Tok.getString();
3720
Owen Anderson10c5b122011-10-05 17:16:40 +00003721 // An iflags string of "none" is interpreted to mean that none of the AIF
3722 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003723 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003724 if (IFlagsStr != "none") {
3725 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3726 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3727 .Case("a", ARM_PROC::A)
3728 .Case("i", ARM_PROC::I)
3729 .Case("f", ARM_PROC::F)
3730 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003731
Owen Anderson10c5b122011-10-05 17:16:40 +00003732 // If some specific iflag is already set, it means that some letter is
3733 // present more than once, this is not acceptable.
3734 if (Flag == ~0U || (IFlags & Flag))
3735 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003736
Owen Anderson10c5b122011-10-05 17:16:40 +00003737 IFlags |= Flag;
3738 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003739 }
3740
3741 Parser.Lex(); // Eat identifier token.
3742 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3743 return MatchOperand_Success;
3744}
3745
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003746/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003747ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003748parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003749 SMLoc S = Parser.getTok().getLoc();
3750 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003751 if (!Tok.is(AsmToken::Identifier))
3752 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003753 StringRef Mask = Tok.getString();
3754
James Molloy21efa7d2011-09-28 14:21:38 +00003755 if (isMClass()) {
3756 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003757 std::string Name = Mask.lower();
3758 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003759 // Note: in the documentation:
3760 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3761 // for MSR APSR_nzcvq.
3762 // but we do make it an alias here. This is so to get the "mask encoding"
3763 // bits correct on MSR APSR writes.
3764 //
3765 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3766 // should really only be allowed when writing a special register. Note
3767 // they get dropped in the MRS instruction reading a special register as
3768 // the SYSm field is only 8 bits.
3769 //
3770 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3771 // includes the DSP extension but that is not checked.
3772 .Case("apsr", 0x800)
3773 .Case("apsr_nzcvq", 0x800)
3774 .Case("apsr_g", 0x400)
3775 .Case("apsr_nzcvqg", 0xc00)
3776 .Case("iapsr", 0x801)
3777 .Case("iapsr_nzcvq", 0x801)
3778 .Case("iapsr_g", 0x401)
3779 .Case("iapsr_nzcvqg", 0xc01)
3780 .Case("eapsr", 0x802)
3781 .Case("eapsr_nzcvq", 0x802)
3782 .Case("eapsr_g", 0x402)
3783 .Case("eapsr_nzcvqg", 0xc02)
3784 .Case("xpsr", 0x803)
3785 .Case("xpsr_nzcvq", 0x803)
3786 .Case("xpsr_g", 0x403)
3787 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003788 .Case("ipsr", 0x805)
3789 .Case("epsr", 0x806)
3790 .Case("iepsr", 0x807)
3791 .Case("msp", 0x808)
3792 .Case("psp", 0x809)
3793 .Case("primask", 0x810)
3794 .Case("basepri", 0x811)
3795 .Case("basepri_max", 0x812)
3796 .Case("faultmask", 0x813)
3797 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003798 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003799
James Molloy21efa7d2011-09-28 14:21:38 +00003800 if (FlagsVal == ~0U)
3801 return MatchOperand_NoMatch;
3802
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003803 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003804 // basepri, basepri_max and faultmask only valid for V7m.
3805 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003806
James Molloy21efa7d2011-09-28 14:21:38 +00003807 Parser.Lex(); // Eat identifier token.
3808 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3809 return MatchOperand_Success;
3810 }
3811
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003812 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3813 size_t Start = 0, Next = Mask.find('_');
3814 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003815 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003816 if (Next != StringRef::npos)
3817 Flags = Mask.slice(Next+1, Mask.size());
3818
3819 // FlagsVal contains the complete mask:
3820 // 3-0: Mask
3821 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3822 unsigned FlagsVal = 0;
3823
3824 if (SpecReg == "apsr") {
3825 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003826 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003827 .Case("g", 0x4) // same as CPSR_s
3828 .Case("nzcvqg", 0xc) // same as CPSR_fs
3829 .Default(~0U);
3830
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003831 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003832 if (!Flags.empty())
3833 return MatchOperand_NoMatch;
3834 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003835 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003836 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003837 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003838 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3839 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003840 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003841 for (int i = 0, e = Flags.size(); i != e; ++i) {
3842 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3843 .Case("c", 1)
3844 .Case("x", 2)
3845 .Case("s", 4)
3846 .Case("f", 8)
3847 .Default(~0U);
3848
3849 // If some specific flag is already set, it means that some letter is
3850 // present more than once, this is not acceptable.
3851 if (FlagsVal == ~0U || (FlagsVal & Flag))
3852 return MatchOperand_NoMatch;
3853 FlagsVal |= Flag;
3854 }
3855 } else // No match for special register.
3856 return MatchOperand_NoMatch;
3857
Owen Anderson03a173e2011-10-21 18:43:28 +00003858 // Special register without flags is NOT equivalent to "fc" flags.
3859 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3860 // two lines would enable gas compatibility at the expense of breaking
3861 // round-tripping.
3862 //
3863 // if (!FlagsVal)
3864 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003865
3866 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3867 if (SpecReg == "spsr")
3868 FlagsVal |= 16;
3869
3870 Parser.Lex(); // Eat identifier token.
3871 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3872 return MatchOperand_Success;
3873}
3874
Jim Grosbach27c1e252011-07-21 17:23:04 +00003875ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3876parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3877 int Low, int High) {
3878 const AsmToken &Tok = Parser.getTok();
3879 if (Tok.isNot(AsmToken::Identifier)) {
3880 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3881 return MatchOperand_ParseFail;
3882 }
3883 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003884 std::string LowerOp = Op.lower();
3885 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003886 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3887 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3888 return MatchOperand_ParseFail;
3889 }
3890 Parser.Lex(); // Eat shift type token.
3891
3892 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003893 if (Parser.getTok().isNot(AsmToken::Hash) &&
3894 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003895 Error(Parser.getTok().getLoc(), "'#' expected");
3896 return MatchOperand_ParseFail;
3897 }
3898 Parser.Lex(); // Eat hash token.
3899
3900 const MCExpr *ShiftAmount;
3901 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003902 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003903 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003904 Error(Loc, "illegal expression");
3905 return MatchOperand_ParseFail;
3906 }
3907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3908 if (!CE) {
3909 Error(Loc, "constant expression expected");
3910 return MatchOperand_ParseFail;
3911 }
3912 int Val = CE->getValue();
3913 if (Val < Low || Val > High) {
3914 Error(Loc, "immediate value out of range");
3915 return MatchOperand_ParseFail;
3916 }
3917
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003918 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003919
3920 return MatchOperand_Success;
3921}
3922
Jim Grosbach0a547702011-07-22 17:44:50 +00003923ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3924parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3925 const AsmToken &Tok = Parser.getTok();
3926 SMLoc S = Tok.getLoc();
3927 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003928 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003929 return MatchOperand_ParseFail;
3930 }
Tim Northover4d141442013-05-31 15:58:45 +00003931 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003932 .Case("be", 1)
3933 .Case("le", 0)
3934 .Default(-1);
3935 Parser.Lex(); // Eat the token.
3936
3937 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003938 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003939 return MatchOperand_ParseFail;
3940 }
3941 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3942 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003943 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003944 return MatchOperand_Success;
3945}
3946
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003947/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3948/// instructions. Legal values are:
3949/// lsl #n 'n' in [0,31]
3950/// asr #n 'n' in [1,32]
3951/// n == 32 encoded as n == 0.
3952ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3953parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3954 const AsmToken &Tok = Parser.getTok();
3955 SMLoc S = Tok.getLoc();
3956 if (Tok.isNot(AsmToken::Identifier)) {
3957 Error(S, "shift operator 'asr' or 'lsl' expected");
3958 return MatchOperand_ParseFail;
3959 }
3960 StringRef ShiftName = Tok.getString();
3961 bool isASR;
3962 if (ShiftName == "lsl" || ShiftName == "LSL")
3963 isASR = false;
3964 else if (ShiftName == "asr" || ShiftName == "ASR")
3965 isASR = true;
3966 else {
3967 Error(S, "shift operator 'asr' or 'lsl' expected");
3968 return MatchOperand_ParseFail;
3969 }
3970 Parser.Lex(); // Eat the operator.
3971
3972 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003973 if (Parser.getTok().isNot(AsmToken::Hash) &&
3974 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003975 Error(Parser.getTok().getLoc(), "'#' expected");
3976 return MatchOperand_ParseFail;
3977 }
3978 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003979 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003980
3981 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003982 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003983 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003984 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003985 return MatchOperand_ParseFail;
3986 }
3987 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3988 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003989 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003990 return MatchOperand_ParseFail;
3991 }
3992
3993 int64_t Val = CE->getValue();
3994 if (isASR) {
3995 // Shift amount must be in [1,32]
3996 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003997 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003998 return MatchOperand_ParseFail;
3999 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004000 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4001 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004002 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004003 return MatchOperand_ParseFail;
4004 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004005 if (Val == 32) Val = 0;
4006 } else {
4007 // Shift amount must be in [1,32]
4008 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004009 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004010 return MatchOperand_ParseFail;
4011 }
4012 }
4013
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004014 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004015
4016 return MatchOperand_Success;
4017}
4018
Jim Grosbach833b9d32011-07-27 20:15:40 +00004019/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4020/// of instructions. Legal values are:
4021/// ror #n 'n' in {0, 8, 16, 24}
4022ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4023parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4024 const AsmToken &Tok = Parser.getTok();
4025 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004026 if (Tok.isNot(AsmToken::Identifier))
4027 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004028 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004029 if (ShiftName != "ror" && ShiftName != "ROR")
4030 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004031 Parser.Lex(); // Eat the operator.
4032
4033 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004034 if (Parser.getTok().isNot(AsmToken::Hash) &&
4035 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004036 Error(Parser.getTok().getLoc(), "'#' expected");
4037 return MatchOperand_ParseFail;
4038 }
4039 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004040 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004041
4042 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004043 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004044 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004045 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004046 return MatchOperand_ParseFail;
4047 }
4048 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4049 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004050 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004051 return MatchOperand_ParseFail;
4052 }
4053
4054 int64_t Val = CE->getValue();
4055 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4056 // normally, zero is represented in asm by omitting the rotate operand
4057 // entirely.
4058 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004059 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004060 return MatchOperand_ParseFail;
4061 }
4062
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004063 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004064
4065 return MatchOperand_Success;
4066}
4067
Jim Grosbach864b6092011-07-28 21:34:26 +00004068ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4069parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4070 SMLoc S = Parser.getTok().getLoc();
4071 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004072 if (Parser.getTok().isNot(AsmToken::Hash) &&
4073 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004074 Error(Parser.getTok().getLoc(), "'#' expected");
4075 return MatchOperand_ParseFail;
4076 }
4077 Parser.Lex(); // Eat hash token.
4078
4079 const MCExpr *LSBExpr;
4080 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004081 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004082 Error(E, "malformed immediate expression");
4083 return MatchOperand_ParseFail;
4084 }
4085 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4086 if (!CE) {
4087 Error(E, "'lsb' operand must be an immediate");
4088 return MatchOperand_ParseFail;
4089 }
4090
4091 int64_t LSB = CE->getValue();
4092 // The LSB must be in the range [0,31]
4093 if (LSB < 0 || LSB > 31) {
4094 Error(E, "'lsb' operand must be in the range [0,31]");
4095 return MatchOperand_ParseFail;
4096 }
4097 E = Parser.getTok().getLoc();
4098
4099 // Expect another immediate operand.
4100 if (Parser.getTok().isNot(AsmToken::Comma)) {
4101 Error(Parser.getTok().getLoc(), "too few operands");
4102 return MatchOperand_ParseFail;
4103 }
4104 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004105 if (Parser.getTok().isNot(AsmToken::Hash) &&
4106 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004107 Error(Parser.getTok().getLoc(), "'#' expected");
4108 return MatchOperand_ParseFail;
4109 }
4110 Parser.Lex(); // Eat hash token.
4111
4112 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004113 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004114 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004115 Error(E, "malformed immediate expression");
4116 return MatchOperand_ParseFail;
4117 }
4118 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4119 if (!CE) {
4120 Error(E, "'width' operand must be an immediate");
4121 return MatchOperand_ParseFail;
4122 }
4123
4124 int64_t Width = CE->getValue();
4125 // The LSB must be in the range [1,32-lsb]
4126 if (Width < 1 || Width > 32 - LSB) {
4127 Error(E, "'width' operand must be in the range [1,32-lsb]");
4128 return MatchOperand_ParseFail;
4129 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004130
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004131 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004132
4133 return MatchOperand_Success;
4134}
4135
Jim Grosbachd3595712011-08-03 23:50:40 +00004136ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4137parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4138 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004139 // postidx_reg := '+' register {, shift}
4140 // | '-' register {, shift}
4141 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004142
4143 // This method must return MatchOperand_NoMatch without consuming any tokens
4144 // in the case where there is no match, as other alternatives take other
4145 // parse methods.
4146 AsmToken Tok = Parser.getTok();
4147 SMLoc S = Tok.getLoc();
4148 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004149 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004150 if (Tok.is(AsmToken::Plus)) {
4151 Parser.Lex(); // Eat the '+' token.
4152 haveEaten = true;
4153 } else if (Tok.is(AsmToken::Minus)) {
4154 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004155 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004156 haveEaten = true;
4157 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004158
4159 SMLoc E = Parser.getTok().getEndLoc();
4160 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004161 if (Reg == -1) {
4162 if (!haveEaten)
4163 return MatchOperand_NoMatch;
4164 Error(Parser.getTok().getLoc(), "register expected");
4165 return MatchOperand_ParseFail;
4166 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004167
Jim Grosbachc320c852011-08-05 21:28:30 +00004168 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4169 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004170 if (Parser.getTok().is(AsmToken::Comma)) {
4171 Parser.Lex(); // Eat the ','.
4172 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4173 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004174
4175 // FIXME: Only approximates end...may include intervening whitespace.
4176 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004177 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004178
4179 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4180 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004181
4182 return MatchOperand_Success;
4183}
4184
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004185ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4186parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4187 // Check for a post-index addressing register operand. Specifically:
4188 // am3offset := '+' register
4189 // | '-' register
4190 // | register
4191 // | # imm
4192 // | # + imm
4193 // | # - imm
4194
4195 // This method must return MatchOperand_NoMatch without consuming any tokens
4196 // in the case where there is no match, as other alternatives take other
4197 // parse methods.
4198 AsmToken Tok = Parser.getTok();
4199 SMLoc S = Tok.getLoc();
4200
4201 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004202 if (Parser.getTok().is(AsmToken::Hash) ||
4203 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004204 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004205 // Explicitly look for a '-', as we need to encode negative zero
4206 // differently.
4207 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4208 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004209 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004210 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004211 return MatchOperand_ParseFail;
4212 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4213 if (!CE) {
4214 Error(S, "constant expression expected");
4215 return MatchOperand_ParseFail;
4216 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004217 // Negative zero is encoded as the flag value INT32_MIN.
4218 int32_t Val = CE->getValue();
4219 if (isNegative && Val == 0)
4220 Val = INT32_MIN;
4221
4222 Operands.push_back(
4223 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4224
4225 return MatchOperand_Success;
4226 }
4227
4228
4229 bool haveEaten = false;
4230 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004231 if (Tok.is(AsmToken::Plus)) {
4232 Parser.Lex(); // Eat the '+' token.
4233 haveEaten = true;
4234 } else if (Tok.is(AsmToken::Minus)) {
4235 Parser.Lex(); // Eat the '-' token.
4236 isAdd = false;
4237 haveEaten = true;
4238 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004239
4240 Tok = Parser.getTok();
4241 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004242 if (Reg == -1) {
4243 if (!haveEaten)
4244 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004245 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004246 return MatchOperand_ParseFail;
4247 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004248
4249 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004250 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004251
4252 return MatchOperand_Success;
4253}
4254
Tim Northovereb5e4d52013-07-22 09:06:12 +00004255/// Convert parsed operands to MCInst. Needed here because this instruction
4256/// only has two register operands, but multiplication is commutative so
4257/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004258void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004259cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004260 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004261 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4262 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004263 // If we have a three-operand form, make sure to set Rn to be the operand
4264 // that isn't the same as Rd.
4265 unsigned RegOp = 4;
4266 if (Operands.size() == 6 &&
4267 ((ARMOperand*)Operands[4])->getReg() ==
4268 ((ARMOperand*)Operands[3])->getReg())
4269 RegOp = 5;
4270 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4271 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004272 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004273}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004274
Mihai Popaad18d3c2013-08-09 10:38:32 +00004275void ARMAsmParser::
4276cvtThumbBranches(MCInst &Inst,
4277 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4278 int CondOp = -1, ImmOp = -1;
4279 switch(Inst.getOpcode()) {
4280 case ARM::tB:
4281 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4282
4283 case ARM::t2B:
4284 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4285
4286 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4287 }
4288 // first decide whether or not the branch should be conditional
4289 // by looking at it's location relative to an IT block
4290 if(inITBlock()) {
4291 // inside an IT block we cannot have any conditional branches. any
4292 // such instructions needs to be converted to unconditional form
4293 switch(Inst.getOpcode()) {
4294 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4295 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4296 }
4297 } else {
4298 // outside IT blocks we can only have unconditional branches with AL
4299 // condition code or conditional branches with non-AL condition code
4300 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4301 switch(Inst.getOpcode()) {
4302 case ARM::tB:
4303 case ARM::tBcc:
4304 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4305 break;
4306 case ARM::t2B:
4307 case ARM::t2Bcc:
4308 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4309 break;
4310 }
4311 }
4312
4313 // now decide on encoding size based on branch target range
4314 switch(Inst.getOpcode()) {
4315 // classify tB as either t2B or t1B based on range of immediate operand
4316 case ARM::tB: {
4317 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4318 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4319 Inst.setOpcode(ARM::t2B);
4320 break;
4321 }
4322 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4323 case ARM::tBcc: {
4324 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4325 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4326 Inst.setOpcode(ARM::t2Bcc);
4327 break;
4328 }
4329 }
4330 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4331 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4332}
4333
Bill Wendlinge18980a2010-11-06 22:36:58 +00004334/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004335/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004336bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004337parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004338 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004339 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004340 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004341 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004342 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004343
Sean Callanan936b0d32010-01-19 21:44:56 +00004344 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004345 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004346 if (BaseRegNum == -1)
4347 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004348
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004349 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004350 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004351 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4352 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004353 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004354
Jim Grosbachd3595712011-08-03 23:50:40 +00004355 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004356 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004357 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004358
Jim Grosbachd3595712011-08-03 23:50:40 +00004359 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004360 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004361
Jim Grosbach40700e02011-09-19 18:42:21 +00004362 // If there's a pre-indexing writeback marker, '!', just add it as a token
4363 // operand. It's rather odd, but syntactically valid.
4364 if (Parser.getTok().is(AsmToken::Exclaim)) {
4365 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4366 Parser.Lex(); // Eat the '!'.
4367 }
4368
Jim Grosbachd3595712011-08-03 23:50:40 +00004369 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004370 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004371
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004372 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4373 "Lost colon or comma in memory operand?!");
4374 if (Tok.is(AsmToken::Comma)) {
4375 Parser.Lex(); // Eat the comma.
4376 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004377
Jim Grosbacha95ec992011-10-11 17:29:55 +00004378 // If we have a ':', it's an alignment specifier.
4379 if (Parser.getTok().is(AsmToken::Colon)) {
4380 Parser.Lex(); // Eat the ':'.
4381 E = Parser.getTok().getLoc();
4382
4383 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004384 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004385 return true;
4386
4387 // The expression has to be a constant. Memory references with relocations
4388 // don't come through here, as they use the <label> forms of the relevant
4389 // instructions.
4390 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4391 if (!CE)
4392 return Error (E, "constant expression expected");
4393
4394 unsigned Align = 0;
4395 switch (CE->getValue()) {
4396 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004397 return Error(E,
4398 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4399 case 16: Align = 2; break;
4400 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004401 case 64: Align = 8; break;
4402 case 128: Align = 16; break;
4403 case 256: Align = 32; break;
4404 }
4405
4406 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004407 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004408 return Error(Parser.getTok().getLoc(), "']' expected");
4409 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004410 Parser.Lex(); // Eat right bracket token.
4411
4412 // Don't worry about range checking the value here. That's handled by
4413 // the is*() predicates.
4414 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4415 ARM_AM::no_shift, 0, Align,
4416 false, S, E));
4417
4418 // If there's a pre-indexing writeback marker, '!', just add it as a token
4419 // operand.
4420 if (Parser.getTok().is(AsmToken::Exclaim)) {
4421 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4422 Parser.Lex(); // Eat the '!'.
4423 }
4424
4425 return false;
4426 }
4427
4428 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004429 // offset. Be friendly and also accept a plain integer (without a leading
4430 // hash) for gas compatibility.
4431 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004432 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004433 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004434 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004435 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004436 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004437
Owen Anderson967674d2011-08-29 19:36:44 +00004438 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004439 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004440 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004441 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004442
4443 // The expression has to be a constant. Memory references with relocations
4444 // don't come through here, as they use the <label> forms of the relevant
4445 // instructions.
4446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4447 if (!CE)
4448 return Error (E, "constant expression expected");
4449
Owen Anderson967674d2011-08-29 19:36:44 +00004450 // If the constant was #-0, represent it as INT32_MIN.
4451 int32_t Val = CE->getValue();
4452 if (isNegative && Val == 0)
4453 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4454
Jim Grosbachd3595712011-08-03 23:50:40 +00004455 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004456 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004457 return Error(Parser.getTok().getLoc(), "']' expected");
4458 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004459 Parser.Lex(); // Eat right bracket token.
4460
4461 // Don't worry about range checking the value here. That's handled by
4462 // the is*() predicates.
4463 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004464 ARM_AM::no_shift, 0, 0,
4465 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004466
4467 // If there's a pre-indexing writeback marker, '!', just add it as a token
4468 // operand.
4469 if (Parser.getTok().is(AsmToken::Exclaim)) {
4470 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4471 Parser.Lex(); // Eat the '!'.
4472 }
4473
4474 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004475 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004476
4477 // The register offset is optionally preceded by a '+' or '-'
4478 bool isNegative = false;
4479 if (Parser.getTok().is(AsmToken::Minus)) {
4480 isNegative = true;
4481 Parser.Lex(); // Eat the '-'.
4482 } else if (Parser.getTok().is(AsmToken::Plus)) {
4483 // Nothing to do.
4484 Parser.Lex(); // Eat the '+'.
4485 }
4486
4487 E = Parser.getTok().getLoc();
4488 int OffsetRegNum = tryParseRegister();
4489 if (OffsetRegNum == -1)
4490 return Error(E, "register expected");
4491
4492 // If there's a shift operator, handle it.
4493 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004494 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004495 if (Parser.getTok().is(AsmToken::Comma)) {
4496 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004497 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004498 return true;
4499 }
4500
4501 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004502 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004503 return Error(Parser.getTok().getLoc(), "']' expected");
4504 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004505 Parser.Lex(); // Eat right bracket token.
4506
4507 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004508 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004509 S, E));
4510
Jim Grosbachc320c852011-08-05 21:28:30 +00004511 // If there's a pre-indexing writeback marker, '!', just add it as a token
4512 // operand.
4513 if (Parser.getTok().is(AsmToken::Exclaim)) {
4514 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4515 Parser.Lex(); // Eat the '!'.
4516 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004517
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004518 return false;
4519}
4520
Jim Grosbachd3595712011-08-03 23:50:40 +00004521/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004522/// ( lsl | lsr | asr | ror ) , # shift_amount
4523/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004524/// return true if it parses a shift otherwise it returns false.
4525bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4526 unsigned &Amount) {
4527 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004528 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004529 if (Tok.isNot(AsmToken::Identifier))
4530 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004531 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004532 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4533 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004534 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004535 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004536 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004537 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004538 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004539 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004540 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004541 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004542 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004543 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004544 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004545 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004546
Jim Grosbachd3595712011-08-03 23:50:40 +00004547 // rrx stands alone.
4548 Amount = 0;
4549 if (St != ARM_AM::rrx) {
4550 Loc = Parser.getTok().getLoc();
4551 // A '#' and a shift amount.
4552 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004553 if (HashTok.isNot(AsmToken::Hash) &&
4554 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004555 return Error(HashTok.getLoc(), "'#' expected");
4556 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004557
Jim Grosbachd3595712011-08-03 23:50:40 +00004558 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004559 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004560 return true;
4561 // Range check the immediate.
4562 // lsl, ror: 0 <= imm <= 31
4563 // lsr, asr: 0 <= imm <= 32
4564 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4565 if (!CE)
4566 return Error(Loc, "shift amount must be an immediate");
4567 int64_t Imm = CE->getValue();
4568 if (Imm < 0 ||
4569 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4570 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4571 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004572 // If <ShiftTy> #0, turn it into a no_shift.
4573 if (Imm == 0)
4574 St = ARM_AM::lsl;
4575 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4576 if (Imm == 32)
4577 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004578 Amount = Imm;
4579 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004580
4581 return false;
4582}
4583
Jim Grosbache7fbce72011-10-03 23:38:36 +00004584/// parseFPImm - A floating point immediate expression operand.
4585ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4586parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004587 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004588 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004589 // integer only.
4590 //
4591 // This routine still creates a generic Immediate operand, containing
4592 // a bitcast of the 64-bit floating point value. The various operands
4593 // that accept floats can check whether the value is valid for them
4594 // via the standard is*() predicates.
4595
Jim Grosbache7fbce72011-10-03 23:38:36 +00004596 SMLoc S = Parser.getTok().getLoc();
4597
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004598 if (Parser.getTok().isNot(AsmToken::Hash) &&
4599 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004600 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004601
4602 // Disambiguate the VMOV forms that can accept an FP immediate.
4603 // vmov.f32 <sreg>, #imm
4604 // vmov.f64 <dreg>, #imm
4605 // vmov.f32 <dreg>, #imm @ vector f32x2
4606 // vmov.f32 <qreg>, #imm @ vector f32x4
4607 //
4608 // There are also the NEON VMOV instructions which expect an
4609 // integer constant. Make sure we don't try to parse an FPImm
4610 // for these:
4611 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4612 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
4613 if (!TyOp->isToken() || (TyOp->getToken() != ".f32" &&
4614 TyOp->getToken() != ".f64"))
4615 return MatchOperand_NoMatch;
4616
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004617 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004618
4619 // Handle negation, as that still comes through as a separate token.
4620 bool isNegative = false;
4621 if (Parser.getTok().is(AsmToken::Minus)) {
4622 isNegative = true;
4623 Parser.Lex();
4624 }
4625 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004626 SMLoc Loc = Tok.getLoc();
Jim Grosbache7fbce72011-10-03 23:38:36 +00004627 if (Tok.is(AsmToken::Real)) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004628 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004629 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4630 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004631 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004632 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004633 Operands.push_back(ARMOperand::CreateImm(
4634 MCConstantExpr::Create(IntVal, getContext()),
4635 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004636 return MatchOperand_Success;
4637 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004638 // Also handle plain integers. Instructions which allow floating point
4639 // immediates also allow a raw encoded 8-bit value.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004640 if (Tok.is(AsmToken::Integer)) {
4641 int64_t Val = Tok.getIntVal();
4642 Parser.Lex(); // Eat the token.
4643 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004644 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004645 return MatchOperand_ParseFail;
4646 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004647 double RealVal = ARM_AM::getFPImmFloat(Val);
4648 Val = APFloat(APFloat::IEEEdouble, RealVal).bitcastToAPInt().getZExtValue();
4649 Operands.push_back(ARMOperand::CreateImm(
4650 MCConstantExpr::Create(Val, getContext()), S,
4651 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004652 return MatchOperand_Success;
4653 }
4654
Jim Grosbach235c8d22012-01-19 02:47:30 +00004655 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004656 return MatchOperand_ParseFail;
4657}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004658
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004659/// Parse a arm instruction operand. For now this parses the operand regardless
4660/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004661bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004662 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004663 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004664
4665 // Check if the current operand has a custom associated parser, if so, try to
4666 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004667 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4668 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004669 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004670 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4671 // there was a match, but an error occurred, in which case, just return that
4672 // the operand parsing failed.
4673 if (ResTy == MatchOperand_ParseFail)
4674 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004675
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004676 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004677 default:
4678 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004679 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004680 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004681 // If we've seen a branch mnemonic, the next operand must be a label. This
4682 // is true even if the label is a register name. So "br r1" means branch to
4683 // label "r1".
4684 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4685 if (!ExpectLabel) {
4686 if (!tryParseRegisterWithWriteBack(Operands))
4687 return false;
4688 int Res = tryParseShiftRegister(Operands);
4689 if (Res == 0) // success
4690 return false;
4691 else if (Res == -1) // irrecoverable error
4692 return true;
4693 // If this is VMRS, check for the apsr_nzcv operand.
4694 if (Mnemonic == "vmrs" &&
4695 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4696 S = Parser.getTok().getLoc();
4697 Parser.Lex();
4698 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4699 return false;
4700 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004701 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004702
4703 // Fall though for the Identifier case that is not a register or a
4704 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004705 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004706 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004707 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004708 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004709 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004710 // This was not a register so parse other operands that start with an
4711 // identifier (like labels) as expressions and create them as immediates.
4712 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004713 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004714 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004715 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004716 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004717 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4718 return false;
4719 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004720 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004721 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004722 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004723 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004724 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004725 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004726 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004727 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004728 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004729
4730 if (Parser.getTok().isNot(AsmToken::Colon)) {
4731 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4732 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004733 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004734 return true;
4735 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4736 if (CE) {
4737 int32_t Val = CE->getValue();
4738 if (isNegative && Val == 0)
4739 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4740 }
4741 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4742 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004743
4744 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004745 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004746 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4747 if (Parser.getTok().is(AsmToken::Exclaim)) {
4748 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4749 Parser.getTok().getLoc()));
4750 Parser.Lex(); // Eat exclaim token
4751 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004752 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004753 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004754 // w/ a ':' after the '#', it's just like a plain ':'.
4755 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004756 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004757 case AsmToken::Colon: {
4758 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004759 // FIXME: Check it's an expression prefix,
4760 // e.g. (FOO - :lower16:BAR) isn't legal.
4761 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004762 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004763 return true;
4764
Evan Cheng965b3c72011-01-13 07:58:56 +00004765 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004766 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004767 return true;
4768
Evan Cheng965b3c72011-01-13 07:58:56 +00004769 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004770 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004771 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004772 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004773 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004774 }
David Peixottoe407d092013-12-19 18:12:36 +00004775 case AsmToken::Equal: {
4776 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4777 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4778
4779 const MCSection *Section =
4780 getParser().getStreamer().getCurrentSection().first;
4781 assert(Section);
4782 Parser.Lex(); // Eat '='
4783 const MCExpr *SubExprVal;
4784 if (getParser().parseExpression(SubExprVal))
4785 return true;
4786 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4787
4788 const MCExpr *CPLoc =
4789 getOrCreateConstantPool(Section).addEntry(SubExprVal, getContext());
4790 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4791 return false;
4792 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004793 }
4794}
4795
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004796// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004797// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004798bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004799 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004800
4801 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004802 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004803 Parser.Lex(); // Eat ':'
4804
4805 if (getLexer().isNot(AsmToken::Identifier)) {
4806 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4807 return true;
4808 }
4809
4810 StringRef IDVal = Parser.getTok().getIdentifier();
4811 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004812 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004813 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004814 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004815 } else {
4816 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4817 return true;
4818 }
4819 Parser.Lex();
4820
4821 if (getLexer().isNot(AsmToken::Colon)) {
4822 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4823 return true;
4824 }
4825 Parser.Lex(); // Eat the last ':'
4826 return false;
4827}
4828
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004829/// \brief Given a mnemonic, split out possible predication code and carry
4830/// setting letters to form a canonical mnemonic and flags.
4831//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004832// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004833// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004834StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004835 unsigned &PredicationCode,
4836 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004837 unsigned &ProcessorIMod,
4838 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004839 PredicationCode = ARMCC::AL;
4840 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004841 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004842
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004843 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004844 //
4845 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004846 if ((Mnemonic == "movs" && isThumb()) ||
4847 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4848 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4849 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4850 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004851 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004852 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4853 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004854 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004855 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004856 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4857 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4858 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004859 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004860
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004861 // First, split out any predication code. Ignore mnemonics we know aren't
4862 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004863 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004864 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004865 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004866 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004867 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4868 .Case("eq", ARMCC::EQ)
4869 .Case("ne", ARMCC::NE)
4870 .Case("hs", ARMCC::HS)
4871 .Case("cs", ARMCC::HS)
4872 .Case("lo", ARMCC::LO)
4873 .Case("cc", ARMCC::LO)
4874 .Case("mi", ARMCC::MI)
4875 .Case("pl", ARMCC::PL)
4876 .Case("vs", ARMCC::VS)
4877 .Case("vc", ARMCC::VC)
4878 .Case("hi", ARMCC::HI)
4879 .Case("ls", ARMCC::LS)
4880 .Case("ge", ARMCC::GE)
4881 .Case("lt", ARMCC::LT)
4882 .Case("gt", ARMCC::GT)
4883 .Case("le", ARMCC::LE)
4884 .Case("al", ARMCC::AL)
4885 .Default(~0U);
4886 if (CC != ~0U) {
4887 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4888 PredicationCode = CC;
4889 }
Bill Wendling193961b2010-10-29 23:50:21 +00004890 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004891
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004892 // Next, determine if we have a carry setting bit. We explicitly ignore all
4893 // the instructions we know end in 's'.
4894 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004895 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004896 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4897 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4898 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004899 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004900 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004901 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004902 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004903 Mnemonic == "vfms" || Mnemonic == "vfnms" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004904 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004905 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4906 CarrySetting = true;
4907 }
4908
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004909 // The "cps" instruction can have a interrupt mode operand which is glued into
4910 // the mnemonic. Check if this is the case, split it and parse the imod op
4911 if (Mnemonic.startswith("cps")) {
4912 // Split out any imod code.
4913 unsigned IMod =
4914 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4915 .Case("ie", ARM_PROC::IE)
4916 .Case("id", ARM_PROC::ID)
4917 .Default(~0U);
4918 if (IMod != ~0U) {
4919 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4920 ProcessorIMod = IMod;
4921 }
4922 }
4923
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004924 // The "it" instruction has the condition mask on the end of the mnemonic.
4925 if (Mnemonic.startswith("it")) {
4926 ITMask = Mnemonic.slice(2, Mnemonic.size());
4927 Mnemonic = Mnemonic.slice(0, 2);
4928 }
4929
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004930 return Mnemonic;
4931}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004932
4933/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4934/// inclusion of carry set or predication code operands.
4935//
4936// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004937void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004938getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4939 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004940 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4941 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004942 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004943 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004944 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004945 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004946 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004947 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004948 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004949 Mnemonic == "mla" || Mnemonic == "smlal" ||
4950 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004951 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004952 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004953 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004954
Tim Northover2c45a382013-06-26 16:52:40 +00004955 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4956 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004957 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004958 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4959 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004960 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
4961 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00004962 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
4963 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
4964 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00004965 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004966 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00004967 } else if (!isThumb()) {
4968 // Some instructions are only predicable in Thumb mode
4969 CanAcceptPredicationCode
4970 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
4971 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
4972 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
4973 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
4974 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
4975 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
4976 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
4977 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00004978 if (hasV6MOps())
4979 CanAcceptPredicationCode = Mnemonic != "movs";
4980 else
4981 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00004982 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004983 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004984}
4985
Jim Grosbach7283da92011-08-16 21:12:37 +00004986bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
4987 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004988 // FIXME: This is all horribly hacky. We really need a better way to deal
4989 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00004990
4991 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
4992 // another does not. Specifically, the MOVW instruction does not. So we
4993 // special case it here and remove the defaulted (non-setting) cc_out
4994 // operand if that's the instruction we're trying to match.
4995 //
4996 // We do this as post-processing of the explicit operands rather than just
4997 // conditionally adding the cc_out in the first place because we need
4998 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00004999 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00005000 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
5001 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
5002 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5003 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005004
5005 // Register-register 'add' for thumb does not have a cc_out operand
5006 // when there are only two register operands.
5007 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
5008 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5009 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5010 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5011 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005012 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005013 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5014 // have to check the immediate range here since Thumb2 has a variant
5015 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005016 if (((isThumb() && Mnemonic == "add") ||
5017 (isThumbTwo() && Mnemonic == "sub")) &&
5018 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005019 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5020 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5021 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005022 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005023 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005024 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005025 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005026 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5027 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005028 // selecting via the generic "add" mnemonic, so to know that we
5029 // should remove the cc_out operand, we have to explicitly check that
5030 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005031 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
5032 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005033 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5034 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5035 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5036 // Nest conditions rather than one big 'if' statement for readability.
5037 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005038 // If both registers are low, we're in an IT block, and the immediate is
5039 // in range, we should use encoding T1 instead, which has a cc_out.
5040 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005041 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005042 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5043 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5044 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005045 // Check against T3. If the second register is the PC, this is an
5046 // alternate form of ADR, which uses encoding T4, so check for that too.
5047 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5048 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5049 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005050
5051 // Otherwise, we use encoding T4, which does not have a cc_out
5052 // operand.
5053 return true;
5054 }
5055
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005056 // The thumb2 multiply instruction doesn't have a CCOut register, so
5057 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5058 // use the 16-bit encoding or not.
5059 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5060 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5061 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5062 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5063 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5064 // If the registers aren't low regs, the destination reg isn't the
5065 // same as one of the source regs, or the cc_out operand is zero
5066 // outside of an IT block, we have to use the 32-bit encoding, so
5067 // remove the cc_out operand.
5068 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5069 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005070 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005071 !inITBlock() ||
5072 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5073 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5074 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5075 static_cast<ARMOperand*>(Operands[4])->getReg())))
5076 return true;
5077
Jim Grosbachefa7e952011-11-15 19:55:16 +00005078 // Also check the 'mul' syntax variant that doesn't specify an explicit
5079 // destination register.
5080 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5081 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5082 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5083 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5084 // If the registers aren't low regs or the cc_out operand is zero
5085 // outside of an IT block, we have to use the 32-bit encoding, so
5086 // remove the cc_out operand.
5087 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5088 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5089 !inITBlock()))
5090 return true;
5091
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005092
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005093
Jim Grosbach4b701af2011-08-24 21:42:27 +00005094 // Register-register 'add/sub' for thumb does not have a cc_out operand
5095 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5096 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5097 // right, this will result in better diagnostics (which operand is off)
5098 // anyway.
5099 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5100 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005101 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5102 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005103 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5104 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5105 (Operands.size() == 6 &&
5106 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005107 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005108
Jim Grosbach7283da92011-08-16 21:12:37 +00005109 return false;
5110}
5111
Joey Goulye8602552013-07-19 16:34:16 +00005112bool ARMAsmParser::shouldOmitPredicateOperand(
5113 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5114 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5115 unsigned RegIdx = 3;
5116 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5117 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5118 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5119 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5120 RegIdx = 4;
5121
5122 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5123 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5124 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5125 ARMMCRegisterClasses[ARM::QPRRegClassID]
5126 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5127 return true;
5128 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005129 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005130}
5131
Jim Grosbach12952fe2011-11-11 23:08:10 +00005132static bool isDataTypeToken(StringRef Tok) {
5133 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5134 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5135 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5136 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5137 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5138 Tok == ".f" || Tok == ".d";
5139}
5140
5141// FIXME: This bit should probably be handled via an explicit match class
5142// in the .td files that matches the suffix instead of having it be
5143// a literal string token the way it is now.
5144static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5145 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5146}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005147static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5148 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005149
5150static bool RequiresVFPRegListValidation(StringRef Inst,
5151 bool &AcceptSinglePrecisionOnly,
5152 bool &AcceptDoublePrecisionOnly) {
5153 if (Inst.size() < 7)
5154 return false;
5155
5156 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5157 StringRef AddressingMode = Inst.substr(4, 2);
5158 if (AddressingMode == "ia" || AddressingMode == "db" ||
5159 AddressingMode == "ea" || AddressingMode == "fd") {
5160 AcceptSinglePrecisionOnly = Inst[6] == 's';
5161 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5162 return true;
5163 }
5164 }
5165
5166 return false;
5167}
5168
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005169/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005170bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5171 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005172 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005173 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005174 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005175 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005176 bool AcceptDoublePrecisionOnly;
5177 RequireVFPRegisterListCheck =
5178 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5179 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005180
Jim Grosbach8be2f652011-12-09 23:34:09 +00005181 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005182 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005183 // The generic tblgen'erated code does this later, at the start of
5184 // MatchInstructionImpl(), but that's too late for aliases that include
5185 // any sort of suffix.
5186 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005187 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5188 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005189
Jim Grosbachab5830e2011-12-14 02:16:11 +00005190 // First check for the ARM-specific .req directive.
5191 if (Parser.getTok().is(AsmToken::Identifier) &&
5192 Parser.getTok().getIdentifier() == ".req") {
5193 parseDirectiveReq(Name, NameLoc);
5194 // We always return 'error' for this, as we're done with this
5195 // statement and don't need to match the 'instruction."
5196 return true;
5197 }
5198
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005199 // Create the leading tokens for the mnemonic, split by '.' characters.
5200 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005201 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005202
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005203 // Split out the predication code and carry setting flag from the mnemonic.
5204 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005205 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005206 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005207 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005208 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005209 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005210
Jim Grosbach1c171b12011-08-25 17:23:55 +00005211 // In Thumb1, only the branch (B) instruction can be predicated.
5212 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005213 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005214 return Error(NameLoc, "conditional execution not supported in Thumb1");
5215 }
5216
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005217 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5218
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005219 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5220 // is the mask as it will be for the IT encoding if the conditional
5221 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5222 // where the conditional bit0 is zero, the instruction post-processing
5223 // will adjust the mask accordingly.
5224 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005225 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5226 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005227 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005228 return Error(Loc, "too many conditions on IT instruction");
5229 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005230 unsigned Mask = 8;
5231 for (unsigned i = ITMask.size(); i != 0; --i) {
5232 char pos = ITMask[i - 1];
5233 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005234 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005235 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005236 }
5237 Mask >>= 1;
5238 if (ITMask[i - 1] == 't')
5239 Mask |= 8;
5240 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005241 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005242 }
5243
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005244 // FIXME: This is all a pretty gross hack. We should automatically handle
5245 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005246
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005247 // Next, add the CCOut and ConditionCode operands, if needed.
5248 //
5249 // For mnemonics which can ever incorporate a carry setting bit or predication
5250 // code, our matching model involves us always generating CCOut and
5251 // ConditionCode operands to match the mnemonic "as written" and then we let
5252 // the matcher deal with finding the right instruction or generating an
5253 // appropriate error.
5254 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005255 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005256
Jim Grosbach03a8a162011-07-14 22:04:21 +00005257 // If we had a carry-set on an instruction that can't do that, issue an
5258 // error.
5259 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005260 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005261 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005262 "' can not set flags, but 's' suffix specified");
5263 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005264 // If we had a predication code on an instruction that can't do that, issue an
5265 // error.
5266 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005267 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005268 return Error(NameLoc, "instruction '" + Mnemonic +
5269 "' is not predicable, but condition code specified");
5270 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005271
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005272 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005273 if (CanAcceptCarrySet) {
5274 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005275 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005276 Loc));
5277 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005278
5279 // Add the predication code operand, if necessary.
5280 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005281 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5282 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005283 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005284 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005285 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005286
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005287 // Add the processor imod operand, if necessary.
5288 if (ProcessorIMod) {
5289 Operands.push_back(ARMOperand::CreateImm(
5290 MCConstantExpr::Create(ProcessorIMod, getContext()),
5291 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005292 }
5293
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005294 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005295 while (Next != StringRef::npos) {
5296 Start = Next;
5297 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005298 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005299
Jim Grosbach12952fe2011-11-11 23:08:10 +00005300 // Some NEON instructions have an optional datatype suffix that is
5301 // completely ignored. Check for that.
5302 if (isDataTypeToken(ExtraToken) &&
5303 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5304 continue;
5305
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005306 // For for ARM mode generate an error if the .n qualifier is used.
5307 if (ExtraToken == ".n" && !isThumb()) {
5308 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5309 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5310 "arm mode");
5311 }
5312
5313 // The .n qualifier is always discarded as that is what the tables
5314 // and matcher expect. In ARM mode the .w qualifier has no effect,
5315 // so discard it to avoid errors that can be caused by the matcher.
5316 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005317 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5318 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5319 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005320 }
5321
5322 // Read the remaining operands.
5323 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005324 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005325 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005326 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005327 return true;
5328 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005329
5330 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005331 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005332
5333 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005334 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005335 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005336 return true;
5337 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005338 }
5339 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005340
Chris Lattnera2a9d162010-09-11 16:18:25 +00005341 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005342 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005343 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005344 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005345 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005346
Chris Lattner91689c12010-09-08 05:10:46 +00005347 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005348
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005349 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005350 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005351 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5352 return Error(Op->getStartLoc(),
5353 "VFP/Neon single precision register expected");
5354 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5355 return Error(Op->getStartLoc(),
5356 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005357 }
5358
Jim Grosbach7283da92011-08-16 21:12:37 +00005359 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5360 // do and don't have a cc_out optional-def operand. With some spot-checks
5361 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005362 // parse and adjust accordingly before actually matching. We shouldn't ever
5363 // try to remove a cc_out operand that was explicitly set on the the
5364 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5365 // table driven matcher doesn't fit well with the ARM instruction set.
5366 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005367 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5368 Operands.erase(Operands.begin() + 1);
5369 delete Op;
5370 }
5371
Joey Goulye8602552013-07-19 16:34:16 +00005372 // Some instructions have the same mnemonic, but don't always
5373 // have a predicate. Distinguish them here and delete the
5374 // predicate if needed.
5375 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5376 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5377 Operands.erase(Operands.begin() + 1);
5378 delete Op;
5379 }
5380
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005381 // ARM mode 'blx' need special handling, as the register operand version
5382 // is predicable, but the label operand version is not. So, we can't rely
5383 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005384 // a k_CondCode operand in the list. If we're trying to match the label
5385 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005386 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5387 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5388 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5389 Operands.erase(Operands.begin() + 1);
5390 delete Op;
5391 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005392
Weiming Zhao8f56f882012-11-16 21:55:34 +00005393 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5394 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5395 // a single GPRPair reg operand is used in the .td file to replace the two
5396 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5397 // expressed as a GPRPair, so we have to manually merge them.
5398 // FIXME: We would really like to be able to tablegen'erate this.
5399 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005400 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5401 Mnemonic == "stlexd")) {
5402 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005403 unsigned Idx = isLoad ? 2 : 3;
5404 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5405 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5406
5407 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5408 // Adjust only if Op1 and Op2 are GPRs.
5409 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5410 MRC.contains(Op2->getReg())) {
5411 unsigned Reg1 = Op1->getReg();
5412 unsigned Reg2 = Op2->getReg();
5413 unsigned Rt = MRI->getEncodingValue(Reg1);
5414 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5415
5416 // Rt2 must be Rt + 1 and Rt must be even.
5417 if (Rt + 1 != Rt2 || (Rt & 1)) {
5418 Error(Op2->getStartLoc(), isLoad ?
5419 "destination operands must be sequential" :
5420 "source operands must be sequential");
5421 return true;
5422 }
5423 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5424 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5425 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5426 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5427 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5428 delete Op1;
5429 delete Op2;
5430 }
5431 }
5432
Kevin Enderby78f95722013-07-31 21:05:30 +00005433 // FIXME: As said above, this is all a pretty gross hack. This instruction
5434 // does not fit with other "subs" and tblgen.
5435 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5436 // so the Mnemonic is the original name "subs" and delete the predicate
5437 // operand so it will match the table entry.
5438 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5439 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5440 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5441 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5442 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5443 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5444 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5445 Operands.erase(Operands.begin());
5446 delete Op0;
5447 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5448
5449 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5450 Operands.erase(Operands.begin() + 1);
5451 delete Op1;
5452 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005453 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005454}
5455
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005456// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005457
5458// return 'true' if register list contains non-low GPR registers,
5459// 'false' otherwise. If Reg is in the register list or is HiReg, set
5460// 'containsReg' to true.
5461static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5462 unsigned HiReg, bool &containsReg) {
5463 containsReg = false;
5464 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5465 unsigned OpReg = Inst.getOperand(i).getReg();
5466 if (OpReg == Reg)
5467 containsReg = true;
5468 // Anything other than a low register isn't legal here.
5469 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5470 return true;
5471 }
5472 return false;
5473}
5474
Jim Grosbacha31f2232011-09-07 18:05:34 +00005475// Check if the specified regisgter is in the register list of the inst,
5476// starting at the indicated operand number.
5477static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5478 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5479 unsigned OpReg = Inst.getOperand(i).getReg();
5480 if (OpReg == Reg)
5481 return true;
5482 }
5483 return false;
5484}
5485
Richard Barton8d519fe2013-09-05 14:14:19 +00005486// Return true if instruction has the interesting property of being
5487// allowed in IT blocks, but not being predicable.
5488static bool instIsBreakpoint(const MCInst &Inst) {
5489 return Inst.getOpcode() == ARM::tBKPT ||
5490 Inst.getOpcode() == ARM::BKPT ||
5491 Inst.getOpcode() == ARM::tHLT ||
5492 Inst.getOpcode() == ARM::HLT;
5493
5494}
5495
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005496// FIXME: We would really like to be able to tablegen'erate this.
5497bool ARMAsmParser::
5498validateInstruction(MCInst &Inst,
5499 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005500 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005501 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005502
Jim Grosbached16ec42011-08-29 22:24:09 +00005503 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005504 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005505 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005506 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005507 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005508 if (ITState.FirstCond)
5509 ITState.FirstCond = false;
5510 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005511 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005512 // The instruction must be predicable.
5513 if (!MCID.isPredicable())
5514 return Error(Loc, "instructions in IT block must be predicable");
5515 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005516 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005517 ARMCC::getOppositeCondition(ITState.Cond);
5518 if (Cond != ITCond) {
5519 // Find the condition code Operand to get its SMLoc information.
5520 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005521 for (unsigned I = 1; I < Operands.size(); ++I)
5522 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5523 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005524 return Error(CondLoc, "incorrect condition in IT block; got '" +
5525 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5526 "', but expected '" +
5527 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5528 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005529 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005530 } else if (isThumbTwo() && MCID.isPredicable() &&
5531 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005532 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5533 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005534 return Error(Loc, "predicated instructions must be in IT block");
5535
Tilmann Scheller255722b2013-09-30 16:11:48 +00005536 const unsigned Opcode = Inst.getOpcode();
5537 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005538 case ARM::LDRD:
5539 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005540 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005541 const unsigned RtReg = Inst.getOperand(0).getReg();
5542
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005543 // Rt can't be R14.
5544 if (RtReg == ARM::LR)
5545 return Error(Operands[3]->getStartLoc(),
5546 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005547
5548 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005549 // Rt must be even-numbered.
5550 if ((Rt & 1) == 1)
5551 return Error(Operands[3]->getStartLoc(),
5552 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005553
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005554 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005555 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005556 if (Rt2 != Rt + 1)
5557 return Error(Operands[3]->getStartLoc(),
5558 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005559
5560 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5561 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5562 // For addressing modes with writeback, the base register needs to be
5563 // different from the destination registers.
5564 if (Rn == Rt || Rn == Rt2)
5565 return Error(Operands[3]->getStartLoc(),
5566 "base register needs to be different from destination "
5567 "registers");
5568 }
5569
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005570 return false;
5571 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005572 case ARM::t2LDRDi8:
5573 case ARM::t2LDRD_PRE:
5574 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005575 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005576 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5577 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5578 if (Rt2 == Rt)
5579 return Error(Operands[3]->getStartLoc(),
5580 "destination operands can't be identical");
5581 return false;
5582 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005583 case ARM::STRD: {
5584 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005585 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5586 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005587 if (Rt2 != Rt + 1)
5588 return Error(Operands[3]->getStartLoc(),
5589 "source operands must be sequential");
5590 return false;
5591 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005592 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005593 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005594 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005595 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5596 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005597 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005598 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005599 "source operands must be sequential");
5600 return false;
5601 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005602 case ARM::SBFX:
5603 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005604 // Width must be in range [1, 32-lsb].
5605 unsigned LSB = Inst.getOperand(2).getImm();
5606 unsigned Widthm1 = Inst.getOperand(3).getImm();
5607 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005608 return Error(Operands[5]->getStartLoc(),
5609 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005610 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005611 }
Tim Northover08a86602013-10-22 19:00:39 +00005612 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005613 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005614 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005615 // most cases that are normally illegal for a Thumb1 LDM instruction.
5616 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005617 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005618 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005619 // in the register list.
5620 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005621 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005622 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5623 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005624 bool ListContainsBase;
5625 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5626 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005627 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005628 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005629 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005630 return Error(Operands[2]->getStartLoc(),
5631 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005632 // If we should not have writeback, there must not be a '!'. This is
5633 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005634 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005635 return Error(Operands[3]->getStartLoc(),
5636 "writeback operator '!' not allowed when base register "
5637 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005638
5639 break;
5640 }
Tim Northover08a86602013-10-22 19:00:39 +00005641 case ARM::LDMIA_UPD:
5642 case ARM::LDMDB_UPD:
5643 case ARM::LDMIB_UPD:
5644 case ARM::LDMDA_UPD:
5645 // ARM variants loading and updating the same register are only officially
5646 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5647 if (!hasV7Ops())
5648 break;
5649 // Fallthrough
5650 case ARM::t2LDMIA_UPD:
5651 case ARM::t2LDMDB_UPD:
5652 case ARM::t2STMIA_UPD:
5653 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005654 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005655 return Error(Operands.back()->getStartLoc(),
5656 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005657 break;
5658 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005659 case ARM::sysLDMIA_UPD:
5660 case ARM::sysLDMDA_UPD:
5661 case ARM::sysLDMDB_UPD:
5662 case ARM::sysLDMIB_UPD:
5663 if (!listContainsReg(Inst, 3, ARM::PC))
5664 return Error(Operands[4]->getStartLoc(),
5665 "writeback register only allowed on system LDM "
5666 "if PC in register-list");
5667 break;
5668 case ARM::sysSTMIA_UPD:
5669 case ARM::sysSTMDA_UPD:
5670 case ARM::sysSTMDB_UPD:
5671 case ARM::sysSTMIB_UPD:
5672 return Error(Operands[2]->getStartLoc(),
5673 "system STM cannot have writeback register");
5674 break;
Chad Rosier8513ffb2012-08-30 23:20:38 +00005675 case ARM::tMUL: {
5676 // The second source operand must be the same register as the destination
5677 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005678 //
5679 // In this case, we must directly check the parsed operands because the
5680 // cvtThumbMultiply() function is written in such a way that it guarantees
5681 // this first statement is always true for the new Inst. Essentially, the
5682 // destination is unconditionally copied into the second source operand
5683 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005684 if (Operands.size() == 6 &&
5685 (((ARMOperand*)Operands[3])->getReg() !=
5686 ((ARMOperand*)Operands[5])->getReg()) &&
5687 (((ARMOperand*)Operands[3])->getReg() !=
5688 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005689 return Error(Operands[3]->getStartLoc(),
5690 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005691 }
5692 break;
5693 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005694 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5695 // so only issue a diagnostic for thumb1. The instructions will be
5696 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005697 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005698 bool ListContainsBase;
5699 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005700 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005701 return Error(Operands[2]->getStartLoc(),
5702 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005703 break;
5704 }
5705 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005706 bool ListContainsBase;
5707 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005708 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005709 return Error(Operands[2]->getStartLoc(),
5710 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005711 break;
5712 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005713 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005714 bool ListContainsBase, InvalidLowList;
5715 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5716 0, ListContainsBase);
5717 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005718 return Error(Operands[4]->getStartLoc(),
5719 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005720
5721 // This would be converted to a 32-bit stm, but that's not valid if the
5722 // writeback register is in the list.
5723 if (InvalidLowList && ListContainsBase)
5724 return Error(Operands[4]->getStartLoc(),
5725 "writeback operator '!' not allowed when base register "
5726 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005727 break;
5728 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005729 case ARM::tADDrSP: {
5730 // If the non-SP source operand and the destination operand are not the
5731 // same, we need thumb2 (for the wide encoding), or we have an error.
5732 if (!isThumbTwo() &&
5733 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5734 return Error(Operands[4]->getStartLoc(),
5735 "source register must be the same as destination");
5736 }
5737 break;
5738 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005739 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005740 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005741 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5742 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005743 break;
5744 case ARM::t2B: {
5745 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005746 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5747 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005748 break;
5749 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005750 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005751 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005752 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5753 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005754 break;
5755 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005756 int Op = (Operands[2]->isImm()) ? 2 : 3;
5757 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5758 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005759 break;
5760 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005761 }
5762
5763 return false;
5764}
5765
Jim Grosbach1a747242012-01-23 23:45:44 +00005766static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005767 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005768 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005769 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005770 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5771 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5772 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5773 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5774 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5775 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5776 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5777 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5778 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005779
5780 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005781 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5782 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5783 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5784 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5785 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005786
Jim Grosbach1e946a42012-01-24 00:43:12 +00005787 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5788 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5789 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5790 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5791 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005792
Jim Grosbach1e946a42012-01-24 00:43:12 +00005793 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5794 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5795 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5796 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5797 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005798
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005799 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005800 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5801 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5802 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5803 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5804 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5805 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5806 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5807 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5808 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5809 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5810 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5811 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5812 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5813 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5814 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005815
Jim Grosbach1a747242012-01-23 23:45:44 +00005816 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005817 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5818 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5819 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5820 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5821 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5822 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5823 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5824 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5825 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5826 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5827 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5828 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5829 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5830 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5831 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5832 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5833 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5834 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005835
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005836 // VST4LN
5837 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5838 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5839 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5840 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5841 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5842 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5843 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5844 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5845 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5846 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5847 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5848 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5849 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5850 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5851 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5852
Jim Grosbachda70eac2012-01-24 00:58:13 +00005853 // VST4
5854 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5855 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5856 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5857 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5858 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5859 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5860 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5861 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5862 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5863 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5864 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5865 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5866 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5867 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5868 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5869 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5870 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5871 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005872 }
5873}
5874
Jim Grosbach1a747242012-01-23 23:45:44 +00005875static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005876 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005877 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005878 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005879 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5880 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5881 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5882 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5883 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5884 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5885 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5886 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5887 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005888
5889 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005890 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5891 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5892 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5893 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5894 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5895 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5896 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5897 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5898 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5899 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5900 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5901 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5902 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5903 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5904 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005905
Jim Grosbachb78403c2012-01-24 23:47:04 +00005906 // VLD3DUP
5907 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5908 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5909 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5910 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5911 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5912 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5913 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5914 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5915 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5916 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5917 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5918 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5919 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5920 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5921 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5922 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5923 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5924 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5925
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005926 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005927 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5928 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5929 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5930 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5931 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5932 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5933 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5934 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5935 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5936 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5937 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5938 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5939 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5940 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5941 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005942
5943 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005944 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5945 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5946 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5947 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5948 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5949 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5950 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5951 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5952 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5953 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5954 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5955 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5956 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5957 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5958 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5959 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5960 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5961 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00005962
Jim Grosbach14952a02012-01-24 18:37:25 +00005963 // VLD4LN
5964 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5965 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5966 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5967 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5968 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5969 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5970 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5971 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5972 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
5973 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5974 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
5975 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
5976 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
5977 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
5978 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
5979
Jim Grosbach086cbfa2012-01-25 00:01:08 +00005980 // VLD4DUP
5981 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5982 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5983 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5984 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
5985 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
5986 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5987 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5988 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5989 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5990 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
5991 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
5992 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5993 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
5994 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
5995 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
5996 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
5997 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
5998 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
5999
Jim Grosbached561fc2012-01-24 00:43:17 +00006000 // VLD4
6001 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6002 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6003 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6004 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6005 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6006 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6007 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6008 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6009 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6010 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6011 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6012 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6013 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6014 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6015 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6016 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6017 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6018 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006019 }
6020}
6021
Jim Grosbachafad0532011-11-10 23:42:14 +00006022bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006023processInstruction(MCInst &Inst,
6024 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6025 switch (Inst.getOpcode()) {
Jim Grosbache974a6a2012-09-25 00:08:13 +00006026 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6027 case ARM::ADDri: {
6028 if (Inst.getOperand(1).getReg() != ARM::PC ||
6029 Inst.getOperand(5).getReg() != 0)
6030 return false;
6031 MCInst TmpInst;
6032 TmpInst.setOpcode(ARM::ADR);
6033 TmpInst.addOperand(Inst.getOperand(0));
6034 TmpInst.addOperand(Inst.getOperand(2));
6035 TmpInst.addOperand(Inst.getOperand(3));
6036 TmpInst.addOperand(Inst.getOperand(4));
6037 Inst = TmpInst;
6038 return true;
6039 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006040 // Aliases for alternate PC+imm syntax of LDR instructions.
6041 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006042 // Select the narrow version if the immediate will fit.
6043 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006044 Inst.getOperand(1).getImm() <= 0xff &&
6045 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6046 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006047 Inst.setOpcode(ARM::tLDRpci);
6048 else
6049 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006050 return true;
6051 case ARM::t2LDRBpcrel:
6052 Inst.setOpcode(ARM::t2LDRBpci);
6053 return true;
6054 case ARM::t2LDRHpcrel:
6055 Inst.setOpcode(ARM::t2LDRHpci);
6056 return true;
6057 case ARM::t2LDRSBpcrel:
6058 Inst.setOpcode(ARM::t2LDRSBpci);
6059 return true;
6060 case ARM::t2LDRSHpcrel:
6061 Inst.setOpcode(ARM::t2LDRSHpci);
6062 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006063 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006064 case ARM::VST1LNdWB_register_Asm_8:
6065 case ARM::VST1LNdWB_register_Asm_16:
6066 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006067 MCInst TmpInst;
6068 // Shuffle the operands around so the lane index operand is in the
6069 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006070 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006071 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006072 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6073 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6074 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6075 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6076 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6077 TmpInst.addOperand(Inst.getOperand(1)); // lane
6078 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6079 TmpInst.addOperand(Inst.getOperand(6));
6080 Inst = TmpInst;
6081 return true;
6082 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006083
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006084 case ARM::VST2LNdWB_register_Asm_8:
6085 case ARM::VST2LNdWB_register_Asm_16:
6086 case ARM::VST2LNdWB_register_Asm_32:
6087 case ARM::VST2LNqWB_register_Asm_16:
6088 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006089 MCInst TmpInst;
6090 // Shuffle the operands around so the lane index operand is in the
6091 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006092 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006093 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006094 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6095 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6096 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6097 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6098 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006099 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6100 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006101 TmpInst.addOperand(Inst.getOperand(1)); // lane
6102 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6103 TmpInst.addOperand(Inst.getOperand(6));
6104 Inst = TmpInst;
6105 return true;
6106 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006107
6108 case ARM::VST3LNdWB_register_Asm_8:
6109 case ARM::VST3LNdWB_register_Asm_16:
6110 case ARM::VST3LNdWB_register_Asm_32:
6111 case ARM::VST3LNqWB_register_Asm_16:
6112 case ARM::VST3LNqWB_register_Asm_32: {
6113 MCInst TmpInst;
6114 // Shuffle the operands around so the lane index operand is in the
6115 // right place.
6116 unsigned Spacing;
6117 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6118 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6119 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6120 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6121 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6122 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6123 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6124 Spacing));
6125 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6126 Spacing * 2));
6127 TmpInst.addOperand(Inst.getOperand(1)); // lane
6128 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6129 TmpInst.addOperand(Inst.getOperand(6));
6130 Inst = TmpInst;
6131 return true;
6132 }
6133
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006134 case ARM::VST4LNdWB_register_Asm_8:
6135 case ARM::VST4LNdWB_register_Asm_16:
6136 case ARM::VST4LNdWB_register_Asm_32:
6137 case ARM::VST4LNqWB_register_Asm_16:
6138 case ARM::VST4LNqWB_register_Asm_32: {
6139 MCInst TmpInst;
6140 // Shuffle the operands around so the lane index operand is in the
6141 // right place.
6142 unsigned Spacing;
6143 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6144 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6145 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6146 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6147 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6148 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6149 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6150 Spacing));
6151 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6152 Spacing * 2));
6153 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6154 Spacing * 3));
6155 TmpInst.addOperand(Inst.getOperand(1)); // lane
6156 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6157 TmpInst.addOperand(Inst.getOperand(6));
6158 Inst = TmpInst;
6159 return true;
6160 }
6161
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006162 case ARM::VST1LNdWB_fixed_Asm_8:
6163 case ARM::VST1LNdWB_fixed_Asm_16:
6164 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006165 MCInst TmpInst;
6166 // Shuffle the operands around so the lane index operand is in the
6167 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006168 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006169 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006170 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6171 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6172 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6173 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6174 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6175 TmpInst.addOperand(Inst.getOperand(1)); // lane
6176 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6177 TmpInst.addOperand(Inst.getOperand(5));
6178 Inst = TmpInst;
6179 return true;
6180 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006181
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006182 case ARM::VST2LNdWB_fixed_Asm_8:
6183 case ARM::VST2LNdWB_fixed_Asm_16:
6184 case ARM::VST2LNdWB_fixed_Asm_32:
6185 case ARM::VST2LNqWB_fixed_Asm_16:
6186 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006187 MCInst TmpInst;
6188 // Shuffle the operands around so the lane index operand is in the
6189 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006190 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006191 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006192 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6193 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6194 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6195 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6196 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006197 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6198 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006199 TmpInst.addOperand(Inst.getOperand(1)); // lane
6200 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6201 TmpInst.addOperand(Inst.getOperand(5));
6202 Inst = TmpInst;
6203 return true;
6204 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006205
6206 case ARM::VST3LNdWB_fixed_Asm_8:
6207 case ARM::VST3LNdWB_fixed_Asm_16:
6208 case ARM::VST3LNdWB_fixed_Asm_32:
6209 case ARM::VST3LNqWB_fixed_Asm_16:
6210 case ARM::VST3LNqWB_fixed_Asm_32: {
6211 MCInst TmpInst;
6212 // Shuffle the operands around so the lane index operand is in the
6213 // right place.
6214 unsigned Spacing;
6215 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6216 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6217 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6218 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6219 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6220 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6221 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6222 Spacing));
6223 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6224 Spacing * 2));
6225 TmpInst.addOperand(Inst.getOperand(1)); // lane
6226 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6227 TmpInst.addOperand(Inst.getOperand(5));
6228 Inst = TmpInst;
6229 return true;
6230 }
6231
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006232 case ARM::VST4LNdWB_fixed_Asm_8:
6233 case ARM::VST4LNdWB_fixed_Asm_16:
6234 case ARM::VST4LNdWB_fixed_Asm_32:
6235 case ARM::VST4LNqWB_fixed_Asm_16:
6236 case ARM::VST4LNqWB_fixed_Asm_32: {
6237 MCInst TmpInst;
6238 // Shuffle the operands around so the lane index operand is in the
6239 // right place.
6240 unsigned Spacing;
6241 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6242 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6243 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6244 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6245 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6246 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6247 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6248 Spacing));
6249 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6250 Spacing * 2));
6251 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6252 Spacing * 3));
6253 TmpInst.addOperand(Inst.getOperand(1)); // lane
6254 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6255 TmpInst.addOperand(Inst.getOperand(5));
6256 Inst = TmpInst;
6257 return true;
6258 }
6259
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006260 case ARM::VST1LNdAsm_8:
6261 case ARM::VST1LNdAsm_16:
6262 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006263 MCInst TmpInst;
6264 // Shuffle the operands around so the lane index operand is in the
6265 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006266 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006267 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006268 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6269 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6270 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6271 TmpInst.addOperand(Inst.getOperand(1)); // lane
6272 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6273 TmpInst.addOperand(Inst.getOperand(5));
6274 Inst = TmpInst;
6275 return true;
6276 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006277
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006278 case ARM::VST2LNdAsm_8:
6279 case ARM::VST2LNdAsm_16:
6280 case ARM::VST2LNdAsm_32:
6281 case ARM::VST2LNqAsm_16:
6282 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006283 MCInst TmpInst;
6284 // Shuffle the operands around so the lane index operand is in the
6285 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006286 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006287 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006288 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6289 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6290 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006291 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6292 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006293 TmpInst.addOperand(Inst.getOperand(1)); // lane
6294 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6295 TmpInst.addOperand(Inst.getOperand(5));
6296 Inst = TmpInst;
6297 return true;
6298 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006299
6300 case ARM::VST3LNdAsm_8:
6301 case ARM::VST3LNdAsm_16:
6302 case ARM::VST3LNdAsm_32:
6303 case ARM::VST3LNqAsm_16:
6304 case ARM::VST3LNqAsm_32: {
6305 MCInst TmpInst;
6306 // Shuffle the operands around so the lane index operand is in the
6307 // right place.
6308 unsigned Spacing;
6309 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6310 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6311 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6312 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6313 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6314 Spacing));
6315 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6316 Spacing * 2));
6317 TmpInst.addOperand(Inst.getOperand(1)); // lane
6318 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6319 TmpInst.addOperand(Inst.getOperand(5));
6320 Inst = TmpInst;
6321 return true;
6322 }
6323
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006324 case ARM::VST4LNdAsm_8:
6325 case ARM::VST4LNdAsm_16:
6326 case ARM::VST4LNdAsm_32:
6327 case ARM::VST4LNqAsm_16:
6328 case ARM::VST4LNqAsm_32: {
6329 MCInst TmpInst;
6330 // Shuffle the operands around so the lane index operand is in the
6331 // right place.
6332 unsigned Spacing;
6333 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6334 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6335 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6336 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6337 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6338 Spacing));
6339 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6340 Spacing * 2));
6341 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6342 Spacing * 3));
6343 TmpInst.addOperand(Inst.getOperand(1)); // lane
6344 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6345 TmpInst.addOperand(Inst.getOperand(5));
6346 Inst = TmpInst;
6347 return true;
6348 }
6349
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006350 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006351 case ARM::VLD1LNdWB_register_Asm_8:
6352 case ARM::VLD1LNdWB_register_Asm_16:
6353 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006354 MCInst TmpInst;
6355 // Shuffle the operands around so the lane index operand is in the
6356 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006357 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006358 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006359 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6360 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6361 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6362 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6363 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6364 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6365 TmpInst.addOperand(Inst.getOperand(1)); // lane
6366 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6367 TmpInst.addOperand(Inst.getOperand(6));
6368 Inst = TmpInst;
6369 return true;
6370 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006371
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006372 case ARM::VLD2LNdWB_register_Asm_8:
6373 case ARM::VLD2LNdWB_register_Asm_16:
6374 case ARM::VLD2LNdWB_register_Asm_32:
6375 case ARM::VLD2LNqWB_register_Asm_16:
6376 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006377 MCInst TmpInst;
6378 // Shuffle the operands around so the lane index operand is in the
6379 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006380 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006381 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006382 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006383 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6384 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006385 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6386 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6387 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6388 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6389 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006390 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6391 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006392 TmpInst.addOperand(Inst.getOperand(1)); // lane
6393 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6394 TmpInst.addOperand(Inst.getOperand(6));
6395 Inst = TmpInst;
6396 return true;
6397 }
6398
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006399 case ARM::VLD3LNdWB_register_Asm_8:
6400 case ARM::VLD3LNdWB_register_Asm_16:
6401 case ARM::VLD3LNdWB_register_Asm_32:
6402 case ARM::VLD3LNqWB_register_Asm_16:
6403 case ARM::VLD3LNqWB_register_Asm_32: {
6404 MCInst TmpInst;
6405 // Shuffle the operands around so the lane index operand is in the
6406 // right place.
6407 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006408 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006409 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6410 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6411 Spacing));
6412 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006413 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006414 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6415 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6416 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6417 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6418 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6419 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6420 Spacing));
6421 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006422 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006423 TmpInst.addOperand(Inst.getOperand(1)); // lane
6424 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6425 TmpInst.addOperand(Inst.getOperand(6));
6426 Inst = TmpInst;
6427 return true;
6428 }
6429
Jim Grosbach14952a02012-01-24 18:37:25 +00006430 case ARM::VLD4LNdWB_register_Asm_8:
6431 case ARM::VLD4LNdWB_register_Asm_16:
6432 case ARM::VLD4LNdWB_register_Asm_32:
6433 case ARM::VLD4LNqWB_register_Asm_16:
6434 case ARM::VLD4LNqWB_register_Asm_32: {
6435 MCInst TmpInst;
6436 // Shuffle the operands around so the lane index operand is in the
6437 // right place.
6438 unsigned Spacing;
6439 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6440 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6441 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6442 Spacing));
6443 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6444 Spacing * 2));
6445 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6446 Spacing * 3));
6447 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6448 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6449 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6450 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6451 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6452 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6453 Spacing));
6454 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6455 Spacing * 2));
6456 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6457 Spacing * 3));
6458 TmpInst.addOperand(Inst.getOperand(1)); // lane
6459 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6460 TmpInst.addOperand(Inst.getOperand(6));
6461 Inst = TmpInst;
6462 return true;
6463 }
6464
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006465 case ARM::VLD1LNdWB_fixed_Asm_8:
6466 case ARM::VLD1LNdWB_fixed_Asm_16:
6467 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006468 MCInst TmpInst;
6469 // Shuffle the operands around so the lane index operand is in the
6470 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006471 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006472 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006473 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6474 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6475 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6476 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6477 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6478 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6479 TmpInst.addOperand(Inst.getOperand(1)); // lane
6480 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6481 TmpInst.addOperand(Inst.getOperand(5));
6482 Inst = TmpInst;
6483 return true;
6484 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006485
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006486 case ARM::VLD2LNdWB_fixed_Asm_8:
6487 case ARM::VLD2LNdWB_fixed_Asm_16:
6488 case ARM::VLD2LNdWB_fixed_Asm_32:
6489 case ARM::VLD2LNqWB_fixed_Asm_16:
6490 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006491 MCInst TmpInst;
6492 // Shuffle the operands around so the lane index operand is in the
6493 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006494 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006495 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006496 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006497 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6498 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006499 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6500 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6501 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6502 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6503 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006504 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6505 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006506 TmpInst.addOperand(Inst.getOperand(1)); // lane
6507 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6508 TmpInst.addOperand(Inst.getOperand(5));
6509 Inst = TmpInst;
6510 return true;
6511 }
6512
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006513 case ARM::VLD3LNdWB_fixed_Asm_8:
6514 case ARM::VLD3LNdWB_fixed_Asm_16:
6515 case ARM::VLD3LNdWB_fixed_Asm_32:
6516 case ARM::VLD3LNqWB_fixed_Asm_16:
6517 case ARM::VLD3LNqWB_fixed_Asm_32: {
6518 MCInst TmpInst;
6519 // Shuffle the operands around so the lane index operand is in the
6520 // right place.
6521 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006522 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006523 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6524 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6525 Spacing));
6526 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006527 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006528 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6529 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6530 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6531 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6532 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6533 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6534 Spacing));
6535 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006536 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006537 TmpInst.addOperand(Inst.getOperand(1)); // lane
6538 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6539 TmpInst.addOperand(Inst.getOperand(5));
6540 Inst = TmpInst;
6541 return true;
6542 }
6543
Jim Grosbach14952a02012-01-24 18:37:25 +00006544 case ARM::VLD4LNdWB_fixed_Asm_8:
6545 case ARM::VLD4LNdWB_fixed_Asm_16:
6546 case ARM::VLD4LNdWB_fixed_Asm_32:
6547 case ARM::VLD4LNqWB_fixed_Asm_16:
6548 case ARM::VLD4LNqWB_fixed_Asm_32: {
6549 MCInst TmpInst;
6550 // Shuffle the operands around so the lane index operand is in the
6551 // right place.
6552 unsigned Spacing;
6553 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6554 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6555 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6556 Spacing));
6557 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6558 Spacing * 2));
6559 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6560 Spacing * 3));
6561 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6562 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6563 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6564 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6565 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6566 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6567 Spacing));
6568 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6569 Spacing * 2));
6570 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6571 Spacing * 3));
6572 TmpInst.addOperand(Inst.getOperand(1)); // lane
6573 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6574 TmpInst.addOperand(Inst.getOperand(5));
6575 Inst = TmpInst;
6576 return true;
6577 }
6578
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006579 case ARM::VLD1LNdAsm_8:
6580 case ARM::VLD1LNdAsm_16:
6581 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006582 MCInst TmpInst;
6583 // Shuffle the operands around so the lane index operand is in the
6584 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006585 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006586 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006587 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6588 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6589 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6590 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6591 TmpInst.addOperand(Inst.getOperand(1)); // lane
6592 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6593 TmpInst.addOperand(Inst.getOperand(5));
6594 Inst = TmpInst;
6595 return true;
6596 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006597
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006598 case ARM::VLD2LNdAsm_8:
6599 case ARM::VLD2LNdAsm_16:
6600 case ARM::VLD2LNdAsm_32:
6601 case ARM::VLD2LNqAsm_16:
6602 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006603 MCInst TmpInst;
6604 // Shuffle the operands around so the lane index operand is in the
6605 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006606 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006607 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006608 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006609 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6610 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006611 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6612 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6613 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006614 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6615 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006616 TmpInst.addOperand(Inst.getOperand(1)); // lane
6617 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6618 TmpInst.addOperand(Inst.getOperand(5));
6619 Inst = TmpInst;
6620 return true;
6621 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006622
6623 case ARM::VLD3LNdAsm_8:
6624 case ARM::VLD3LNdAsm_16:
6625 case ARM::VLD3LNdAsm_32:
6626 case ARM::VLD3LNqAsm_16:
6627 case ARM::VLD3LNqAsm_32: {
6628 MCInst TmpInst;
6629 // Shuffle the operands around so the lane index operand is in the
6630 // right place.
6631 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006632 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006633 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6634 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6635 Spacing));
6636 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006637 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006638 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6639 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6640 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6641 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6642 Spacing));
6643 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006644 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006645 TmpInst.addOperand(Inst.getOperand(1)); // lane
6646 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6647 TmpInst.addOperand(Inst.getOperand(5));
6648 Inst = TmpInst;
6649 return true;
6650 }
6651
Jim Grosbach14952a02012-01-24 18:37:25 +00006652 case ARM::VLD4LNdAsm_8:
6653 case ARM::VLD4LNdAsm_16:
6654 case ARM::VLD4LNdAsm_32:
6655 case ARM::VLD4LNqAsm_16:
6656 case ARM::VLD4LNqAsm_32: {
6657 MCInst TmpInst;
6658 // Shuffle the operands around so the lane index operand is in the
6659 // right place.
6660 unsigned Spacing;
6661 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6662 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6663 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6664 Spacing));
6665 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6666 Spacing * 2));
6667 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6668 Spacing * 3));
6669 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6670 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6671 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6672 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6673 Spacing));
6674 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6675 Spacing * 2));
6676 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6677 Spacing * 3));
6678 TmpInst.addOperand(Inst.getOperand(1)); // lane
6679 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6680 TmpInst.addOperand(Inst.getOperand(5));
6681 Inst = TmpInst;
6682 return true;
6683 }
6684
Jim Grosbachb78403c2012-01-24 23:47:04 +00006685 // VLD3DUP single 3-element structure to all lanes instructions.
6686 case ARM::VLD3DUPdAsm_8:
6687 case ARM::VLD3DUPdAsm_16:
6688 case ARM::VLD3DUPdAsm_32:
6689 case ARM::VLD3DUPqAsm_8:
6690 case ARM::VLD3DUPqAsm_16:
6691 case ARM::VLD3DUPqAsm_32: {
6692 MCInst TmpInst;
6693 unsigned Spacing;
6694 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6695 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6696 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6697 Spacing));
6698 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6699 Spacing * 2));
6700 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6701 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6702 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6703 TmpInst.addOperand(Inst.getOperand(4));
6704 Inst = TmpInst;
6705 return true;
6706 }
6707
6708 case ARM::VLD3DUPdWB_fixed_Asm_8:
6709 case ARM::VLD3DUPdWB_fixed_Asm_16:
6710 case ARM::VLD3DUPdWB_fixed_Asm_32:
6711 case ARM::VLD3DUPqWB_fixed_Asm_8:
6712 case ARM::VLD3DUPqWB_fixed_Asm_16:
6713 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6714 MCInst TmpInst;
6715 unsigned Spacing;
6716 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6717 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6718 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6719 Spacing));
6720 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6721 Spacing * 2));
6722 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6723 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6724 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6725 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6726 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6727 TmpInst.addOperand(Inst.getOperand(4));
6728 Inst = TmpInst;
6729 return true;
6730 }
6731
6732 case ARM::VLD3DUPdWB_register_Asm_8:
6733 case ARM::VLD3DUPdWB_register_Asm_16:
6734 case ARM::VLD3DUPdWB_register_Asm_32:
6735 case ARM::VLD3DUPqWB_register_Asm_8:
6736 case ARM::VLD3DUPqWB_register_Asm_16:
6737 case ARM::VLD3DUPqWB_register_Asm_32: {
6738 MCInst TmpInst;
6739 unsigned Spacing;
6740 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6741 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6742 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6743 Spacing));
6744 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6745 Spacing * 2));
6746 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6747 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6748 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6749 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6750 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6751 TmpInst.addOperand(Inst.getOperand(5));
6752 Inst = TmpInst;
6753 return true;
6754 }
6755
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006756 // VLD3 multiple 3-element structure instructions.
6757 case ARM::VLD3dAsm_8:
6758 case ARM::VLD3dAsm_16:
6759 case ARM::VLD3dAsm_32:
6760 case ARM::VLD3qAsm_8:
6761 case ARM::VLD3qAsm_16:
6762 case ARM::VLD3qAsm_32: {
6763 MCInst TmpInst;
6764 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006765 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006766 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6767 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6768 Spacing));
6769 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6770 Spacing * 2));
6771 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6772 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6773 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6774 TmpInst.addOperand(Inst.getOperand(4));
6775 Inst = TmpInst;
6776 return true;
6777 }
6778
6779 case ARM::VLD3dWB_fixed_Asm_8:
6780 case ARM::VLD3dWB_fixed_Asm_16:
6781 case ARM::VLD3dWB_fixed_Asm_32:
6782 case ARM::VLD3qWB_fixed_Asm_8:
6783 case ARM::VLD3qWB_fixed_Asm_16:
6784 case ARM::VLD3qWB_fixed_Asm_32: {
6785 MCInst TmpInst;
6786 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006787 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006788 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6789 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6790 Spacing));
6791 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6792 Spacing * 2));
6793 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6794 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6795 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6796 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6797 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6798 TmpInst.addOperand(Inst.getOperand(4));
6799 Inst = TmpInst;
6800 return true;
6801 }
6802
6803 case ARM::VLD3dWB_register_Asm_8:
6804 case ARM::VLD3dWB_register_Asm_16:
6805 case ARM::VLD3dWB_register_Asm_32:
6806 case ARM::VLD3qWB_register_Asm_8:
6807 case ARM::VLD3qWB_register_Asm_16:
6808 case ARM::VLD3qWB_register_Asm_32: {
6809 MCInst TmpInst;
6810 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006811 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006812 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6813 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6814 Spacing));
6815 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6816 Spacing * 2));
6817 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6818 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6819 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6820 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6821 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6822 TmpInst.addOperand(Inst.getOperand(5));
6823 Inst = TmpInst;
6824 return true;
6825 }
6826
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006827 // VLD4DUP single 3-element structure to all lanes instructions.
6828 case ARM::VLD4DUPdAsm_8:
6829 case ARM::VLD4DUPdAsm_16:
6830 case ARM::VLD4DUPdAsm_32:
6831 case ARM::VLD4DUPqAsm_8:
6832 case ARM::VLD4DUPqAsm_16:
6833 case ARM::VLD4DUPqAsm_32: {
6834 MCInst TmpInst;
6835 unsigned Spacing;
6836 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6837 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6838 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6839 Spacing));
6840 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6841 Spacing * 2));
6842 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6843 Spacing * 3));
6844 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6845 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6846 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6847 TmpInst.addOperand(Inst.getOperand(4));
6848 Inst = TmpInst;
6849 return true;
6850 }
6851
6852 case ARM::VLD4DUPdWB_fixed_Asm_8:
6853 case ARM::VLD4DUPdWB_fixed_Asm_16:
6854 case ARM::VLD4DUPdWB_fixed_Asm_32:
6855 case ARM::VLD4DUPqWB_fixed_Asm_8:
6856 case ARM::VLD4DUPqWB_fixed_Asm_16:
6857 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6858 MCInst TmpInst;
6859 unsigned Spacing;
6860 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6861 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6862 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6863 Spacing));
6864 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6865 Spacing * 2));
6866 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6867 Spacing * 3));
6868 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6869 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6870 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6871 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6872 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6873 TmpInst.addOperand(Inst.getOperand(4));
6874 Inst = TmpInst;
6875 return true;
6876 }
6877
6878 case ARM::VLD4DUPdWB_register_Asm_8:
6879 case ARM::VLD4DUPdWB_register_Asm_16:
6880 case ARM::VLD4DUPdWB_register_Asm_32:
6881 case ARM::VLD4DUPqWB_register_Asm_8:
6882 case ARM::VLD4DUPqWB_register_Asm_16:
6883 case ARM::VLD4DUPqWB_register_Asm_32: {
6884 MCInst TmpInst;
6885 unsigned Spacing;
6886 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6887 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6888 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6889 Spacing));
6890 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6891 Spacing * 2));
6892 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6893 Spacing * 3));
6894 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6895 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6896 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6897 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6898 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6899 TmpInst.addOperand(Inst.getOperand(5));
6900 Inst = TmpInst;
6901 return true;
6902 }
6903
6904 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006905 case ARM::VLD4dAsm_8:
6906 case ARM::VLD4dAsm_16:
6907 case ARM::VLD4dAsm_32:
6908 case ARM::VLD4qAsm_8:
6909 case ARM::VLD4qAsm_16:
6910 case ARM::VLD4qAsm_32: {
6911 MCInst TmpInst;
6912 unsigned Spacing;
6913 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6914 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6915 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6916 Spacing));
6917 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6918 Spacing * 2));
6919 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6920 Spacing * 3));
6921 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6922 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6923 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6924 TmpInst.addOperand(Inst.getOperand(4));
6925 Inst = TmpInst;
6926 return true;
6927 }
6928
6929 case ARM::VLD4dWB_fixed_Asm_8:
6930 case ARM::VLD4dWB_fixed_Asm_16:
6931 case ARM::VLD4dWB_fixed_Asm_32:
6932 case ARM::VLD4qWB_fixed_Asm_8:
6933 case ARM::VLD4qWB_fixed_Asm_16:
6934 case ARM::VLD4qWB_fixed_Asm_32: {
6935 MCInst TmpInst;
6936 unsigned Spacing;
6937 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6938 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6939 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6940 Spacing));
6941 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6942 Spacing * 2));
6943 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6944 Spacing * 3));
6945 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6946 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6947 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6948 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6949 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6950 TmpInst.addOperand(Inst.getOperand(4));
6951 Inst = TmpInst;
6952 return true;
6953 }
6954
6955 case ARM::VLD4dWB_register_Asm_8:
6956 case ARM::VLD4dWB_register_Asm_16:
6957 case ARM::VLD4dWB_register_Asm_32:
6958 case ARM::VLD4qWB_register_Asm_8:
6959 case ARM::VLD4qWB_register_Asm_16:
6960 case ARM::VLD4qWB_register_Asm_32: {
6961 MCInst TmpInst;
6962 unsigned Spacing;
6963 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6964 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6965 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6966 Spacing));
6967 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6968 Spacing * 2));
6969 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6970 Spacing * 3));
6971 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6972 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6973 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6974 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6975 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6976 TmpInst.addOperand(Inst.getOperand(5));
6977 Inst = TmpInst;
6978 return true;
6979 }
6980
Jim Grosbach1a747242012-01-23 23:45:44 +00006981 // VST3 multiple 3-element structure instructions.
6982 case ARM::VST3dAsm_8:
6983 case ARM::VST3dAsm_16:
6984 case ARM::VST3dAsm_32:
6985 case ARM::VST3qAsm_8:
6986 case ARM::VST3qAsm_16:
6987 case ARM::VST3qAsm_32: {
6988 MCInst TmpInst;
6989 unsigned Spacing;
6990 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6991 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6992 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6993 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6994 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6995 Spacing));
6996 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6997 Spacing * 2));
6998 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6999 TmpInst.addOperand(Inst.getOperand(4));
7000 Inst = TmpInst;
7001 return true;
7002 }
7003
7004 case ARM::VST3dWB_fixed_Asm_8:
7005 case ARM::VST3dWB_fixed_Asm_16:
7006 case ARM::VST3dWB_fixed_Asm_32:
7007 case ARM::VST3qWB_fixed_Asm_8:
7008 case ARM::VST3qWB_fixed_Asm_16:
7009 case ARM::VST3qWB_fixed_Asm_32: {
7010 MCInst TmpInst;
7011 unsigned Spacing;
7012 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7013 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7014 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7015 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7016 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7017 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7018 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7019 Spacing));
7020 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7021 Spacing * 2));
7022 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7023 TmpInst.addOperand(Inst.getOperand(4));
7024 Inst = TmpInst;
7025 return true;
7026 }
7027
7028 case ARM::VST3dWB_register_Asm_8:
7029 case ARM::VST3dWB_register_Asm_16:
7030 case ARM::VST3dWB_register_Asm_32:
7031 case ARM::VST3qWB_register_Asm_8:
7032 case ARM::VST3qWB_register_Asm_16:
7033 case ARM::VST3qWB_register_Asm_32: {
7034 MCInst TmpInst;
7035 unsigned Spacing;
7036 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7037 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7038 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7039 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7040 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7041 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7042 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7043 Spacing));
7044 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7045 Spacing * 2));
7046 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7047 TmpInst.addOperand(Inst.getOperand(5));
7048 Inst = TmpInst;
7049 return true;
7050 }
7051
Jim Grosbachda70eac2012-01-24 00:58:13 +00007052 // VST4 multiple 3-element structure instructions.
7053 case ARM::VST4dAsm_8:
7054 case ARM::VST4dAsm_16:
7055 case ARM::VST4dAsm_32:
7056 case ARM::VST4qAsm_8:
7057 case ARM::VST4qAsm_16:
7058 case ARM::VST4qAsm_32: {
7059 MCInst TmpInst;
7060 unsigned Spacing;
7061 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7062 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7063 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7064 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7065 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7066 Spacing));
7067 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7068 Spacing * 2));
7069 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7070 Spacing * 3));
7071 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7072 TmpInst.addOperand(Inst.getOperand(4));
7073 Inst = TmpInst;
7074 return true;
7075 }
7076
7077 case ARM::VST4dWB_fixed_Asm_8:
7078 case ARM::VST4dWB_fixed_Asm_16:
7079 case ARM::VST4dWB_fixed_Asm_32:
7080 case ARM::VST4qWB_fixed_Asm_8:
7081 case ARM::VST4qWB_fixed_Asm_16:
7082 case ARM::VST4qWB_fixed_Asm_32: {
7083 MCInst TmpInst;
7084 unsigned Spacing;
7085 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7086 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7087 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7088 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7089 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7090 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7091 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7092 Spacing));
7093 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7094 Spacing * 2));
7095 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7096 Spacing * 3));
7097 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7098 TmpInst.addOperand(Inst.getOperand(4));
7099 Inst = TmpInst;
7100 return true;
7101 }
7102
7103 case ARM::VST4dWB_register_Asm_8:
7104 case ARM::VST4dWB_register_Asm_16:
7105 case ARM::VST4dWB_register_Asm_32:
7106 case ARM::VST4qWB_register_Asm_8:
7107 case ARM::VST4qWB_register_Asm_16:
7108 case ARM::VST4qWB_register_Asm_32: {
7109 MCInst TmpInst;
7110 unsigned Spacing;
7111 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7112 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7113 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7114 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7115 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7116 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7117 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7118 Spacing));
7119 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7120 Spacing * 2));
7121 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7122 Spacing * 3));
7123 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7124 TmpInst.addOperand(Inst.getOperand(5));
7125 Inst = TmpInst;
7126 return true;
7127 }
7128
Jim Grosbachad66de12012-04-11 00:15:16 +00007129 // Handle encoding choice for the shift-immediate instructions.
7130 case ARM::t2LSLri:
7131 case ARM::t2LSRri:
7132 case ARM::t2ASRri: {
7133 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7134 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7135 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7136 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7137 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7138 unsigned NewOpc;
7139 switch (Inst.getOpcode()) {
7140 default: llvm_unreachable("unexpected opcode");
7141 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7142 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7143 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7144 }
7145 // The Thumb1 operands aren't in the same order. Awesome, eh?
7146 MCInst TmpInst;
7147 TmpInst.setOpcode(NewOpc);
7148 TmpInst.addOperand(Inst.getOperand(0));
7149 TmpInst.addOperand(Inst.getOperand(5));
7150 TmpInst.addOperand(Inst.getOperand(1));
7151 TmpInst.addOperand(Inst.getOperand(2));
7152 TmpInst.addOperand(Inst.getOperand(3));
7153 TmpInst.addOperand(Inst.getOperand(4));
7154 Inst = TmpInst;
7155 return true;
7156 }
7157 return false;
7158 }
7159
Jim Grosbach485e5622011-12-13 22:45:11 +00007160 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007161 case ARM::t2MOVsr:
7162 case ARM::t2MOVSsr: {
7163 // Which instruction to expand to depends on the CCOut operand and
7164 // whether we're in an IT block if the register operands are low
7165 // registers.
7166 bool isNarrow = false;
7167 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7168 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7169 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7170 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7171 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7172 isNarrow = true;
7173 MCInst TmpInst;
7174 unsigned newOpc;
7175 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7176 default: llvm_unreachable("unexpected opcode!");
7177 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7178 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7179 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7180 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7181 }
7182 TmpInst.setOpcode(newOpc);
7183 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7184 if (isNarrow)
7185 TmpInst.addOperand(MCOperand::CreateReg(
7186 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7187 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7188 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7189 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7190 TmpInst.addOperand(Inst.getOperand(5));
7191 if (!isNarrow)
7192 TmpInst.addOperand(MCOperand::CreateReg(
7193 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7194 Inst = TmpInst;
7195 return true;
7196 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007197 case ARM::t2MOVsi:
7198 case ARM::t2MOVSsi: {
7199 // Which instruction to expand to depends on the CCOut operand and
7200 // whether we're in an IT block if the register operands are low
7201 // registers.
7202 bool isNarrow = false;
7203 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7204 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7205 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7206 isNarrow = true;
7207 MCInst TmpInst;
7208 unsigned newOpc;
7209 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7210 default: llvm_unreachable("unexpected opcode!");
7211 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7212 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7213 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7214 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007215 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007216 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007217 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7218 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007219 TmpInst.setOpcode(newOpc);
7220 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7221 if (isNarrow)
7222 TmpInst.addOperand(MCOperand::CreateReg(
7223 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7224 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007225 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007226 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007227 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7228 TmpInst.addOperand(Inst.getOperand(4));
7229 if (!isNarrow)
7230 TmpInst.addOperand(MCOperand::CreateReg(
7231 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7232 Inst = TmpInst;
7233 return true;
7234 }
7235 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007236 case ARM::ASRr:
7237 case ARM::LSRr:
7238 case ARM::LSLr:
7239 case ARM::RORr: {
7240 ARM_AM::ShiftOpc ShiftTy;
7241 switch(Inst.getOpcode()) {
7242 default: llvm_unreachable("unexpected opcode!");
7243 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7244 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7245 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7246 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7247 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007248 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7249 MCInst TmpInst;
7250 TmpInst.setOpcode(ARM::MOVsr);
7251 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7252 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7253 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7254 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7255 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7256 TmpInst.addOperand(Inst.getOperand(4));
7257 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7258 Inst = TmpInst;
7259 return true;
7260 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007261 case ARM::ASRi:
7262 case ARM::LSRi:
7263 case ARM::LSLi:
7264 case ARM::RORi: {
7265 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007266 switch(Inst.getOpcode()) {
7267 default: llvm_unreachable("unexpected opcode!");
7268 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7269 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7270 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7271 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7272 }
7273 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007274 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007275 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007276 // A shift by 32 should be encoded as 0 when permitted
7277 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7278 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007279 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007280 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007281 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007282 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7283 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007284 if (Opc == ARM::MOVsi)
7285 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007286 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7287 TmpInst.addOperand(Inst.getOperand(4));
7288 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7289 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007290 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007291 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007292 case ARM::RRXi: {
7293 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7294 MCInst TmpInst;
7295 TmpInst.setOpcode(ARM::MOVsi);
7296 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7297 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7298 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7299 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7300 TmpInst.addOperand(Inst.getOperand(3));
7301 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7302 Inst = TmpInst;
7303 return true;
7304 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007305 case ARM::t2LDMIA_UPD: {
7306 // If this is a load of a single register, then we should use
7307 // a post-indexed LDR instruction instead, per the ARM ARM.
7308 if (Inst.getNumOperands() != 5)
7309 return false;
7310 MCInst TmpInst;
7311 TmpInst.setOpcode(ARM::t2LDR_POST);
7312 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7313 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7314 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7315 TmpInst.addOperand(MCOperand::CreateImm(4));
7316 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7317 TmpInst.addOperand(Inst.getOperand(3));
7318 Inst = TmpInst;
7319 return true;
7320 }
7321 case ARM::t2STMDB_UPD: {
7322 // If this is a store of a single register, then we should use
7323 // a pre-indexed STR instruction instead, per the ARM ARM.
7324 if (Inst.getNumOperands() != 5)
7325 return false;
7326 MCInst TmpInst;
7327 TmpInst.setOpcode(ARM::t2STR_PRE);
7328 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7329 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7330 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7331 TmpInst.addOperand(MCOperand::CreateImm(-4));
7332 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7333 TmpInst.addOperand(Inst.getOperand(3));
7334 Inst = TmpInst;
7335 return true;
7336 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007337 case ARM::LDMIA_UPD:
7338 // If this is a load of a single register via a 'pop', then we should use
7339 // a post-indexed LDR instruction instead, per the ARM ARM.
7340 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7341 Inst.getNumOperands() == 5) {
7342 MCInst TmpInst;
7343 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7344 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7345 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7346 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7347 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7348 TmpInst.addOperand(MCOperand::CreateImm(4));
7349 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7350 TmpInst.addOperand(Inst.getOperand(3));
7351 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007352 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007353 }
7354 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007355 case ARM::STMDB_UPD:
7356 // If this is a store of a single register via a 'push', then we should use
7357 // a pre-indexed STR instruction instead, per the ARM ARM.
7358 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7359 Inst.getNumOperands() == 5) {
7360 MCInst TmpInst;
7361 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7362 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7363 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7364 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7365 TmpInst.addOperand(MCOperand::CreateImm(-4));
7366 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7367 TmpInst.addOperand(Inst.getOperand(3));
7368 Inst = TmpInst;
7369 }
7370 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007371 case ARM::t2ADDri12:
7372 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7373 // mnemonic was used (not "addw"), encoding T3 is preferred.
7374 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7375 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7376 break;
7377 Inst.setOpcode(ARM::t2ADDri);
7378 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7379 break;
7380 case ARM::t2SUBri12:
7381 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7382 // mnemonic was used (not "subw"), encoding T3 is preferred.
7383 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7384 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7385 break;
7386 Inst.setOpcode(ARM::t2SUBri);
7387 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7388 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007389 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007390 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007391 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7392 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7393 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007394 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007395 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007396 return true;
7397 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007398 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007399 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007400 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007401 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7402 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7403 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007404 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007405 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007406 return true;
7407 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007408 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007409 case ARM::t2ADDri:
7410 case ARM::t2SUBri: {
7411 // If the destination and first source operand are the same, and
7412 // the flags are compatible with the current IT status, use encoding T2
7413 // instead of T3. For compatibility with the system 'as'. Make sure the
7414 // wide encoding wasn't explicit.
7415 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007416 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007417 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7418 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7419 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7420 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7421 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7422 break;
7423 MCInst TmpInst;
7424 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7425 ARM::tADDi8 : ARM::tSUBi8);
7426 TmpInst.addOperand(Inst.getOperand(0));
7427 TmpInst.addOperand(Inst.getOperand(5));
7428 TmpInst.addOperand(Inst.getOperand(0));
7429 TmpInst.addOperand(Inst.getOperand(2));
7430 TmpInst.addOperand(Inst.getOperand(3));
7431 TmpInst.addOperand(Inst.getOperand(4));
7432 Inst = TmpInst;
7433 return true;
7434 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007435 case ARM::t2ADDrr: {
7436 // If the destination and first source operand are the same, and
7437 // there's no setting of the flags, use encoding T2 instead of T3.
7438 // Note that this is only for ADD, not SUB. This mirrors the system
7439 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7440 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7441 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007442 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7443 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007444 break;
7445 MCInst TmpInst;
7446 TmpInst.setOpcode(ARM::tADDhirr);
7447 TmpInst.addOperand(Inst.getOperand(0));
7448 TmpInst.addOperand(Inst.getOperand(0));
7449 TmpInst.addOperand(Inst.getOperand(2));
7450 TmpInst.addOperand(Inst.getOperand(3));
7451 TmpInst.addOperand(Inst.getOperand(4));
7452 Inst = TmpInst;
7453 return true;
7454 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007455 case ARM::tADDrSP: {
7456 // If the non-SP source operand and the destination operand are not the
7457 // same, we need to use the 32-bit encoding if it's available.
7458 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7459 Inst.setOpcode(ARM::t2ADDrr);
7460 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7461 return true;
7462 }
7463 break;
7464 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007465 case ARM::tB:
7466 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007467 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007468 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007469 return true;
7470 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007471 break;
7472 case ARM::t2B:
7473 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007474 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007475 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007476 return true;
7477 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007478 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007479 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007480 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007481 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007482 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007483 return true;
7484 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007485 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007486 case ARM::tBcc:
7487 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007488 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007489 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007490 return true;
7491 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007492 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007493 case ARM::tLDMIA: {
7494 // If the register list contains any high registers, or if the writeback
7495 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7496 // instead if we're in Thumb2. Otherwise, this should have generated
7497 // an error in validateInstruction().
7498 unsigned Rn = Inst.getOperand(0).getReg();
7499 bool hasWritebackToken =
7500 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7501 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7502 bool listContainsBase;
7503 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7504 (!listContainsBase && !hasWritebackToken) ||
7505 (listContainsBase && hasWritebackToken)) {
7506 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7507 assert (isThumbTwo());
7508 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7509 // If we're switching to the updating version, we need to insert
7510 // the writeback tied operand.
7511 if (hasWritebackToken)
7512 Inst.insert(Inst.begin(),
7513 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007514 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007515 }
7516 break;
7517 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007518 case ARM::tSTMIA_UPD: {
7519 // If the register list contains any high registers, we need to use
7520 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7521 // should have generated an error in validateInstruction().
7522 unsigned Rn = Inst.getOperand(0).getReg();
7523 bool listContainsBase;
7524 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7525 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7526 assert (isThumbTwo());
7527 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007528 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007529 }
7530 break;
7531 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007532 case ARM::tPOP: {
7533 bool listContainsBase;
7534 // If the register list contains any high registers, we need to use
7535 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7536 // should have generated an error in validateInstruction().
7537 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007538 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007539 assert (isThumbTwo());
7540 Inst.setOpcode(ARM::t2LDMIA_UPD);
7541 // Add the base register and writeback operands.
7542 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7543 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007544 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007545 }
7546 case ARM::tPUSH: {
7547 bool listContainsBase;
7548 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007549 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007550 assert (isThumbTwo());
7551 Inst.setOpcode(ARM::t2STMDB_UPD);
7552 // Add the base register and writeback operands.
7553 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7554 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007555 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007556 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007557 case ARM::t2MOVi: {
7558 // If we can use the 16-bit encoding and the user didn't explicitly
7559 // request the 32-bit variant, transform it here.
7560 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007561 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007562 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7563 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7564 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007565 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7566 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7567 // The operands aren't in the same order for tMOVi8...
7568 MCInst TmpInst;
7569 TmpInst.setOpcode(ARM::tMOVi8);
7570 TmpInst.addOperand(Inst.getOperand(0));
7571 TmpInst.addOperand(Inst.getOperand(4));
7572 TmpInst.addOperand(Inst.getOperand(1));
7573 TmpInst.addOperand(Inst.getOperand(2));
7574 TmpInst.addOperand(Inst.getOperand(3));
7575 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007576 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007577 }
7578 break;
7579 }
7580 case ARM::t2MOVr: {
7581 // If we can use the 16-bit encoding and the user didn't explicitly
7582 // request the 32-bit variant, transform it here.
7583 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7584 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7585 Inst.getOperand(2).getImm() == ARMCC::AL &&
7586 Inst.getOperand(4).getReg() == ARM::CPSR &&
7587 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7588 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7589 // The operands aren't the same for tMOV[S]r... (no cc_out)
7590 MCInst TmpInst;
7591 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7592 TmpInst.addOperand(Inst.getOperand(0));
7593 TmpInst.addOperand(Inst.getOperand(1));
7594 TmpInst.addOperand(Inst.getOperand(2));
7595 TmpInst.addOperand(Inst.getOperand(3));
7596 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007597 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007598 }
7599 break;
7600 }
Jim Grosbach82213192011-09-19 20:29:33 +00007601 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007602 case ARM::t2SXTB:
7603 case ARM::t2UXTH:
7604 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007605 // If we can use the 16-bit encoding and the user didn't explicitly
7606 // request the 32-bit variant, transform it here.
7607 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7608 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7609 Inst.getOperand(2).getImm() == 0 &&
7610 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7611 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007612 unsigned NewOpc;
7613 switch (Inst.getOpcode()) {
7614 default: llvm_unreachable("Illegal opcode!");
7615 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7616 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7617 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7618 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7619 }
Jim Grosbach82213192011-09-19 20:29:33 +00007620 // The operands aren't the same for thumb1 (no rotate operand).
7621 MCInst TmpInst;
7622 TmpInst.setOpcode(NewOpc);
7623 TmpInst.addOperand(Inst.getOperand(0));
7624 TmpInst.addOperand(Inst.getOperand(1));
7625 TmpInst.addOperand(Inst.getOperand(3));
7626 TmpInst.addOperand(Inst.getOperand(4));
7627 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007628 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007629 }
7630 break;
7631 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007632 case ARM::MOVsi: {
7633 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007634 // rrx shifts and asr/lsr of #32 is encoded as 0
7635 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7636 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007637 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7638 // Shifting by zero is accepted as a vanilla 'MOVr'
7639 MCInst TmpInst;
7640 TmpInst.setOpcode(ARM::MOVr);
7641 TmpInst.addOperand(Inst.getOperand(0));
7642 TmpInst.addOperand(Inst.getOperand(1));
7643 TmpInst.addOperand(Inst.getOperand(3));
7644 TmpInst.addOperand(Inst.getOperand(4));
7645 TmpInst.addOperand(Inst.getOperand(5));
7646 Inst = TmpInst;
7647 return true;
7648 }
7649 return false;
7650 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007651 case ARM::ANDrsi:
7652 case ARM::ORRrsi:
7653 case ARM::EORrsi:
7654 case ARM::BICrsi:
7655 case ARM::SUBrsi:
7656 case ARM::ADDrsi: {
7657 unsigned newOpc;
7658 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7659 if (SOpc == ARM_AM::rrx) return false;
7660 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007661 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007662 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7663 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7664 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7665 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7666 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7667 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7668 }
7669 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007670 // The exception is for right shifts, where 0 == 32
7671 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7672 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007673 MCInst TmpInst;
7674 TmpInst.setOpcode(newOpc);
7675 TmpInst.addOperand(Inst.getOperand(0));
7676 TmpInst.addOperand(Inst.getOperand(1));
7677 TmpInst.addOperand(Inst.getOperand(2));
7678 TmpInst.addOperand(Inst.getOperand(4));
7679 TmpInst.addOperand(Inst.getOperand(5));
7680 TmpInst.addOperand(Inst.getOperand(6));
7681 Inst = TmpInst;
7682 return true;
7683 }
7684 return false;
7685 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007686 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007687 case ARM::t2IT: {
7688 // The mask bits for all but the first condition are represented as
7689 // the low bit of the condition code value implies 't'. We currently
7690 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007691 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007692 MCOperand &MO = Inst.getOperand(1);
7693 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007694 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007695 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007696 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007697 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007698 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007699 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007700 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007701
7702 // Set up the IT block state according to the IT instruction we just
7703 // matched.
7704 assert(!inITBlock() && "nested IT blocks?!");
7705 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7706 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7707 ITState.CurPosition = 0;
7708 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007709 break;
7710 }
Richard Bartona39625e2012-07-09 16:12:24 +00007711 case ARM::t2LSLrr:
7712 case ARM::t2LSRrr:
7713 case ARM::t2ASRrr:
7714 case ARM::t2SBCrr:
7715 case ARM::t2RORrr:
7716 case ARM::t2BICrr:
7717 {
Richard Bartond5660372012-07-09 16:14:28 +00007718 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007719 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7720 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7721 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007722 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7723 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007724 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7725 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7726 unsigned NewOpc;
7727 switch (Inst.getOpcode()) {
7728 default: llvm_unreachable("unexpected opcode");
7729 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7730 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7731 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7732 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7733 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7734 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7735 }
7736 MCInst TmpInst;
7737 TmpInst.setOpcode(NewOpc);
7738 TmpInst.addOperand(Inst.getOperand(0));
7739 TmpInst.addOperand(Inst.getOperand(5));
7740 TmpInst.addOperand(Inst.getOperand(1));
7741 TmpInst.addOperand(Inst.getOperand(2));
7742 TmpInst.addOperand(Inst.getOperand(3));
7743 TmpInst.addOperand(Inst.getOperand(4));
7744 Inst = TmpInst;
7745 return true;
7746 }
7747 return false;
7748 }
7749 case ARM::t2ANDrr:
7750 case ARM::t2EORrr:
7751 case ARM::t2ADCrr:
7752 case ARM::t2ORRrr:
7753 {
Richard Bartond5660372012-07-09 16:14:28 +00007754 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007755 // These instructions are special in that they are commutable, so shorter encodings
7756 // are available more often.
7757 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7758 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7759 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7760 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007761 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7762 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007763 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7764 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7765 unsigned NewOpc;
7766 switch (Inst.getOpcode()) {
7767 default: llvm_unreachable("unexpected opcode");
7768 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7769 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7770 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7771 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7772 }
7773 MCInst TmpInst;
7774 TmpInst.setOpcode(NewOpc);
7775 TmpInst.addOperand(Inst.getOperand(0));
7776 TmpInst.addOperand(Inst.getOperand(5));
7777 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7778 TmpInst.addOperand(Inst.getOperand(1));
7779 TmpInst.addOperand(Inst.getOperand(2));
7780 } else {
7781 TmpInst.addOperand(Inst.getOperand(2));
7782 TmpInst.addOperand(Inst.getOperand(1));
7783 }
7784 TmpInst.addOperand(Inst.getOperand(3));
7785 TmpInst.addOperand(Inst.getOperand(4));
7786 Inst = TmpInst;
7787 return true;
7788 }
7789 return false;
7790 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007791 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007792 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007793}
7794
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007795unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7796 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7797 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007798 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007799 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007800 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7801 assert(MCID.hasOptionalDef() &&
7802 "optionally flag setting instruction missing optional def operand");
7803 assert(MCID.NumOperands == Inst.getNumOperands() &&
7804 "operand count mismatch!");
7805 // Find the optional-def operand (cc_out).
7806 unsigned OpNo;
7807 for (OpNo = 0;
7808 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7809 ++OpNo)
7810 ;
7811 // If we're parsing Thumb1, reject it completely.
7812 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7813 return Match_MnemonicFail;
7814 // If we're parsing Thumb2, which form is legal depends on whether we're
7815 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007816 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7817 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007818 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007819 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7820 inITBlock())
7821 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007822 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007823 // Some high-register supporting Thumb1 encodings only allow both registers
7824 // to be from r0-r7 when in Thumb2.
7825 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7826 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7827 isARMLowRegister(Inst.getOperand(2).getReg()))
7828 return Match_RequiresThumb2;
7829 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007830 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007831 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7832 isARMLowRegister(Inst.getOperand(1).getReg()))
7833 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007834 return Match_Success;
7835}
7836
Jim Grosbach5117ef72012-04-24 22:40:08 +00007837static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007838bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007839MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007840 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007841 MCStreamer &Out, unsigned &ErrorInfo,
7842 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007843 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007844 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007845
Chad Rosier2f480a82012-10-12 22:53:36 +00007846 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007847 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007848 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007849 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007850 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007851 // Context sensitive operand constraints aren't handled by the matcher,
7852 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007853 if (validateInstruction(Inst, Operands)) {
7854 // Still progress the IT block, otherwise one wrong condition causes
7855 // nasty cascading errors.
7856 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007857 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007858 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007859
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007860 { // processInstruction() updates inITBlock state, we need to save it away
7861 bool wasInITBlock = inITBlock();
7862
7863 // Some instructions need post-processing to, for example, tweak which
7864 // encoding is selected. Loop on it while changes happen so the
7865 // individual transformations can chain off each other. E.g.,
7866 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7867 while (processInstruction(Inst, Operands))
7868 ;
7869
7870 // Only after the instruction is fully processed, we can validate it
7871 if (wasInITBlock && hasV8Ops() && isThumb() &&
7872 !isV8EligibleForIT(&Inst, 2)) {
7873 Warning(IDLoc, "deprecated instruction in IT block");
7874 }
7875 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007876
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007877 // Only move forward at the very end so that everything in validate
7878 // and process gets a consistent answer about whether we're in an IT
7879 // block.
7880 forwardITPosition();
7881
Jim Grosbach82f76d12012-01-25 19:52:01 +00007882 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7883 // doesn't actually encode.
7884 if (Inst.getOpcode() == ARM::ITasm)
7885 return false;
7886
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007887 Inst.setLoc(IDLoc);
Chris Lattner9487de62010-10-28 21:28:01 +00007888 Out.EmitInstruction(Inst);
7889 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007890 case Match_MissingFeature: {
7891 assert(ErrorInfo && "Unknown missing feature!");
7892 // Special case the error message for the very common case where only
7893 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7894 std::string Msg = "instruction requires:";
7895 unsigned Mask = 1;
7896 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7897 if (ErrorInfo & Mask) {
7898 Msg += " ";
7899 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7900 }
7901 Mask <<= 1;
7902 }
7903 return Error(IDLoc, Msg);
7904 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007905 case Match_InvalidOperand: {
7906 SMLoc ErrorLoc = IDLoc;
7907 if (ErrorInfo != ~0U) {
7908 if (ErrorInfo >= Operands.size())
7909 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00007910
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007911 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7912 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7913 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007914
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007915 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00007916 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007917 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00007918 return Error(IDLoc, "invalid instruction",
7919 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00007920 case Match_RequiresNotITBlock:
7921 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007922 case Match_RequiresITBlock:
7923 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007924 case Match_RequiresV6:
7925 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7926 case Match_RequiresThumb2:
7927 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00007928 case Match_ImmRange0_15: {
7929 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7930 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7931 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7932 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00007933 case Match_ImmRange0_239: {
7934 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7935 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7936 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
7937 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007938 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007939
Eric Christopher91d7b902010-10-29 09:26:59 +00007940 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00007941}
7942
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007943/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00007944bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7945 StringRef IDVal = DirectiveID.getIdentifier();
7946 if (IDVal == ".word")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007947 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007948 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007949 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00007950 else if (IDVal == ".arm")
7951 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007952 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007953 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007954 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007955 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007956 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007957 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00007958 else if (IDVal == ".unreq")
7959 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00007960 else if (IDVal == ".arch")
7961 return parseDirectiveArch(DirectiveID.getLoc());
7962 else if (IDVal == ".eabi_attribute")
7963 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00007964 else if (IDVal == ".cpu")
7965 return parseDirectiveCPU(DirectiveID.getLoc());
7966 else if (IDVal == ".fpu")
7967 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00007968 else if (IDVal == ".fnstart")
7969 return parseDirectiveFnStart(DirectiveID.getLoc());
7970 else if (IDVal == ".fnend")
7971 return parseDirectiveFnEnd(DirectiveID.getLoc());
7972 else if (IDVal == ".cantunwind")
7973 return parseDirectiveCantUnwind(DirectiveID.getLoc());
7974 else if (IDVal == ".personality")
7975 return parseDirectivePersonality(DirectiveID.getLoc());
7976 else if (IDVal == ".handlerdata")
7977 return parseDirectiveHandlerData(DirectiveID.getLoc());
7978 else if (IDVal == ".setfp")
7979 return parseDirectiveSetFP(DirectiveID.getLoc());
7980 else if (IDVal == ".pad")
7981 return parseDirectivePad(DirectiveID.getLoc());
7982 else if (IDVal == ".save")
7983 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
7984 else if (IDVal == ".vsave")
7985 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00007986 else if (IDVal == ".inst")
7987 return parseDirectiveInst(DirectiveID.getLoc());
7988 else if (IDVal == ".inst.n")
7989 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
7990 else if (IDVal == ".inst.w")
7991 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00007992 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00007993 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00007994 else if (IDVal == ".even")
7995 return parseDirectiveEven(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00007996 return true;
7997}
7998
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007999/// parseDirectiveWord
Kevin Enderbyccab3172009-09-15 00:27:25 +00008000/// ::= .word [ expression (, expression)* ]
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008001bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008002 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8003 for (;;) {
8004 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008005 if (getParser().parseExpression(Value))
Kevin Enderbyccab3172009-09-15 00:27:25 +00008006 return true;
8007
Eric Christopherbf7bc492013-01-09 03:52:05 +00008008 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008009
8010 if (getLexer().is(AsmToken::EndOfStatement))
8011 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008012
Kevin Enderbyccab3172009-09-15 00:27:25 +00008013 // FIXME: Improve diagnostic.
8014 if (getLexer().isNot(AsmToken::Comma))
8015 return Error(L, "unexpected token in directive");
Sean Callanana83fd7d2010-01-19 20:27:46 +00008016 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008017 }
8018 }
8019
Sean Callanana83fd7d2010-01-19 20:27:46 +00008020 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008021 return false;
8022}
8023
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008024/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008025/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008026bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby146dcf22009-10-15 20:48:48 +00008027 if (getLexer().isNot(AsmToken::EndOfStatement))
8028 return Error(L, "unexpected token in directive");
Sean Callanana83fd7d2010-01-19 20:27:46 +00008029 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008030
Tim Northovera2292d02013-06-10 23:20:58 +00008031 if (!hasThumb())
8032 return Error(L, "target does not support Thumb mode");
8033
Jim Grosbach7f882392011-12-07 18:04:19 +00008034 if (!isThumb())
8035 SwitchMode();
8036 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8037 return false;
8038}
8039
8040/// parseDirectiveARM
8041/// ::= .arm
8042bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
8043 if (getLexer().isNot(AsmToken::EndOfStatement))
8044 return Error(L, "unexpected token in directive");
8045 Parser.Lex();
8046
Tim Northovera2292d02013-06-10 23:20:58 +00008047 if (!hasARM())
8048 return Error(L, "target does not support ARM mode");
8049
Jim Grosbach7f882392011-12-07 18:04:19 +00008050 if (isThumb())
8051 SwitchMode();
8052 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008053 return false;
8054}
8055
Tim Northover1744d0a2013-10-25 12:49:50 +00008056void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8057 if (NextSymbolIsThumb) {
8058 getParser().getStreamer().EmitThumbFunc(Symbol);
8059 NextSymbolIsThumb = false;
8060 }
8061}
8062
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008063/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008064/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008065bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008066 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8067 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008068
Jim Grosbach1152cc02011-12-21 22:30:16 +00008069 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008070 // ELF doesn't
8071 if (isMachO) {
8072 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008073 if (Tok.isNot(AsmToken::EndOfStatement)) {
8074 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
8075 return Error(L, "unexpected token in .thumb_func directive");
Tim Northover1744d0a2013-10-25 12:49:50 +00008076 MCSymbol *Func =
8077 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8078 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008079 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008080 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008081 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008082 }
8083
Jim Grosbach1152cc02011-12-21 22:30:16 +00008084 if (getLexer().isNot(AsmToken::EndOfStatement))
Kevin Enderby146dcf22009-10-15 20:48:48 +00008085 return Error(L, "unexpected token in directive");
Jim Grosbach1152cc02011-12-21 22:30:16 +00008086
Tim Northover1744d0a2013-10-25 12:49:50 +00008087 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008088
Kevin Enderby146dcf22009-10-15 20:48:48 +00008089 return false;
8090}
8091
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008092/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008093/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008094bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008095 const AsmToken &Tok = Parser.getTok();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008096 if (Tok.isNot(AsmToken::Identifier))
8097 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer92d89982010-07-14 22:38:02 +00008098 StringRef Mode = Tok.getString();
Duncan Sands257eba42010-06-29 13:04:35 +00008099 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callanana83fd7d2010-01-19 20:27:46 +00008100 Parser.Lex();
Duncan Sands257eba42010-06-29 13:04:35 +00008101 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderbye9f2f0c2011-01-27 23:22:36 +00008102 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby146dcf22009-10-15 20:48:48 +00008103 else
8104 return Error(L, "unrecognized syntax mode in .syntax directive");
8105
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008106 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8107 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8108 return false;
8109 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008110 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008111
8112 // TODO tell the MC streamer the mode
8113 // getParser().getStreamer().Emit???();
8114 return false;
8115}
8116
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008117/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008118/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008119bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008120 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008121 if (Tok.isNot(AsmToken::Integer)) {
8122 Error(L, "unexpected token in .code directive");
8123 return false;
8124 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008125 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008126 if (Val != 16 && Val != 32) {
8127 Error(L, "invalid operand to .code directive");
8128 return false;
8129 }
8130 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008131
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008132 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8133 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8134 return false;
8135 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008136 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008137
Evan Cheng284b4672011-07-08 22:36:29 +00008138 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008139 if (!hasThumb()) {
8140 Error(L, "target does not support Thumb mode");
8141 return false;
8142 }
Tim Northovera2292d02013-06-10 23:20:58 +00008143
Jim Grosbachf471ac32011-09-06 18:46:23 +00008144 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008145 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008146 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008147 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008148 if (!hasARM()) {
8149 Error(L, "target does not support ARM mode");
8150 return false;
8151 }
Tim Northovera2292d02013-06-10 23:20:58 +00008152
Jim Grosbachf471ac32011-09-06 18:46:23 +00008153 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008154 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008155 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008156 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008157
Kevin Enderby146dcf22009-10-15 20:48:48 +00008158 return false;
8159}
8160
Jim Grosbachab5830e2011-12-14 02:16:11 +00008161/// parseDirectiveReq
8162/// ::= name .req registername
8163bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8164 Parser.Lex(); // Eat the '.req' token.
8165 unsigned Reg;
8166 SMLoc SRegLoc, ERegLoc;
8167 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008168 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008169 Error(SRegLoc, "register name expected");
8170 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008171 }
8172
8173 // Shouldn't be anything else.
8174 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008175 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008176 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8177 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008178 }
8179
8180 Parser.Lex(); // Consume the EndOfStatement
8181
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008182 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8183 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8184 return false;
8185 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008186
8187 return false;
8188}
8189
8190/// parseDirectiveUneq
8191/// ::= .unreq registername
8192bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8193 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008194 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008195 Error(L, "unexpected input in .unreq directive.");
8196 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008197 }
8198 RegisterReqs.erase(Parser.getTok().getIdentifier());
8199 Parser.Lex(); // Eat the identifier.
8200 return false;
8201}
8202
Jason W Kim135d2442011-12-20 17:38:12 +00008203/// parseDirectiveArch
8204/// ::= .arch token
8205bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008206 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8207
8208 unsigned ID = StringSwitch<unsigned>(Arch)
8209#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8210 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008211#define ARM_ARCH_ALIAS(NAME, ID) \
8212 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008213#include "MCTargetDesc/ARMArchName.def"
8214 .Default(ARM::INVALID_ARCH);
8215
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008216 if (ID == ARM::INVALID_ARCH) {
8217 Error(L, "Unknown arch name");
8218 return false;
8219 }
Logan Chien439e8f92013-12-11 17:16:25 +00008220
8221 getTargetStreamer().emitArch(ID);
8222 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008223}
8224
8225/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008226/// ::= .eabi_attribute int, int [, "str"]
8227/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008228bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008229 int64_t Tag;
8230 SMLoc TagLoc;
8231
8232 TagLoc = Parser.getTok().getLoc();
8233 if (Parser.getTok().is(AsmToken::Identifier)) {
8234 StringRef Name = Parser.getTok().getIdentifier();
8235 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8236 if (Tag == -1) {
8237 Error(TagLoc, "attribute name not recognised: " + Name);
8238 Parser.eatToEndOfStatement();
8239 return false;
8240 }
8241 Parser.Lex();
8242 } else {
8243 const MCExpr *AttrExpr;
8244
8245 TagLoc = Parser.getTok().getLoc();
8246 if (Parser.parseExpression(AttrExpr)) {
8247 Parser.eatToEndOfStatement();
8248 return false;
8249 }
8250
8251 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8252 if (!CE) {
8253 Error(TagLoc, "expected numeric constant");
8254 Parser.eatToEndOfStatement();
8255 return false;
8256 }
8257
8258 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008259 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008260
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008261 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008262 Error(Parser.getTok().getLoc(), "comma expected");
8263 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008264 return false;
8265 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008266 Parser.Lex(); // skip comma
8267
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008268 StringRef StringValue = "";
8269 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008270
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008271 int64_t IntegerValue = 0;
8272 bool IsIntegerValue = false;
8273
8274 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8275 IsStringValue = true;
8276 else if (Tag == ARMBuildAttrs::compatibility) {
8277 IsStringValue = true;
8278 IsIntegerValue = true;
8279 } else if (Tag == ARMBuildAttrs::nodefaults || Tag < 32 || Tag % 2 == 0)
8280 IsIntegerValue = true;
8281 else if (Tag % 2 == 1)
8282 IsStringValue = true;
8283 else
8284 llvm_unreachable("invalid tag type");
8285
8286 if (IsIntegerValue) {
8287 const MCExpr *ValueExpr;
8288 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8289 if (Parser.parseExpression(ValueExpr)) {
8290 Parser.eatToEndOfStatement();
8291 return false;
8292 }
8293
8294 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8295 if (!CE) {
8296 Error(ValueExprLoc, "expected numeric constant");
8297 Parser.eatToEndOfStatement();
8298 return false;
8299 }
8300
8301 IntegerValue = CE->getValue();
8302 }
8303
8304 if (Tag == ARMBuildAttrs::compatibility) {
8305 if (Parser.getTok().isNot(AsmToken::Comma))
8306 IsStringValue = false;
8307 else
8308 Parser.Lex();
8309 }
8310
8311 if (IsStringValue) {
8312 if (Parser.getTok().isNot(AsmToken::String)) {
8313 Error(Parser.getTok().getLoc(), "bad string constant");
8314 Parser.eatToEndOfStatement();
8315 return false;
8316 }
8317
8318 StringValue = Parser.getTok().getStringContents();
8319 Parser.Lex();
8320 }
8321
8322 if (IsIntegerValue && IsStringValue) {
8323 assert(Tag == ARMBuildAttrs::compatibility);
8324 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8325 } else if (IsIntegerValue)
8326 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8327 else if (IsStringValue)
8328 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008329 return false;
8330}
8331
8332/// parseDirectiveCPU
8333/// ::= .cpu str
8334bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8335 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8336 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8337 return false;
8338}
8339
8340/// parseDirectiveFPU
8341/// ::= .fpu str
8342bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8343 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8344
8345 unsigned ID = StringSwitch<unsigned>(FPU)
8346#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8347#include "ARMFPUName.def"
8348 .Default(ARM::INVALID_FPU);
8349
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008350 if (ID == ARM::INVALID_FPU) {
8351 Error(L, "Unknown FPU name");
8352 return false;
8353 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008354
8355 getTargetStreamer().emitFPU(ID);
8356 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008357}
8358
Logan Chien4ea23b52013-05-10 16:17:24 +00008359/// parseDirectiveFnStart
8360/// ::= .fnstart
8361bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008362 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008363 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008364 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008365 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008366 }
8367
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008368 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008369
8370 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008371 return false;
8372}
8373
8374/// parseDirectiveFnEnd
8375/// ::= .fnend
8376bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8377 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008378 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008379 Error(L, ".fnstart must precede .fnend directive");
8380 return false;
8381 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008382
8383 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008384 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008385
8386 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008387 return false;
8388}
8389
8390/// parseDirectiveCantUnwind
8391/// ::= .cantunwind
8392bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008393 UC.recordCantUnwind(L);
8394
Logan Chien4ea23b52013-05-10 16:17:24 +00008395 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008396 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008397 Error(L, ".fnstart must precede .cantunwind directive");
8398 return false;
8399 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008400 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008401 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008402 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008403 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008404 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008405 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008406 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008407 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008408 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008409 }
8410
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008411 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008412 return false;
8413}
8414
8415/// parseDirectivePersonality
8416/// ::= .personality name
8417bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008418 UC.recordPersonality(L);
8419
Logan Chien4ea23b52013-05-10 16:17:24 +00008420 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008421 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008422 Error(L, ".fnstart must precede .personality directive");
8423 return false;
8424 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008425 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008426 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008427 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008428 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008429 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008430 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008431 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008432 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008433 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008434 }
8435
8436 // Parse the name of the personality routine
8437 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8438 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008439 Error(L, "unexpected input in .personality directive.");
8440 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008441 }
8442 StringRef Name(Parser.getTok().getIdentifier());
8443 Parser.Lex();
8444
8445 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008446 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008447 return false;
8448}
8449
8450/// parseDirectiveHandlerData
8451/// ::= .handlerdata
8452bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008453 UC.recordHandlerData(L);
8454
Logan Chien4ea23b52013-05-10 16:17:24 +00008455 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008456 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008457 Error(L, ".fnstart must precede .personality directive");
8458 return false;
8459 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008460 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008461 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008462 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008463 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008464 }
8465
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008466 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008467 return false;
8468}
8469
8470/// parseDirectiveSetFP
8471/// ::= .setfp fpreg, spreg [, offset]
8472bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8473 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008474 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008475 Error(L, ".fnstart must precede .setfp directive");
8476 return false;
8477 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008478 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008479 Error(L, ".setfp must precede .handlerdata directive");
8480 return false;
8481 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008482
8483 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008484 SMLoc FPRegLoc = Parser.getTok().getLoc();
8485 int FPReg = tryParseRegister();
8486 if (FPReg == -1) {
8487 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008488 return false;
8489 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008490
8491 // Consume comma
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008492 if (!Parser.getTok().is(AsmToken::Comma)) {
8493 Error(Parser.getTok().getLoc(), "comma expected");
8494 return false;
8495 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008496 Parser.Lex(); // skip comma
8497
8498 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008499 SMLoc SPRegLoc = Parser.getTok().getLoc();
8500 int SPReg = tryParseRegister();
8501 if (SPReg == -1) {
8502 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008503 return false;
8504 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008505
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008506 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8507 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008508 return false;
8509 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008510
8511 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008512 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008513
8514 // Parse offset
8515 int64_t Offset = 0;
8516 if (Parser.getTok().is(AsmToken::Comma)) {
8517 Parser.Lex(); // skip comma
8518
8519 if (Parser.getTok().isNot(AsmToken::Hash) &&
8520 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008521 Error(Parser.getTok().getLoc(), "'#' expected");
8522 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008523 }
8524 Parser.Lex(); // skip hash token.
8525
8526 const MCExpr *OffsetExpr;
8527 SMLoc ExLoc = Parser.getTok().getLoc();
8528 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008529 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8530 Error(ExLoc, "malformed setfp offset");
8531 return false;
8532 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008533 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008534 if (!CE) {
8535 Error(ExLoc, "setfp offset must be an immediate");
8536 return false;
8537 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008538
8539 Offset = CE->getValue();
8540 }
8541
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008542 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8543 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008544 return false;
8545}
8546
8547/// parseDirective
8548/// ::= .pad offset
8549bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8550 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008551 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008552 Error(L, ".fnstart must precede .pad directive");
8553 return false;
8554 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008555 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008556 Error(L, ".pad must precede .handlerdata directive");
8557 return false;
8558 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008559
8560 // Parse the offset
8561 if (Parser.getTok().isNot(AsmToken::Hash) &&
8562 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008563 Error(Parser.getTok().getLoc(), "'#' expected");
8564 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008565 }
8566 Parser.Lex(); // skip hash token.
8567
8568 const MCExpr *OffsetExpr;
8569 SMLoc ExLoc = Parser.getTok().getLoc();
8570 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008571 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8572 Error(ExLoc, "malformed pad offset");
8573 return false;
8574 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008575 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008576 if (!CE) {
8577 Error(ExLoc, "pad offset must be an immediate");
8578 return false;
8579 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008580
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008581 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008582 return false;
8583}
8584
8585/// parseDirectiveRegSave
8586/// ::= .save { registers }
8587/// ::= .vsave { registers }
8588bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8589 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008590 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008591 Error(L, ".fnstart must precede .save or .vsave directives");
8592 return false;
8593 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008594 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008595 Error(L, ".save or .vsave must precede .handlerdata directive");
8596 return false;
8597 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008598
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008599 // RAII object to make sure parsed operands are deleted.
8600 struct CleanupObject {
8601 SmallVector<MCParsedAsmOperand *, 1> Operands;
8602 ~CleanupObject() {
8603 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8604 delete Operands[I];
8605 }
8606 } CO;
8607
Logan Chien4ea23b52013-05-10 16:17:24 +00008608 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008609 if (parseRegisterList(CO.Operands))
Logan Chien4ea23b52013-05-10 16:17:24 +00008610 return true;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008611 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008612 if (!IsVector && !Op->isRegList()) {
8613 Error(L, ".save expects GPR registers");
8614 return false;
8615 }
8616 if (IsVector && !Op->isDPRRegList()) {
8617 Error(L, ".vsave expects DPR registers");
8618 return false;
8619 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008620
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008621 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008622 return false;
8623}
8624
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008625/// parseDirectiveInst
8626/// ::= .inst opcode [, ...]
8627/// ::= .inst.n opcode [, ...]
8628/// ::= .inst.w opcode [, ...]
8629bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8630 int Width;
8631
8632 if (isThumb()) {
8633 switch (Suffix) {
8634 case 'n':
8635 Width = 2;
8636 break;
8637 case 'w':
8638 Width = 4;
8639 break;
8640 default:
8641 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008642 Error(Loc, "cannot determine Thumb instruction size, "
8643 "use inst.n/inst.w instead");
8644 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008645 }
8646 } else {
8647 if (Suffix) {
8648 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008649 Error(Loc, "width suffixes are invalid in ARM mode");
8650 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008651 }
8652 Width = 4;
8653 }
8654
8655 if (getLexer().is(AsmToken::EndOfStatement)) {
8656 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008657 Error(Loc, "expected expression following directive");
8658 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008659 }
8660
8661 for (;;) {
8662 const MCExpr *Expr;
8663
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008664 if (getParser().parseExpression(Expr)) {
8665 Error(Loc, "expected expression");
8666 return false;
8667 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008668
8669 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008670 if (!Value) {
8671 Error(Loc, "expected constant expression");
8672 return false;
8673 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008674
8675 switch (Width) {
8676 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008677 if (Value->getValue() > 0xffff) {
8678 Error(Loc, "inst.n operand is too big, use inst.w instead");
8679 return false;
8680 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008681 break;
8682 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008683 if (Value->getValue() > 0xffffffff) {
8684 Error(Loc,
8685 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8686 return false;
8687 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008688 break;
8689 default:
8690 llvm_unreachable("only supported widths are 2 and 4");
8691 }
8692
8693 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8694
8695 if (getLexer().is(AsmToken::EndOfStatement))
8696 break;
8697
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008698 if (getLexer().isNot(AsmToken::Comma)) {
8699 Error(Loc, "unexpected token in directive");
8700 return false;
8701 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008702
8703 Parser.Lex();
8704 }
8705
8706 Parser.Lex();
8707 return false;
8708}
8709
David Peixotto80c083a2013-12-19 18:26:07 +00008710/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008711/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008712bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
8713 MCStreamer &Streamer = getParser().getStreamer();
8714 const MCSection *Section = Streamer.getCurrentSection().first;
8715
8716 if (ConstantPool *CP = getConstantPool(Section)) {
David Peixotto52303f62013-12-19 22:41:56 +00008717 if (!CP->empty())
8718 CP->emitEntries(Streamer);
David Peixotto80c083a2013-12-19 18:26:07 +00008719 }
8720 return false;
8721}
8722
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008723bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8724 const MCSection *Section = getStreamer().getCurrentSection().first;
8725
8726 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8727 TokError("unexpected token in directive");
8728 return false;
8729 }
8730
8731 if (!Section) {
8732 getStreamer().InitToTextSection();
8733 Section = getStreamer().getCurrentSection().first;
8734 }
8735
8736 if (Section->UseCodeAlign())
8737 getStreamer().EmitCodeAlignment(2, 0);
8738 else
8739 getStreamer().EmitValueToAlignment(2, 0, 1, 0);
8740
8741 return false;
8742}
8743
Kevin Enderby8be42bd2009-10-30 22:55:57 +00008744/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00008745extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00008746 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
8747 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008748}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00008749
Chris Lattner3e4582a2010-09-06 19:11:01 +00008750#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00008751#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00008752#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00008753#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00008754
8755// Define this matcher function after the auto-generated include so we
8756// have the match class enum definitions.
8757unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
8758 unsigned Kind) {
8759 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
8760 // If the kind is a token for a literal immediate, check if our asm
8761 // operand matches. This is for InstAliases which have a fixed-value
8762 // immediate in the syntax.
8763 if (Kind == MCK__35_0 && Op->isImm()) {
8764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
8765 if (!CE)
8766 return Match_InvalidOperand;
8767 if (CE->getValue() == 0)
8768 return Match_Success;
8769 }
8770 return Match_InvalidOperand;
8771}
David Peixottoe407d092013-12-19 18:12:36 +00008772
8773void ARMAsmParser::finishParse() {
8774 // Dump contents of assembler constant pools.
8775 MCStreamer &Streamer = getParser().getStreamer();
8776 for (ConstantPoolMapTy::iterator CPI = ConstantPools.begin(),
8777 CPE = ConstantPools.end();
8778 CPI != CPE; ++CPI) {
8779 const MCSection *Section = CPI->first;
8780 ConstantPool &CP = CPI->second;
8781
David Peixotto52303f62013-12-19 22:41:56 +00008782 // Dump non-empty assembler constant pools at the end of the section.
8783 if (!CP.empty()) {
8784 Streamer.SwitchSection(Section);
8785 CP.emitEntries(Streamer);
8786 }
David Peixottoe407d092013-12-19 18:12:36 +00008787 }
8788}