blob: 8c5959cbeee30080c6c596e462134a7ed30b3a0b [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
13// Refer the ELF spec for the single letter varaibles, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000032#include "Thunks.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000033
34#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000035#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000036#include "llvm/Support/Endian.h"
37#include "llvm/Support/ELF.h"
38
39using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000040using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000041using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000042using namespace llvm::ELF;
43
44namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000045namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000046
Rui Ueyamac1c282a2016-02-11 21:18:01 +000047TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rafael Espindolae7e57b22015-11-09 21:43:00 +000049static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000050
George Rimare6389d12016-06-08 12:22:26 +000051StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000052 return getELFRelocationTypeName(Config->EMachine, Type);
53}
54
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000055template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000056 if (!isInt<N>(V))
57 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000058}
59
60template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000061 if (!isUInt<N>(V))
62 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000063}
64
Igor Kudrinfea8ed52015-11-26 10:05:24 +000065template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000066 if (!isInt<N>(V) && !isUInt<N>(V))
67 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000068}
69
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000070template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000071 if ((V & (N - 1)) != 0)
72 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000073}
74
Rafael Espindola24de7672016-06-09 20:39:01 +000075static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000076 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000077 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000078}
79
Rui Ueyamaefc23de2015-10-14 21:30:32 +000080namespace {
81class X86TargetInfo final : public TargetInfo {
82public:
83 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000084 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000085 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000086 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000087 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000088 bool isTlsLocalDynamicRel(uint32_t Type) const override;
89 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
90 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000091 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000092 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000093 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
94 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000095 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000096
Rafael Espindola69f54022016-06-04 23:22:34 +000097 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
98 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000099 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
100 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
101 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
102 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000103};
104
Rui Ueyama46626e12016-07-12 23:28:31 +0000105template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000106public:
107 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000108 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000109 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000110 bool isTlsLocalDynamicRel(uint32_t Type) const override;
111 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
112 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000113 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000114 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000115 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000116 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
117 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000118 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000119
Rafael Espindola5c66b822016-06-04 22:58:54 +0000120 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
121 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000122 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000123 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
124 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
125 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
126 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000127
128private:
129 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
130 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000131};
132
Davide Italiano8c3444362016-01-11 19:45:33 +0000133class PPCTargetInfo final : public TargetInfo {
134public:
135 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000136 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000137 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000138};
139
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000140class PPC64TargetInfo final : public TargetInfo {
141public:
142 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000143 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000144 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
145 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000146 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000147};
148
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000149class AArch64TargetInfo final : public TargetInfo {
150public:
151 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000152 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000153 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000154 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000155 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000156 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000157 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
158 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000159 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000160 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000161 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
162 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000163 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000164 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000165 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000166};
167
Tom Stellard80efb162016-01-07 03:59:08 +0000168class AMDGPUTargetInfo final : public TargetInfo {
169public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000170 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000171 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
172 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000173};
174
Peter Smith8646ced2016-06-07 09:31:52 +0000175class ARMTargetInfo final : public TargetInfo {
176public:
177 ARMTargetInfo();
178 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
179 uint32_t getDynRel(uint32_t Type) const override;
180 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000181 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000182 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
183 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000184 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000185 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000186 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
187 int32_t Index, unsigned RelOff) const override;
Peter Smithfb05cd92016-07-08 16:10:27 +0000188 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType,
189 const InputFile &File,
190 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000191 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
192};
193
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000194template <class ELFT> class MipsTargetInfo final : public TargetInfo {
195public:
196 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000197 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000198 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000199 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000200 bool isTlsLocalDynamicRel(uint32_t Type) const override;
201 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000202 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000203 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000204 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
205 int32_t Index, unsigned RelOff) const override;
Peter Smithfb05cd92016-07-08 16:10:27 +0000206 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType,
207 const InputFile &File,
208 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000209 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000210 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000211};
212} // anonymous namespace
213
Rui Ueyama91004392015-10-13 16:08:15 +0000214TargetInfo *createTarget() {
215 switch (Config->EMachine) {
216 case EM_386:
217 return new X86TargetInfo();
218 case EM_AARCH64:
219 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000220 case EM_AMDGPU:
221 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000222 case EM_ARM:
223 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000224 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000225 switch (Config->EKind) {
226 case ELF32LEKind:
227 return new MipsTargetInfo<ELF32LE>();
228 case ELF32BEKind:
229 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000230 case ELF64LEKind:
231 return new MipsTargetInfo<ELF64LE>();
232 case ELF64BEKind:
233 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000234 default:
George Rimar777f9632016-03-12 08:31:34 +0000235 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000236 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000237 case EM_PPC:
238 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000239 case EM_PPC64:
240 return new PPC64TargetInfo();
241 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000242 if (Config->EKind == ELF32LEKind)
243 return new X86_64TargetInfo<ELF32LE>();
244 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000245 }
George Rimar777f9632016-03-12 08:31:34 +0000246 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000247}
248
Rafael Espindola01205f72015-09-22 18:19:46 +0000249TargetInfo::~TargetInfo() {}
250
Rafael Espindola666625b2016-04-01 14:36:09 +0000251uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
252 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000253 return 0;
254}
255
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000256bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000257
Peter Smithfb05cd92016-07-08 16:10:27 +0000258RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
259 const InputFile &File,
260 const SymbolBody &S) const {
261 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000262}
263
George Rimar98b060d2016-03-06 06:01:07 +0000264bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000265
George Rimar98b060d2016-03-06 06:01:07 +0000266bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000267
George Rimar98b060d2016-03-06 06:01:07 +0000268bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000269 return false;
270}
271
Rafael Espindola5c66b822016-06-04 22:58:54 +0000272RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
273 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000274 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000275}
276
277void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
278 llvm_unreachable("Should not have claimed to be relaxable");
279}
280
Rafael Espindola22ef9562016-04-13 01:40:19 +0000281void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
282 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000283 llvm_unreachable("Should not have claimed to be relaxable");
284}
285
Rafael Espindola22ef9562016-04-13 01:40:19 +0000286void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
287 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000288 llvm_unreachable("Should not have claimed to be relaxable");
289}
290
Rafael Espindola22ef9562016-04-13 01:40:19 +0000291void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
292 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000293 llvm_unreachable("Should not have claimed to be relaxable");
294}
295
Rafael Espindola22ef9562016-04-13 01:40:19 +0000296void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
297 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000298 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000299}
George Rimar77d1cb12015-11-24 09:00:06 +0000300
Rafael Espindola7f074422015-09-22 21:35:51 +0000301X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000302 CopyRel = R_386_COPY;
303 GotRel = R_386_GLOB_DAT;
304 PltRel = R_386_JUMP_SLOT;
305 IRelativeRel = R_386_IRELATIVE;
306 RelativeRel = R_386_RELATIVE;
307 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000308 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
309 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000310 GotEntrySize = 4;
311 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000312 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000313 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000314 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000315}
316
317RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
318 switch (Type) {
319 default:
320 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000321 case R_386_TLS_GD:
322 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000323 case R_386_TLS_LDM:
324 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000325 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000326 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000327 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000328 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000329 case R_386_GOTPC:
330 return R_GOTONLY_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000331 case R_386_TLS_IE:
332 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000333 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000334 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000335 case R_386_TLS_GOTIE:
336 return R_GOT_FROM_END;
337 case R_386_GOTOFF:
338 return R_GOTREL;
339 case R_386_TLS_LE:
340 return R_TLS;
341 case R_386_TLS_LE_32:
342 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000343 }
George Rimar77b77792015-11-25 22:15:01 +0000344}
345
Rafael Espindola69f54022016-06-04 23:22:34 +0000346RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
347 RelExpr Expr) const {
348 switch (Expr) {
349 default:
350 return Expr;
351 case R_RELAX_TLS_GD_TO_IE:
352 return R_RELAX_TLS_GD_TO_IE_END;
353 case R_RELAX_TLS_GD_TO_LE:
354 return R_RELAX_TLS_GD_TO_LE_NEG;
355 }
356}
357
Rui Ueyamac516ae12016-01-29 02:33:45 +0000358void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000359 write32le(Buf, Out<ELF32LE>::Dynamic->getVA());
360}
361
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000362void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000363 // Entries in .got.plt initially points back to the corresponding
364 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000365 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000366}
Rafael Espindola01205f72015-09-22 18:19:46 +0000367
George Rimar98b060d2016-03-06 06:01:07 +0000368uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000369 if (Type == R_386_TLS_LE)
370 return R_386_TLS_TPOFF;
371 if (Type == R_386_TLS_LE_32)
372 return R_386_TLS_TPOFF32;
373 return Type;
374}
375
George Rimar98b060d2016-03-06 06:01:07 +0000376bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000377 return Type == R_386_TLS_GD;
378}
379
George Rimar98b060d2016-03-06 06:01:07 +0000380bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000381 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
382}
383
George Rimar98b060d2016-03-06 06:01:07 +0000384bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000385 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
386}
387
Rui Ueyama4a90f572016-06-16 16:28:50 +0000388void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000389 // Executable files and shared object files have
390 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000391 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000392 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000393 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000394 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
395 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000396 };
397 memcpy(Buf, V, sizeof(V));
398 return;
399 }
George Rimar648a2c32015-10-20 08:54:27 +0000400
George Rimar77b77792015-11-25 22:15:01 +0000401 const uint8_t PltData[] = {
402 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000403 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
404 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000405 };
406 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000407 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000408 write32le(Buf + 2, Got + 4);
409 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000410}
411
Rui Ueyama9398f862016-01-29 04:15:02 +0000412void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
413 uint64_t PltEntryAddr, int32_t Index,
414 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000415 const uint8_t Inst[] = {
416 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
417 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
418 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
419 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000420 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000421
George Rimar77b77792015-11-25 22:15:01 +0000422 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000423 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Rafael Espindolae2f43772016-05-18 20:44:24 +0000424 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000425 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000426 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000427 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000428}
429
Rafael Espindola666625b2016-04-01 14:36:09 +0000430uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
431 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000432 switch (Type) {
433 default:
434 return 0;
435 case R_386_32:
436 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000437 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000438 case R_386_GOTOFF:
439 case R_386_GOTPC:
440 case R_386_PC32:
441 case R_386_PLT32:
442 return read32le(Buf);
443 }
444}
445
Rafael Espindola22ef9562016-04-13 01:40:19 +0000446void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
447 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000448 checkInt<32>(Val, Type);
449 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000450}
451
Rafael Espindola22ef9562016-04-13 01:40:19 +0000452void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
453 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000454 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000455 // leal x@tlsgd(, %ebx, 1),
456 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000457 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000458 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000459 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000460 const uint8_t Inst[] = {
461 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
462 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
463 };
464 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000465 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000466}
467
Rafael Espindola22ef9562016-04-13 01:40:19 +0000468void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
469 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000470 // Convert
471 // leal x@tlsgd(, %ebx, 1),
472 // call __tls_get_addr@plt
473 // to
474 // movl %gs:0, %eax
475 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000476 const uint8_t Inst[] = {
477 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
478 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
479 };
480 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000481 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000482}
483
George Rimar6f17e092015-12-17 09:32:21 +0000484// In some conditions, relocations can be optimized to avoid using GOT.
485// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000486void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
487 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000488 // Ulrich's document section 6.2 says that @gotntpoff can
489 // be used with MOVL or ADDL instructions.
490 // @indntpoff is similar to @gotntpoff, but for use in
491 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000492 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000493
George Rimar6f17e092015-12-17 09:32:21 +0000494 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000495 if (Loc[-1] == 0xa1) {
496 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
497 // This case is different from the generic case below because
498 // this is a 5 byte instruction while below is 6 bytes.
499 Loc[-1] = 0xb8;
500 } else if (Loc[-2] == 0x8b) {
501 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
502 Loc[-2] = 0xc7;
503 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000504 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000505 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
506 Loc[-2] = 0x81;
507 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000508 }
509 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000510 assert(Type == R_386_TLS_GOTIE);
511 if (Loc[-2] == 0x8b) {
512 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
513 Loc[-2] = 0xc7;
514 Loc[-1] = 0xc0 | Reg;
515 } else {
516 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
517 Loc[-2] = 0x8d;
518 Loc[-1] = 0x80 | (Reg << 3) | Reg;
519 }
George Rimar6f17e092015-12-17 09:32:21 +0000520 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000521 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000522}
523
Rafael Espindola22ef9562016-04-13 01:40:19 +0000524void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
525 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000526 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000527 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000528 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000529 }
530
Rui Ueyama55274e32016-04-23 01:10:15 +0000531 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000532 // leal foo(%reg),%eax
533 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000534 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000535 // movl %gs:0,%eax
536 // nop
537 // leal 0(%esi,1),%esi
538 const uint8_t Inst[] = {
539 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
540 0x90, // nop
541 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
542 };
543 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000544}
545
Rui Ueyama46626e12016-07-12 23:28:31 +0000546template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000547 CopyRel = R_X86_64_COPY;
548 GotRel = R_X86_64_GLOB_DAT;
549 PltRel = R_X86_64_JUMP_SLOT;
550 RelativeRel = R_X86_64_RELATIVE;
551 IRelativeRel = R_X86_64_IRELATIVE;
552 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000553 TlsModuleIndexRel = R_X86_64_DTPMOD64;
554 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000555 GotEntrySize = 8;
556 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000557 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000558 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000559 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000560}
561
Rui Ueyama46626e12016-07-12 23:28:31 +0000562template <class ELFT>
563RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
564 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000565 switch (Type) {
566 default:
567 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000568 case R_X86_64_TPOFF32:
569 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000570 case R_X86_64_TLSLD:
571 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000572 case R_X86_64_TLSGD:
573 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000574 case R_X86_64_SIZE32:
575 case R_X86_64_SIZE64:
576 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000577 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000578 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000579 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000580 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000581 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000582 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000583 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000584 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000585 case R_X86_64_GOTPCRELX:
586 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000587 case R_X86_64_GOTTPOFF:
588 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000589 }
George Rimar648a2c32015-10-20 08:54:27 +0000590}
591
Rui Ueyama46626e12016-07-12 23:28:31 +0000592template <class ELFT>
593void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000594 // The first entry holds the value of _DYNAMIC. It is not clear why that is
595 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000596 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000597 // other program).
Rui Ueyama46626e12016-07-12 23:28:31 +0000598 write64le(Buf, Out<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000599}
600
Rui Ueyama46626e12016-07-12 23:28:31 +0000601template <class ELFT>
602void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
603 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000604 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000605 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000606}
607
Rui Ueyama46626e12016-07-12 23:28:31 +0000608template <class ELFT>
609void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000610 const uint8_t PltData[] = {
611 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
612 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
613 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
614 };
615 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama46626e12016-07-12 23:28:31 +0000616 uint64_t Got = Out<ELFT>::GotPlt->getVA();
617 uint64_t Plt = Out<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000618 write32le(Buf + 2, Got - Plt + 2); // GOT+8
619 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000620}
Rafael Espindola01205f72015-09-22 18:19:46 +0000621
Rui Ueyama46626e12016-07-12 23:28:31 +0000622template <class ELFT>
623void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
624 uint64_t PltEntryAddr, int32_t Index,
625 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000626 const uint8_t Inst[] = {
627 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
628 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
629 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
630 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000631 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000632
George Rimar648a2c32015-10-20 08:54:27 +0000633 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
634 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000635 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000636}
637
Rui Ueyama46626e12016-07-12 23:28:31 +0000638template <class ELFT>
639uint32_t X86_64TargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000640 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000641 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000642 return Type;
643}
644
Rui Ueyama46626e12016-07-12 23:28:31 +0000645template <class ELFT>
646bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000647 return Type == R_X86_64_GOTTPOFF;
648}
649
Rui Ueyama46626e12016-07-12 23:28:31 +0000650template <class ELFT>
651bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000652 return Type == R_X86_64_TLSGD;
653}
654
Rui Ueyama46626e12016-07-12 23:28:31 +0000655template <class ELFT>
656bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000657 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
658 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000659}
660
Rui Ueyama46626e12016-07-12 23:28:31 +0000661template <class ELFT>
662void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
663 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000664 // Convert
665 // .byte 0x66
666 // leaq x@tlsgd(%rip), %rdi
667 // .word 0x6666
668 // rex64
669 // call __tls_get_addr@plt
670 // to
671 // mov %fs:0x0,%rax
672 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000673 const uint8_t Inst[] = {
674 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
675 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
676 };
677 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000678 // The original code used a pc relative relocation and so we have to
679 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000680 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000681}
682
Rui Ueyama46626e12016-07-12 23:28:31 +0000683template <class ELFT>
684void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
685 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000686 // Convert
687 // .byte 0x66
688 // leaq x@tlsgd(%rip), %rdi
689 // .word 0x6666
690 // rex64
691 // call __tls_get_addr@plt
692 // to
693 // mov %fs:0x0,%rax
694 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000695 const uint8_t Inst[] = {
696 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
697 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
698 };
699 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000700 // Both code sequences are PC relatives, but since we are moving the constant
701 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000702 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000703}
704
George Rimar77d1cb12015-11-24 09:00:06 +0000705// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000706// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000707template <class ELFT>
708void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
709 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000710 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000711 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000712 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000713
Rui Ueyama73575c42016-06-21 05:09:39 +0000714 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000715 // because LEA with these registers needs 4 bytes to encode and thus
716 // wouldn't fit the space.
717
718 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
719 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
720 memcpy(Inst, "\x48\x81\xc4", 3);
721 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
722 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
723 memcpy(Inst, "\x49\x81\xc4", 3);
724 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
725 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
726 memcpy(Inst, "\x4d\x8d", 2);
727 *RegSlot = 0x80 | (Reg << 3) | Reg;
728 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
729 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
730 memcpy(Inst, "\x48\x8d", 2);
731 *RegSlot = 0x80 | (Reg << 3) | Reg;
732 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
733 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
734 memcpy(Inst, "\x49\xc7", 2);
735 *RegSlot = 0xc0 | Reg;
736 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
737 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
738 memcpy(Inst, "\x48\xc7", 2);
739 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000740 } else {
741 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000742 }
743
744 // The original code used a PC relative relocation.
745 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000746 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000747}
748
Rui Ueyama46626e12016-07-12 23:28:31 +0000749template <class ELFT>
750void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
751 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000752 // Convert
753 // leaq bar@tlsld(%rip), %rdi
754 // callq __tls_get_addr@PLT
755 // leaq bar@dtpoff(%rax), %rcx
756 // to
757 // .word 0x6666
758 // .byte 0x66
759 // mov %fs:0,%rax
760 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000761 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000762 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000763 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000764 }
765 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000766 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000767 return;
George Rimar25411f252015-12-04 11:20:13 +0000768 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000769
770 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000771 0x66, 0x66, // .word 0x6666
772 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000773 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
774 };
775 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000776}
777
Rui Ueyama46626e12016-07-12 23:28:31 +0000778template <class ELFT>
779void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
780 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000781 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000782 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000783 checkUInt<32>(Val, Type);
784 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000785 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000786 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000787 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000788 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000789 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000790 case R_X86_64_GOTPCRELX:
791 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000792 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000793 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000794 case R_X86_64_PLT32:
795 case R_X86_64_TLSGD:
796 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000797 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000798 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000799 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000800 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000801 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000802 case R_X86_64_64:
803 case R_X86_64_DTPOFF64:
804 case R_X86_64_SIZE64:
805 case R_X86_64_PC64:
806 write64le(Loc, Val);
807 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000808 default:
George Rimar57610422016-03-11 14:43:02 +0000809 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000810 }
811}
812
Rui Ueyama46626e12016-07-12 23:28:31 +0000813template <class ELFT>
814RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
815 const uint8_t *Data,
816 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000817 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000818 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000819 const uint8_t Op = Data[-2];
820 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000821 // FIXME: When PIC is disabled and foo is defined locally in the
822 // lower 32 bit address space, memory operand in mov can be converted into
823 // immediate operand. Otherwise, mov must be changed to lea. We support only
824 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000825 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000826 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000827 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000828 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
829 return R_RELAX_GOT_PC;
830
831 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
832 // If PIC then no relaxation is available.
833 // We also don't relax test/binop instructions without REX byte,
834 // they are 32bit operations and not common to have.
835 assert(Type == R_X86_64_REX_GOTPCRELX);
836 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000837}
838
George Rimarb7204302016-06-02 09:22:00 +0000839// A subset of relaxations can only be applied for no-PIC. This method
840// handles such relaxations. Instructions encoding information was taken from:
841// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
842// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
843// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000844template <class ELFT>
845void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
846 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000847 const uint8_t Rex = Loc[-3];
848 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
849 if (Op == 0x85) {
850 // See "TEST-Logical Compare" (4-428 Vol. 2B),
851 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
852
853 // ModR/M byte has form XX YYY ZZZ, where
854 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
855 // XX has different meanings:
856 // 00: The operand's memory address is in reg1.
857 // 01: The operand's memory address is reg1 + a byte-sized displacement.
858 // 10: The operand's memory address is reg1 + a word-sized displacement.
859 // 11: The operand is reg1 itself.
860 // If an instruction requires only one operand, the unused reg2 field
861 // holds extra opcode bits rather than a register code
862 // 0xC0 == 11 000 000 binary.
863 // 0x38 == 00 111 000 binary.
864 // We transfer reg2 to reg1 here as operand.
865 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000866 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000867
868 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
869 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000870 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000871
872 // Move R bit to the B bit in REX byte.
873 // REX byte is encoded as 0100WRXB, where
874 // 0100 is 4bit fixed pattern.
875 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
876 // default operand size is used (which is 32-bit for most but not all
877 // instructions).
878 // REX.R This 1-bit value is an extension to the MODRM.reg field.
879 // REX.X This 1-bit value is an extension to the SIB.index field.
880 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
881 // SIB.base field.
882 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000883 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000884 relocateOne(Loc, R_X86_64_PC32, Val);
885 return;
886 }
887
888 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
889 // or xor operations.
890
891 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
892 // Logic is close to one for test instruction above, but we also
893 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000894 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000895
896 // Primary opcode is 0x81, opcode extension is one of:
897 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
898 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
899 // This value was wrote to MODRM.reg in a line above.
900 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
901 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
902 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000903 Loc[-2] = 0x81;
904 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000905 relocateOne(Loc, R_X86_64_PC32, Val);
906}
907
Rui Ueyama46626e12016-07-12 23:28:31 +0000908template <class ELFT>
909void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000910 const uint8_t Op = Loc[-2];
911 const uint8_t ModRm = Loc[-1];
912
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000913 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000914 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000915 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000916 relocateOne(Loc, R_X86_64_PC32, Val);
917 return;
918 }
919
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000920 if (Op != 0xff) {
921 // We are relaxing a rip relative to an absolute, so compensate
922 // for the old -4 addend.
923 assert(!Config->Pic);
924 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
925 return;
926 }
927
George Rimarb7204302016-06-02 09:22:00 +0000928 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000929 if (ModRm == 0x15) {
930 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
931 // Instead we convert to "addr32 call foo" where addr32 is an instruction
932 // prefix. That makes result expression to be a single instruction.
933 Loc[-2] = 0x67; // addr32 prefix
934 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000935 relocateOne(Loc, R_X86_64_PC32, Val);
936 return;
937 }
938
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000939 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
940 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
941 assert(ModRm == 0x25);
942 Loc[-2] = 0xe9; // jmp
943 Loc[3] = 0x90; // nop
944 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000945}
946
Hal Finkel3c8cc672015-10-12 20:56:18 +0000947// Relocation masks following the #lo(value), #hi(value), #ha(value),
948// #higher(value), #highera(value), #highest(value), and #highesta(value)
949// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
950// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000951static uint16_t applyPPCLo(uint64_t V) { return V; }
952static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
953static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
954static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
955static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000956static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000957static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
958
Davide Italiano8c3444362016-01-11 19:45:33 +0000959PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000960
Rafael Espindola22ef9562016-04-13 01:40:19 +0000961void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
962 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000963 switch (Type) {
964 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000965 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000966 break;
967 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000968 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000969 break;
970 default:
George Rimar57610422016-03-11 14:43:02 +0000971 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000972 }
973}
974
Rafael Espindola22ef9562016-04-13 01:40:19 +0000975RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
976 return R_ABS;
977}
978
Rafael Espindolac4010882015-09-22 20:54:08 +0000979PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000980 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000981 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +0000982 GotEntrySize = 8;
983 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000984 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000985 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +0000986
987 // We need 64K pages (at least under glibc/Linux, the loader won't
988 // set different permissions on a finer granularity than that).
Hal Finkele3c26262015-10-08 22:23:54 +0000989 PageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +0000990
991 // The PPC64 ELF ABI v1 spec, says:
992 //
993 // It is normally desirable to put segments with different characteristics
994 // in separate 256 Mbyte portions of the address space, to give the
995 // operating system full paging flexibility in the 64-bit address space.
996 //
997 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
998 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +0000999 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001000}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001001
Rafael Espindola15cec292016-04-27 12:25:22 +00001002static uint64_t PPC64TocOffset = 0x8000;
1003
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001004uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001005 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1006 // TOC starts where the first of these sections starts. We always create a
1007 // .got when we see a relocation that uses it, so for us the start is always
1008 // the .got.
Hal Finkel3c8cc672015-10-12 20:56:18 +00001009 uint64_t TocVA = Out<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001010
1011 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1012 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1013 // code (crt1.o) assumes that you can get from the TOC base to the
1014 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001015 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001016}
1017
Rafael Espindola22ef9562016-04-13 01:40:19 +00001018RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1019 switch (Type) {
1020 default:
1021 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001022 case R_PPC64_TOC16:
1023 case R_PPC64_TOC16_DS:
1024 case R_PPC64_TOC16_HA:
1025 case R_PPC64_TOC16_HI:
1026 case R_PPC64_TOC16_LO:
1027 case R_PPC64_TOC16_LO_DS:
1028 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001029 case R_PPC64_TOC:
1030 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001031 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001032 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001033 }
1034}
1035
Rui Ueyama9398f862016-01-29 04:15:02 +00001036void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1037 uint64_t PltEntryAddr, int32_t Index,
1038 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001039 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1040
1041 // FIXME: What we should do, in theory, is get the offset of the function
1042 // descriptor in the .opd section, and use that as the offset from %r2 (the
1043 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1044 // be a pointer to the function descriptor in the .opd section. Using
1045 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1046
Hal Finkelfa92f682015-10-13 21:47:34 +00001047 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
Hal Finkel3c8cc672015-10-12 20:56:18 +00001048 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1049 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1050 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1051 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1052 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1053 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1054 write32be(Buf + 28, 0x4e800420); // bctr
1055}
1056
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001057static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1058 uint64_t V = Val - PPC64TocOffset;
1059 switch (Type) {
1060 case R_PPC64_TOC16: return {R_PPC64_ADDR16, V};
1061 case R_PPC64_TOC16_DS: return {R_PPC64_ADDR16_DS, V};
1062 case R_PPC64_TOC16_HA: return {R_PPC64_ADDR16_HA, V};
1063 case R_PPC64_TOC16_HI: return {R_PPC64_ADDR16_HI, V};
1064 case R_PPC64_TOC16_LO: return {R_PPC64_ADDR16_LO, V};
1065 case R_PPC64_TOC16_LO_DS: return {R_PPC64_ADDR16_LO_DS, V};
1066 default: return {Type, Val};
1067 }
1068}
1069
Rafael Espindola22ef9562016-04-13 01:40:19 +00001070void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1071 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001072 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001073 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001074 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001075
Hal Finkel3c8cc672015-10-12 20:56:18 +00001076 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001077 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001078 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001079 // Preserve the AA/LK bits in the branch instruction
1080 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001081 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001082 break;
1083 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001084 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001085 checkInt<16>(Val, Type);
1086 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001087 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001088 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001089 checkInt<16>(Val, Type);
1090 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001091 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001092 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001093 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001094 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001095 break;
1096 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001097 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001098 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001099 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001100 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001101 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001102 break;
1103 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001104 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001105 break;
1106 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001107 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001108 break;
1109 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001110 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001111 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001112 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001113 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001114 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001115 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001116 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001117 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001118 break;
1119 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001120 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001121 checkInt<32>(Val, Type);
1122 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001123 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001124 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001125 case R_PPC64_REL64:
1126 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001127 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001128 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001129 case R_PPC64_REL24: {
1130 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001131 checkInt<24>(Val, Type);
1132 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001133 break;
1134 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001135 default:
George Rimar57610422016-03-11 14:43:02 +00001136 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001137 }
1138}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001139
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001140AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001141 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001142 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001143 IRelativeRel = R_AARCH64_IRELATIVE;
1144 GotRel = R_AARCH64_GLOB_DAT;
1145 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001146 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001147 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001148 GotEntrySize = 8;
1149 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001150 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001151 PltHeaderSize = 32;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001152
1153 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1154 // 1 of the tls structures and the tcb size is 16.
1155 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001156}
George Rimar648a2c32015-10-20 08:54:27 +00001157
Rafael Espindola22ef9562016-04-13 01:40:19 +00001158RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1159 const SymbolBody &S) const {
1160 switch (Type) {
1161 default:
1162 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001163 case R_AARCH64_TLSDESC_ADR_PAGE21:
1164 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001165 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1166 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1167 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001168 case R_AARCH64_TLSDESC_CALL:
1169 return R_HINT;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001170 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1171 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1172 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001173 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001174 case R_AARCH64_CONDBR19:
1175 case R_AARCH64_JUMP26:
1176 case R_AARCH64_TSTBR14:
1177 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001178 case R_AARCH64_PREL16:
1179 case R_AARCH64_PREL32:
1180 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001181 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001182 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001183 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001184 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001185 case R_AARCH64_LD64_GOT_LO12_NC:
1186 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1187 return R_GOT;
1188 case R_AARCH64_ADR_GOT_PAGE:
1189 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1190 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001191 }
1192}
1193
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001194RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1195 RelExpr Expr) const {
1196 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1197 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1198 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1199 return R_RELAX_TLS_GD_TO_IE_ABS;
1200 }
1201 return Expr;
1202}
1203
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001204bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001205 switch (Type) {
1206 default:
1207 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001208 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001209 case R_AARCH64_LD64_GOT_LO12_NC:
1210 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001211 case R_AARCH64_LDST16_ABS_LO12_NC:
1212 case R_AARCH64_LDST32_ABS_LO12_NC:
1213 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001214 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001215 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1216 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001217 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001218 return true;
1219 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001220}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001221
George Rimar98b060d2016-03-06 06:01:07 +00001222bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001223 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1224 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1225}
1226
George Rimar98b060d2016-03-06 06:01:07 +00001227uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001228 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1229 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001230 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001231 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001232 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001233}
1234
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001235void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001236 write64le(Buf, Out<ELF64LE>::Plt->getVA());
1237}
1238
Rafael Espindola22ef9562016-04-13 01:40:19 +00001239static uint64_t getAArch64Page(uint64_t Expr) {
1240 return Expr & (~static_cast<uint64_t>(0xFFF));
1241}
1242
Rui Ueyama4a90f572016-06-16 16:28:50 +00001243void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001244 const uint8_t PltData[] = {
1245 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1246 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1247 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1248 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1249 0x20, 0x02, 0x1f, 0xd6, // br x17
1250 0x1f, 0x20, 0x03, 0xd5, // nop
1251 0x1f, 0x20, 0x03, 0xd5, // nop
1252 0x1f, 0x20, 0x03, 0xd5 // nop
1253 };
1254 memcpy(Buf, PltData, sizeof(PltData));
1255
Rui Ueyama900e2d22016-01-29 03:51:49 +00001256 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
1257 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001258 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1259 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1260 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1261 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001262}
1263
Rui Ueyama9398f862016-01-29 04:15:02 +00001264void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1265 uint64_t PltEntryAddr, int32_t Index,
1266 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001267 const uint8_t Inst[] = {
1268 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1269 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1270 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1271 0x20, 0x02, 0x1f, 0xd6 // br x17
1272 };
1273 memcpy(Buf, Inst, sizeof(Inst));
1274
Rafael Espindola22ef9562016-04-13 01:40:19 +00001275 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1276 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1277 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1278 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001279}
1280
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001281static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001282 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001283 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1284 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001285 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001286}
1287
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001288static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1289 or32le(L, (Imm & 0xFFF) << 10);
1290}
1291
Rafael Espindola22ef9562016-04-13 01:40:19 +00001292void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1293 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001294 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001295 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001296 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001297 checkIntUInt<16>(Val, Type);
1298 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001299 break;
1300 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001301 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001302 checkIntUInt<32>(Val, Type);
1303 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001304 break;
1305 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001306 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001307 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001308 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001309 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001310 // This relocation stores 12 bits and there's no instruction
1311 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001312 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1313 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001314 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001315 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001316 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001317 case R_AARCH64_ADR_PREL_PG_HI21:
1318 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001319 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001320 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001321 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001322 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001323 case R_AARCH64_ADR_PREL_LO21:
1324 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001325 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001326 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001327 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001328 case R_AARCH64_JUMP26:
1329 checkInt<28>(Val, Type);
1330 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001331 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001332 case R_AARCH64_CONDBR19:
1333 checkInt<21>(Val, Type);
1334 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001335 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001336 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001337 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001338 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001339 checkAlignment<8>(Val, Type);
1340 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001341 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001342 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001343 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001344 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001345 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001346 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001347 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001348 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001349 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001350 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001351 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001352 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001353 break;
1354 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001355 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001356 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001357 case R_AARCH64_TSTBR14:
1358 checkInt<16>(Val, Type);
1359 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001360 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001361 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1362 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001363 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001364 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001365 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001366 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001367 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001368 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001369 default:
George Rimar57610422016-03-11 14:43:02 +00001370 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001371 }
1372}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001373
Rafael Espindola22ef9562016-04-13 01:40:19 +00001374void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1375 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001376 // TLSDESC Global-Dynamic relocation are in the form:
1377 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1378 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1379 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1380 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001381 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001382 // And it can optimized to:
1383 // movz x0, #0x0, lsl #16
1384 // movk x0, #0x10
1385 // nop
1386 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001387 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001388
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001389 switch (Type) {
1390 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1391 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001392 write32le(Loc, 0xd503201f); // nop
1393 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001394 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001395 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1396 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001397 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001398 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1399 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001400 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001401 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001402 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001403}
1404
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001405void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1406 uint64_t Val) const {
1407 // TLSDESC Global-Dynamic relocation are in the form:
1408 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1409 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1410 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1411 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1412 // blr x1
1413 // And it can optimized to:
1414 // adrp x0, :gottprel:v
1415 // ldr x0, [x0, :gottprel_lo12:v]
1416 // nop
1417 // nop
1418
1419 switch (Type) {
1420 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1421 case R_AARCH64_TLSDESC_CALL:
1422 write32le(Loc, 0xd503201f); // nop
1423 break;
1424 case R_AARCH64_TLSDESC_ADR_PAGE21:
1425 write32le(Loc, 0x90000000); // adrp
1426 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1427 break;
1428 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1429 write32le(Loc, 0xf9400000); // ldr
1430 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1431 break;
1432 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001433 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001434 }
1435}
1436
Rafael Espindola22ef9562016-04-13 01:40:19 +00001437void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1438 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001439 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001440
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001441 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001442 // Generate MOVZ.
1443 uint32_t RegNo = read32le(Loc) & 0x1f;
1444 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1445 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001446 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001447 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1448 // Generate MOVK.
1449 uint32_t RegNo = read32le(Loc) & 0x1f;
1450 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1451 return;
1452 }
1453 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001454}
1455
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001456AMDGPUTargetInfo::AMDGPUTargetInfo() {
1457 GotRel = R_AMDGPU_ABS64;
1458 GotEntrySize = 8;
1459}
Tom Stellard391e3a82016-07-04 19:19:07 +00001460
Rafael Espindola22ef9562016-04-13 01:40:19 +00001461void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1462 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001463 switch (Type) {
1464 case R_AMDGPU_GOTPCREL:
1465 case R_AMDGPU_REL32:
1466 write32le(Loc, Val);
1467 break;
1468 default:
1469 fatal("unrecognized reloc " + Twine(Type));
1470 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001471}
1472
1473RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001474 switch (Type) {
1475 case R_AMDGPU_REL32:
1476 return R_PC;
1477 case R_AMDGPU_GOTPCREL:
1478 return R_GOT_PC;
1479 default:
1480 fatal("do not know how to handle relocation " + Twine(Type));
1481 }
Tom Stellard80efb162016-01-07 03:59:08 +00001482}
1483
Peter Smith8646ced2016-06-07 09:31:52 +00001484ARMTargetInfo::ARMTargetInfo() {
1485 CopyRel = R_ARM_COPY;
1486 RelativeRel = R_ARM_RELATIVE;
1487 IRelativeRel = R_ARM_IRELATIVE;
1488 GotRel = R_ARM_GLOB_DAT;
1489 PltRel = R_ARM_JUMP_SLOT;
1490 TlsGotRel = R_ARM_TLS_TPOFF32;
1491 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1492 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001493 GotEntrySize = 4;
1494 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001495 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001496 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001497 // ARM uses Variant 1 TLS
1498 TcbSize = 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001499}
1500
1501RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1502 switch (Type) {
1503 default:
1504 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001505 case R_ARM_THM_JUMP11:
1506 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001507 case R_ARM_CALL:
1508 case R_ARM_JUMP24:
1509 case R_ARM_PC24:
1510 case R_ARM_PLT32:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001511 case R_ARM_THM_JUMP19:
1512 case R_ARM_THM_JUMP24:
1513 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001514 return R_PLT_PC;
1515 case R_ARM_GOTOFF32:
1516 // (S + A) - GOT_ORG
1517 return R_GOTREL;
1518 case R_ARM_GOT_BREL:
1519 // GOT(S) + A - GOT_ORG
1520 return R_GOT_OFF;
1521 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001522 case R_ARM_TLS_IE32:
1523 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001524 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001525 case R_ARM_TLS_GD32:
1526 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001527 case R_ARM_TLS_LDM32:
1528 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001529 case R_ARM_BASE_PREL:
1530 // B(S) + A - P
1531 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1532 // platforms.
1533 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001534 case R_ARM_MOVW_PREL_NC:
1535 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001536 case R_ARM_PREL31:
1537 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001538 case R_ARM_THM_MOVW_PREL_NC:
1539 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001540 return R_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001541 case R_ARM_TLS_LE32:
1542 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001543 }
1544}
1545
1546uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
1547 if (Type == R_ARM_ABS32)
1548 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001549 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001550 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001551 return R_ARM_ABS32;
1552}
1553
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001554void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001555 write32le(Buf, Out<ELF32LE>::Plt->getVA());
1556}
1557
Rui Ueyama4a90f572016-06-16 16:28:50 +00001558void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001559 const uint8_t PltData[] = {
1560 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1561 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1562 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1563 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1564 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1565 };
1566 memcpy(Buf, PltData, sizeof(PltData));
1567 uint64_t GotPlt = Out<ELF32LE>::GotPlt->getVA();
1568 uint64_t L1 = Out<ELF32LE>::Plt->getVA() + 8;
1569 write32le(Buf + 16, GotPlt - L1 - 8);
1570}
1571
1572void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1573 uint64_t PltEntryAddr, int32_t Index,
1574 unsigned RelOff) const {
1575 // FIXME: Using simple code sequence with simple relocations.
1576 // There is a more optimal sequence but it requires support for the group
1577 // relocations. See ELF for the ARM Architecture Appendix A.3
1578 const uint8_t PltData[] = {
1579 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1580 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1581 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1582 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1583 };
1584 memcpy(Buf, PltData, sizeof(PltData));
1585 uint64_t L1 = PltEntryAddr + 4;
1586 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1587}
1588
Peter Smithfb05cd92016-07-08 16:10:27 +00001589RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1590 const InputFile &File,
1591 const SymbolBody &S) const {
1592 // A state change from ARM to Thumb and vice versa must go through an
1593 // interworking thunk if the relocation type is not R_ARM_CALL or
1594 // R_ARM_THM_CALL.
1595 switch (RelocType) {
1596 case R_ARM_PC24:
1597 case R_ARM_PLT32:
1598 case R_ARM_JUMP24:
1599 // Source is ARM, all PLT entries are ARM so no interworking required.
1600 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1601 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1602 return R_THUNK_PC;
1603 break;
1604 case R_ARM_THM_JUMP19:
1605 case R_ARM_THM_JUMP24:
1606 // Source is Thumb, all PLT entries are ARM so interworking is required.
1607 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1608 if (Expr == R_PLT_PC)
1609 return R_THUNK_PLT_PC;
1610 if ((S.getVA<ELF32LE>() & 1) == 0)
1611 return R_THUNK_PC;
1612 break;
1613 }
1614 return Expr;
1615}
1616
Peter Smith8646ced2016-06-07 09:31:52 +00001617void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1618 uint64_t Val) const {
1619 switch (Type) {
1620 case R_ARM_NONE:
1621 break;
1622 case R_ARM_ABS32:
1623 case R_ARM_BASE_PREL:
1624 case R_ARM_GOTOFF32:
1625 case R_ARM_GOT_BREL:
1626 case R_ARM_GOT_PREL:
1627 case R_ARM_REL32:
Peter Smith9d450252016-07-20 08:52:27 +00001628 case R_ARM_TLS_GD32:
1629 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001630 case R_ARM_TLS_LDM32:
1631 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001632 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001633 write32le(Loc, Val);
1634 break;
1635 case R_ARM_PREL31:
1636 checkInt<31>(Val, Type);
1637 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1638 break;
1639 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001640 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1641 // value of bit 0 of Val, we must select a BL or BLX instruction
1642 if (Val & 1) {
1643 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1644 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1645 checkInt<26>(Val, Type);
1646 write32le(Loc, 0xfa000000 | // opcode
1647 ((Val & 2) << 23) | // H
1648 ((Val >> 2) & 0x00ffffff)); // imm24
1649 break;
1650 }
1651 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1652 // BLX (always unconditional) instruction to an ARM Target, select an
1653 // unconditional BL.
1654 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
1655 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001656 case R_ARM_JUMP24:
1657 case R_ARM_PC24:
1658 case R_ARM_PLT32:
1659 checkInt<26>(Val, Type);
1660 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1661 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001662 case R_ARM_THM_JUMP11:
1663 checkInt<12>(Val, Type);
1664 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1665 break;
1666 case R_ARM_THM_JUMP19:
1667 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1668 checkInt<21>(Val, Type);
1669 write16le(Loc,
1670 (read16le(Loc) & 0xfbc0) | // opcode cond
1671 ((Val >> 10) & 0x0400) | // S
1672 ((Val >> 12) & 0x003f)); // imm6
1673 write16le(Loc + 2,
1674 0x8000 | // opcode
1675 ((Val >> 8) & 0x0800) | // J2
1676 ((Val >> 5) & 0x2000) | // J1
1677 ((Val >> 1) & 0x07ff)); // imm11
1678 break;
1679 case R_ARM_THM_CALL:
1680 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1681 // value of bit 0 of Val, we must select a BL or BLX instruction
1682 if ((Val & 1) == 0) {
1683 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1684 // only be two byte aligned. This must be done before overflow check
1685 Val = alignTo(Val, 4);
1686 }
1687 // Bit 12 is 0 for BLX, 1 for BL
1688 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
1689 // Fall through as rest of encoding is the same as B.W
1690 case R_ARM_THM_JUMP24:
1691 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1692 // FIXME: Use of I1 and I2 require v6T2ops
1693 checkInt<25>(Val, Type);
1694 write16le(Loc,
1695 0xf000 | // opcode
1696 ((Val >> 14) & 0x0400) | // S
1697 ((Val >> 12) & 0x03ff)); // imm10
1698 write16le(Loc + 2,
1699 (read16le(Loc + 2) & 0xd000) | // opcode
1700 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1701 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1702 ((Val >> 1) & 0x07ff)); // imm11
1703 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001704 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001705 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001706 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1707 (Val & 0x0fff));
1708 break;
1709 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001710 case R_ARM_MOVT_PREL:
1711 checkInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001712 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1713 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1714 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001715 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001716 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001717 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smithfb05cd92016-07-08 16:10:27 +00001718 checkInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001719 write16le(Loc,
1720 0xf2c0 | // opcode
1721 ((Val >> 17) & 0x0400) | // i
1722 ((Val >> 28) & 0x000f)); // imm4
1723 write16le(Loc + 2,
1724 (read16le(Loc + 2) & 0x8f00) | // opcode
1725 ((Val >> 12) & 0x7000) | // imm3
1726 ((Val >> 16) & 0x00ff)); // imm8
1727 break;
1728 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001729 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001730 // Encoding T3: A = imm4:i:imm3:imm8
1731 write16le(Loc,
1732 0xf240 | // opcode
1733 ((Val >> 1) & 0x0400) | // i
1734 ((Val >> 12) & 0x000f)); // imm4
1735 write16le(Loc + 2,
1736 (read16le(Loc + 2) & 0x8f00) | // opcode
1737 ((Val << 4) & 0x7000) | // imm3
1738 (Val & 0x00ff)); // imm8
1739 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001740 default:
1741 fatal("unrecognized reloc " + Twine(Type));
1742 }
1743}
1744
1745uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1746 uint32_t Type) const {
1747 switch (Type) {
1748 default:
1749 return 0;
1750 case R_ARM_ABS32:
1751 case R_ARM_BASE_PREL:
1752 case R_ARM_GOTOFF32:
1753 case R_ARM_GOT_BREL:
1754 case R_ARM_GOT_PREL:
1755 case R_ARM_REL32:
Peter Smith9d450252016-07-20 08:52:27 +00001756 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001757 case R_ARM_TLS_LDM32:
1758 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001759 case R_ARM_TLS_IE32:
1760 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001761 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001762 case R_ARM_PREL31:
1763 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001764 case R_ARM_CALL:
1765 case R_ARM_JUMP24:
1766 case R_ARM_PC24:
1767 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001768 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001769 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001770 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001771 case R_ARM_THM_JUMP19: {
1772 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1773 uint16_t Hi = read16le(Buf);
1774 uint16_t Lo = read16le(Buf + 2);
1775 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1776 ((Lo & 0x0800) << 8) | // J2
1777 ((Lo & 0x2000) << 5) | // J1
1778 ((Hi & 0x003f) << 12) | // imm6
1779 ((Lo & 0x07ff) << 1)); // imm11:0
1780 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001781 case R_ARM_THM_CALL:
1782 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001783 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1784 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1785 // FIXME: I1 and I2 require v6T2ops
1786 uint16_t Hi = read16le(Buf);
1787 uint16_t Lo = read16le(Buf + 2);
1788 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1789 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1790 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1791 ((Hi & 0x003ff) << 12) | // imm0
1792 ((Lo & 0x007ff) << 1)); // imm11:0
1793 }
1794 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1795 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001796 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001797 case R_ARM_MOVT_ABS:
1798 case R_ARM_MOVW_PREL_NC:
1799 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001800 uint64_t Val = read32le(Buf) & 0x000f0fff;
1801 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1802 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001803 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001804 case R_ARM_THM_MOVT_ABS:
1805 case R_ARM_THM_MOVW_PREL_NC:
1806 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001807 // Encoding T3: A = imm4:i:imm3:imm8
1808 uint16_t Hi = read16le(Buf);
1809 uint16_t Lo = read16le(Buf + 2);
1810 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1811 ((Hi & 0x0400) << 1) | // i
1812 ((Lo & 0x7000) >> 4) | // imm3
1813 (Lo & 0x00ff)); // imm8
1814 }
Peter Smith8646ced2016-06-07 09:31:52 +00001815 }
1816}
1817
Peter Smith441cf5d2016-07-20 14:56:26 +00001818bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1819 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1820}
1821
Peter Smith9d450252016-07-20 08:52:27 +00001822bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1823 return Type == R_ARM_TLS_GD32;
1824}
1825
1826bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1827 return Type == R_ARM_TLS_IE32;
1828}
1829
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001830template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001831 GotPltHeaderEntriesNum = 2;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001832 PageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001833 GotEntrySize = sizeof(typename ELFT::uint);
1834 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001835 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001836 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001837 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001838 PltRel = R_MIPS_JUMP_SLOT;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001839 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001840 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001841 TlsGotRel = R_MIPS_TLS_TPREL64;
1842 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1843 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1844 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001845 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001846 TlsGotRel = R_MIPS_TLS_TPREL32;
1847 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1848 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1849 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001850}
1851
1852template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001853RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1854 const SymbolBody &S) const {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001855 if (ELFT::Is64Bits)
1856 // See comment in the calculateMips64RelChain.
1857 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001858 switch (Type) {
1859 default:
1860 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001861 case R_MIPS_JALR:
1862 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001863 case R_MIPS_GPREL16:
1864 case R_MIPS_GPREL32:
1865 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001866 case R_MIPS_26:
1867 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001868 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001869 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001870 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001871 // MIPS _gp_disp designates offset between start of function and 'gp'
1872 // pointer into GOT. __gnu_local_gp is equal to the current value of
1873 // the 'gp'. Therefore any relocations against them do not require
1874 // dynamic relocation.
1875 if (&S == ElfSym<ELFT>::MipsGpDisp)
1876 return R_PC;
1877 return R_ABS;
1878 case R_MIPS_PC32:
1879 case R_MIPS_PC16:
1880 case R_MIPS_PC19_S2:
1881 case R_MIPS_PC21_S2:
1882 case R_MIPS_PC26_S2:
1883 case R_MIPS_PCHI16:
1884 case R_MIPS_PCLO16:
1885 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001886 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001887 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001888 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001889 // fallthrough
1890 case R_MIPS_CALL16:
1891 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001892 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001893 return R_MIPS_GOT_OFF;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001894 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001895 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001896 case R_MIPS_TLS_GD:
1897 return R_MIPS_TLSGD;
1898 case R_MIPS_TLS_LDM:
1899 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001900 }
1901}
1902
1903template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001904uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001905 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001906 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001907 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001908 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001909 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001910}
1911
1912template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001913bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1914 return Type == R_MIPS_TLS_LDM;
1915}
1916
1917template <class ELFT>
1918bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1919 return Type == R_MIPS_TLS_GD;
1920}
1921
1922template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001923void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001924 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00001925}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001926
Simon Atanasyan35031192015-12-15 06:06:34 +00001927static uint16_t mipsHigh(uint64_t V) { return (V + 0x8000) >> 16; }
Simon Atanasyan2cd670d2015-12-13 06:49:01 +00001928
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001929template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001930static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001931 uint32_t Instr = read32<E>(Loc);
1932 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
1933 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
1934}
1935
1936template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001937static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001938 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001939 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00001940 if (SHIFT > 0)
1941 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001942 checkInt<BSIZE + SHIFT>(V, Type);
1943 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001944}
1945
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001946template <endianness E>
Simon Atanasyana888e672016-03-04 10:55:12 +00001947static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001948 uint32_t Instr = read32<E>(Loc);
Simon Atanasyana888e672016-03-04 10:55:12 +00001949 write32<E>(Loc, (Instr & 0xffff0000) | mipsHigh(V));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001950}
1951
Simon Atanasyan3b377852016-03-04 10:55:20 +00001952template <endianness E>
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001953static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
1954 uint32_t Instr = read32<E>(Loc);
1955 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
1956}
1957
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001958template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00001959void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001960 const endianness E = ELFT::TargetEndianness;
1961 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
1962 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
1963 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
1964 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
1965 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
1966 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
1967 write32<E>(Buf + 24, 0x0320f809); // jalr $25
1968 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
1969 uint64_t Got = Out<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00001970 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001971 writeMipsLo16<E>(Buf + 4, Got);
1972 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001973}
1974
1975template <class ELFT>
1976void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1977 uint64_t PltEntryAddr, int32_t Index,
1978 unsigned RelOff) const {
1979 const endianness E = ELFT::TargetEndianness;
1980 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
1981 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
1982 write32<E>(Buf + 8, 0x03200008); // jr $25
1983 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00001984 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001985 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
1986 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001987}
1988
1989template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00001990RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
1991 const InputFile &File,
1992 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001993 // Any MIPS PIC code function is invoked with its address in register $t9.
1994 // So if we have a branch instruction from non-PIC code to the PIC one
1995 // we cannot make the jump directly and need to create a small stubs
1996 // to save the target function address.
1997 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
1998 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00001999 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002000 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2001 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002002 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002003 // If current file has PIC code, LA25 stub is not required.
2004 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002005 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002006 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
2007 if (!D || !D->Section)
Peter Smithfb05cd92016-07-08 16:10:27 +00002008 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002009 // LA25 is required if target file has PIC code
2010 // or target symbol is a PIC symbol.
Peter Smithfb05cd92016-07-08 16:10:27 +00002011 const ELFFile<ELFT> &DefFile = D->Section->getFile()->getObj();
2012 bool PicFile = DefFile.getHeader()->e_flags & EF_MIPS_PIC;
2013 bool PicSym = (D->StOther & STO_MIPS_MIPS16) == STO_MIPS_PIC;
2014 return (PicFile || PicSym) ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002015}
2016
2017template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002018uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002019 uint32_t Type) const {
2020 const endianness E = ELFT::TargetEndianness;
2021 switch (Type) {
2022 default:
2023 return 0;
2024 case R_MIPS_32:
2025 case R_MIPS_GPREL32:
2026 return read32<E>(Buf);
2027 case R_MIPS_26:
2028 // FIXME (simon): If the relocation target symbol is not a PLT entry
2029 // we should use another expression for calculation:
2030 // ((A << 2) | (P & 0xf0000000)) >> 2
Rui Ueyama727cd2f2016-06-16 17:18:25 +00002031 return SignExtend64<28>(read32<E>(Buf) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002032 case R_MIPS_GPREL16:
2033 case R_MIPS_LO16:
2034 case R_MIPS_PCLO16:
2035 case R_MIPS_TLS_DTPREL_HI16:
2036 case R_MIPS_TLS_DTPREL_LO16:
2037 case R_MIPS_TLS_TPREL_HI16:
2038 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002039 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002040 case R_MIPS_PC16:
2041 return getPcRelocAddend<E, 16, 2>(Buf);
2042 case R_MIPS_PC19_S2:
2043 return getPcRelocAddend<E, 19, 2>(Buf);
2044 case R_MIPS_PC21_S2:
2045 return getPcRelocAddend<E, 21, 2>(Buf);
2046 case R_MIPS_PC26_S2:
2047 return getPcRelocAddend<E, 26, 2>(Buf);
2048 case R_MIPS_PC32:
2049 return getPcRelocAddend<E, 32, 0>(Buf);
2050 }
2051}
2052
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002053static std::pair<uint32_t, uint64_t> calculateMips64RelChain(uint32_t Type,
2054 uint64_t Val) {
2055 // MIPS N64 ABI packs multiple relocations into the single relocation
2056 // record. In general, all up to three relocations can have arbitrary
2057 // types. In fact, Clang and GCC uses only a few combinations. For now,
2058 // we support two of them. That is allow to pass at least all LLVM
2059 // test suite cases.
2060 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2061 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2062 // The first relocation is a 'real' relocation which is calculated
2063 // using the corresponding symbol's value. The second and the third
2064 // relocations used to modify result of the first one: extend it to
2065 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2066 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2067 uint32_t Type2 = (Type >> 8) & 0xff;
2068 uint32_t Type3 = (Type >> 16) & 0xff;
2069 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2070 return std::make_pair(Type, Val);
2071 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2072 return std::make_pair(Type2, Val);
2073 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2074 return std::make_pair(Type3, -Val);
2075 error("unsupported relocations combination " + Twine(Type));
2076 return std::make_pair(Type & 0xff, Val);
2077}
2078
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002079template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002080void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2081 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002082 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002083 // Thread pointer and DRP offsets from the start of TLS data area.
2084 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002085 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16)
2086 Val -= 0x8000;
2087 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16)
2088 Val -= 0x7000;
2089 if (ELFT::Is64Bits)
2090 std::tie(Type, Val) = calculateMips64RelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002091 switch (Type) {
2092 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002093 case R_MIPS_GPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002094 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002095 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002096 case R_MIPS_64:
2097 write64<E>(Loc, Val);
2098 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002099 case R_MIPS_26:
2100 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | (Val >> 2));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002101 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002102 case R_MIPS_GOT_DISP:
2103 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002104 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002105 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002106 case R_MIPS_TLS_GD:
2107 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002108 checkInt<16>(Val, Type);
2109 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002110 case R_MIPS_CALL16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002111 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002112 case R_MIPS_LO16:
2113 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002114 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002115 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002116 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002117 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002118 break;
Simon Atanasyan3b377852016-03-04 10:55:20 +00002119 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002120 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002121 case R_MIPS_TLS_DTPREL_HI16:
2122 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002123 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002124 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002125 case R_MIPS_JALR:
2126 // Ignore this optimization relocation for now
2127 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002128 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002129 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002130 break;
2131 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002132 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002133 break;
2134 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002135 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002136 break;
2137 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002138 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002139 break;
2140 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002141 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002142 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002143 default:
George Rimar57610422016-03-11 14:43:02 +00002144 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002145 }
2146}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002147
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002148template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002149bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002150 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002151}
Rafael Espindola01205f72015-09-22 18:19:46 +00002152}
2153}