blob: 15027c20df95fac703773ad21a5542e2544f1f88 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000022#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000023#include "llvm/ADT/VectorExtras.h"
24#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000026#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000028#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000031#include "llvm/Target/TargetOptions.h"
32using namespace llvm;
33
34// FIXME: temporary.
35#include "llvm/Support/CommandLine.h"
36static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
37 cl::desc("Enable fastcc on X86"));
38
39X86TargetLowering::X86TargetLowering(TargetMachine &TM)
40 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000041 Subtarget = &TM.getSubtarget<X86Subtarget>();
42 X86ScalarSSE = Subtarget->hasSSE2();
43
Chris Lattner76ac0682005-11-15 00:40:23 +000044 // Set up the TargetLowering object.
45
46 // X86 is weird, it always uses i8 for shift amounts and setcc results.
47 setShiftAmountType(MVT::i8);
48 setSetCCResultType(MVT::i8);
49 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000050 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000051 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Chris Lattner1a8d9182006-01-13 18:00:54 +000052 setStackPointerRegisterToSaveRestore(X86::ESP);
Evan Cheng20931a72006-03-16 21:47:42 +000053
Evan Chengbc047222006-03-22 19:22:18 +000054 if (!Subtarget->isTargetDarwin())
Evan Chengb09a56f2006-03-17 20:31:41 +000055 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
56 setUseUnderscoreSetJmpLongJmp(true);
57
Evan Cheng20931a72006-03-16 21:47:42 +000058 // Add legal addressing mode scale values.
59 addLegalAddressScale(8);
60 addLegalAddressScale(4);
61 addLegalAddressScale(2);
62 // Enter the ones which require both scale + index last. These are more
63 // expensive.
64 addLegalAddressScale(9);
65 addLegalAddressScale(5);
66 addLegalAddressScale(3);
Chris Lattner61c9a8e2006-01-29 06:26:08 +000067
Chris Lattner76ac0682005-11-15 00:40:23 +000068 // Set up the register classes.
Chris Lattner76ac0682005-11-15 00:40:23 +000069 addRegisterClass(MVT::i8, X86::R8RegisterClass);
70 addRegisterClass(MVT::i16, X86::R16RegisterClass);
71 addRegisterClass(MVT::i32, X86::R32RegisterClass);
72
73 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
74 // operation.
75 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
76 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
77 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000078
79 if (X86ScalarSSE)
80 // No SSE i64 SINT_TO_FP, so expand i32 UINT_TO_FP instead.
81 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
82 else
83 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Chris Lattner76ac0682005-11-15 00:40:23 +000084
85 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
86 // this operation.
87 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
88 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000089 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +000090 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +000091 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +000092 else {
93 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
94 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
95 }
Chris Lattner76ac0682005-11-15 00:40:23 +000096
Evan Cheng5b97fcf2006-01-30 08:02:57 +000097 // We can handle SINT_TO_FP and FP_TO_SINT from/to i64 even though i64
98 // isn't legal.
99 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
100 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
101
Evan Cheng08390f62006-01-30 22:13:22 +0000102 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
103 // this operation.
104 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
105 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
106
107 if (X86ScalarSSE) {
108 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
109 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000110 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000111 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000112 }
113
114 // Handle FP_TO_UINT by promoting the destination to a larger signed
115 // conversion.
116 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
117 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
118 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
119
Evan Chengd13778e2006-02-18 07:26:17 +0000120 if (X86ScalarSSE && !Subtarget->hasSSE3())
Evan Cheng08390f62006-01-30 22:13:22 +0000121 // Expand FP_TO_UINT into a select.
122 // FIXME: We would like to use a Custom expander here eventually to do
123 // the optimal thing for SSE vs. the default expansion in the legalizer.
124 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
125 else
Evan Chengd13778e2006-02-18 07:26:17 +0000126 // With SSE3 we can use fisttpll to convert to a signed i64.
Chris Lattner76ac0682005-11-15 00:40:23 +0000127 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
128
Evan Cheng08390f62006-01-30 22:13:22 +0000129 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
130 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattner30107e62005-12-23 05:15:23 +0000131
Evan Cheng593bea72006-02-17 07:01:52 +0000132 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000133 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
134 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000135 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
136 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000137 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000138 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
139 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
140 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
141 setOperationAction(ISD::FREM , MVT::f64 , Expand);
142 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
144 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
145 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
147 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
148 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000151 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000152 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000153
Chris Lattner76ac0682005-11-15 00:40:23 +0000154 // These should be promoted to a larger select which is supported.
155 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
156 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000157
158 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000159 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
160 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
161 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
162 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
163 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
164 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
165 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
166 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
167 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000168 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000169 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000170 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000171 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000172 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000173 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000174 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000175 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
176 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
177 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000178 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000179 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
180 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000181
Chris Lattner9c415362005-11-29 06:16:21 +0000182 // We don't have line number support yet.
183 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000184 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000185 // FIXME - use subtarget debug flags
Evan Chengbc047222006-03-22 19:22:18 +0000186 if (!Subtarget->isTargetDarwin())
Evan Cheng30d7b702006-03-07 02:02:57 +0000187 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000188
Nate Begemane74795c2006-01-25 18:21:52 +0000189 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
190 setOperationAction(ISD::VASTART , MVT::Other, Custom);
191
192 // Use the default implementation.
193 setOperationAction(ISD::VAARG , MVT::Other, Expand);
194 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
195 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000196 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
197 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
198 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000199
Chris Lattner9c7f5032006-03-05 05:08:37 +0000200 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
201 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
202
Chris Lattner76ac0682005-11-15 00:40:23 +0000203 if (X86ScalarSSE) {
204 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000205 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
206 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000207
208 // SSE has no load+extend ops
209 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
210 setOperationAction(ISD::ZEXTLOAD, MVT::f32, Expand);
211
Evan Cheng72d5c252006-01-31 22:28:30 +0000212 // Use ANDPD to simulate FABS.
213 setOperationAction(ISD::FABS , MVT::f64, Custom);
214 setOperationAction(ISD::FABS , MVT::f32, Custom);
215
216 // Use XORP to simulate FNEG.
217 setOperationAction(ISD::FNEG , MVT::f64, Custom);
218 setOperationAction(ISD::FNEG , MVT::f32, Custom);
219
Evan Chengd8fba3a2006-02-02 00:28:23 +0000220 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000221 setOperationAction(ISD::FSIN , MVT::f64, Expand);
222 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000223 setOperationAction(ISD::FREM , MVT::f64, Expand);
224 setOperationAction(ISD::FSIN , MVT::f32, Expand);
225 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000226 setOperationAction(ISD::FREM , MVT::f32, Expand);
227
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000228 // Expand FP immediates into loads from the stack, except for the special
229 // cases we handle.
230 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
231 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000232 addLegalFPImmediate(+0.0); // xorps / xorpd
233 } else {
234 // Set up the FP register classes.
235 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Chris Lattner132177e2006-01-29 06:44:22 +0000236
237 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
238
Chris Lattner76ac0682005-11-15 00:40:23 +0000239 if (!UnsafeFPMath) {
240 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
241 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
242 }
243
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000244 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000245 addLegalFPImmediate(+0.0); // FLD0
246 addLegalFPImmediate(+1.0); // FLD1
247 addLegalFPImmediate(-0.0); // FLD0/FCHS
248 addLegalFPImmediate(-1.0); // FLD1/FCHS
249 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000250
Evan Cheng19264272006-03-01 01:11:20 +0000251 // First set operation action for all vector types to expand. Then we
252 // will selectively turn on ones that can be effectively codegen'd.
253 for (unsigned VT = (unsigned)MVT::Vector + 1;
254 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
255 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
256 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
257 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
258 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000259 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000260 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000261 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000262 }
263
Evan Chengbc047222006-03-22 19:22:18 +0000264 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000265 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
266 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
267 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
268
Evan Cheng19264272006-03-01 01:11:20 +0000269 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000270 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
271 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
272 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000273 }
274
Evan Chengbc047222006-03-22 19:22:18 +0000275 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000276 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
277
Evan Cheng92232302006-04-12 21:21:57 +0000278 setOperationAction(ISD::AND, MVT::v4f32, Legal);
279 setOperationAction(ISD::OR, MVT::v4f32, Legal);
280 setOperationAction(ISD::XOR, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000281 setOperationAction(ISD::ADD, MVT::v4f32, Legal);
282 setOperationAction(ISD::SUB, MVT::v4f32, Legal);
283 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
284 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
285 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
286 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000287 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000288 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000289 }
290
Evan Chengbc047222006-03-22 19:22:18 +0000291 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000292 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
293 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
294 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
295 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
296 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
297
Evan Cheng617a6a82006-04-10 07:23:14 +0000298 setOperationAction(ISD::ADD, MVT::v2f64, Legal);
299 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
300 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
301 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
302 setOperationAction(ISD::SUB, MVT::v2f64, Legal);
303 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
304 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
305 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000306 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000307 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000308
Evan Cheng617a6a82006-04-10 07:23:14 +0000309 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
310 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000311 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000312 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
313 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
314 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000315
Evan Cheng92232302006-04-12 21:21:57 +0000316 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
317 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
318 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
321 }
322 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
323 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
324 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
325 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
326 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
327 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
328
329 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
330 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
331 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
332 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
333 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
334 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
335 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
336 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000337 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
338 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000339 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
340 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000341 }
Evan Cheng92232302006-04-12 21:21:57 +0000342
343 // Custom lower v2i64 and v2f64 selects.
344 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000345 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000347 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000348 }
349
Evan Cheng78038292006-04-05 23:38:46 +0000350 // We want to custom lower some of our intrinsics.
351 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
352
Chris Lattner76ac0682005-11-15 00:40:23 +0000353 computeRegisterProperties();
354
Evan Cheng6a374562006-02-14 08:25:08 +0000355 // FIXME: These should be based on subtarget info. Plus, the values should
356 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000357 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
358 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
359 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000360 allowUnalignedMemoryAccesses = true; // x86 supports it!
361}
362
363std::vector<SDOperand>
364X86TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
365 if (F.getCallingConv() == CallingConv::Fast && EnableFastCC)
366 return LowerFastCCArguments(F, DAG);
367 return LowerCCCArguments(F, DAG);
368}
369
370std::pair<SDOperand, SDOperand>
371X86TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
372 bool isVarArg, unsigned CallingConv,
373 bool isTailCall,
374 SDOperand Callee, ArgListTy &Args,
375 SelectionDAG &DAG) {
376 assert((!isVarArg || CallingConv == CallingConv::C) &&
377 "Only C takes varargs!");
Evan Cheng172fce72006-01-06 00:43:03 +0000378
379 // If the callee is a GlobalAddress node (quite common, every direct call is)
380 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
381 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
382 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Evan Chengbc7a0f442006-01-11 06:09:51 +0000383 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
384 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Evan Cheng172fce72006-01-06 00:43:03 +0000385
Chris Lattner76ac0682005-11-15 00:40:23 +0000386 if (CallingConv == CallingConv::Fast && EnableFastCC)
387 return LowerFastCCCallTo(Chain, RetTy, isTailCall, Callee, Args, DAG);
388 return LowerCCCCallTo(Chain, RetTy, isVarArg, isTailCall, Callee, Args, DAG);
389}
390
391//===----------------------------------------------------------------------===//
392// C Calling Convention implementation
393//===----------------------------------------------------------------------===//
394
395std::vector<SDOperand>
396X86TargetLowering::LowerCCCArguments(Function &F, SelectionDAG &DAG) {
397 std::vector<SDOperand> ArgValues;
398
399 MachineFunction &MF = DAG.getMachineFunction();
400 MachineFrameInfo *MFI = MF.getFrameInfo();
401
402 // Add DAG nodes to load the arguments... On entry to a function on the X86,
403 // the stack frame looks like this:
404 //
405 // [ESP] -- return address
406 // [ESP + 4] -- first argument (leftmost lexically)
407 // [ESP + 8] -- second argument, if first argument is four bytes in size
408 // ...
409 //
410 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
411 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
412 MVT::ValueType ObjectVT = getValueType(I->getType());
413 unsigned ArgIncrement = 4;
414 unsigned ObjSize;
415 switch (ObjectVT) {
416 default: assert(0 && "Unhandled argument type!");
417 case MVT::i1:
418 case MVT::i8: ObjSize = 1; break;
419 case MVT::i16: ObjSize = 2; break;
420 case MVT::i32: ObjSize = 4; break;
421 case MVT::i64: ObjSize = ArgIncrement = 8; break;
422 case MVT::f32: ObjSize = 4; break;
423 case MVT::f64: ObjSize = ArgIncrement = 8; break;
424 }
425 // Create the frame index object for this incoming parameter...
426 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
427
428 // Create the SelectionDAG nodes corresponding to a load from this parameter
429 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
430
431 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
432 // dead loads.
433 SDOperand ArgValue;
434 if (!I->use_empty())
435 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
436 DAG.getSrcValue(NULL));
437 else {
438 if (MVT::isInteger(ObjectVT))
439 ArgValue = DAG.getConstant(0, ObjectVT);
440 else
441 ArgValue = DAG.getConstantFP(0, ObjectVT);
442 }
443 ArgValues.push_back(ArgValue);
444
445 ArgOffset += ArgIncrement; // Move on to the next argument...
446 }
447
448 // If the function takes variable number of arguments, make a frame index for
449 // the start of the first vararg value... for expansion of llvm.va_start.
450 if (F.isVarArg())
451 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
452 ReturnAddrIndex = 0; // No return address slot generated yet.
453 BytesToPopOnReturn = 0; // Callee pops nothing.
454 BytesCallerReserves = ArgOffset;
Chris Lattner76ac0682005-11-15 00:40:23 +0000455 return ArgValues;
456}
457
458std::pair<SDOperand, SDOperand>
459X86TargetLowering::LowerCCCCallTo(SDOperand Chain, const Type *RetTy,
460 bool isVarArg, bool isTailCall,
461 SDOperand Callee, ArgListTy &Args,
462 SelectionDAG &DAG) {
463 // Count how many bytes are to be pushed on the stack.
464 unsigned NumBytes = 0;
465
466 if (Args.empty()) {
467 // Save zero bytes.
Chris Lattner62c34842006-02-13 09:00:43 +0000468 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(0, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000469 } else {
470 for (unsigned i = 0, e = Args.size(); i != e; ++i)
471 switch (getValueType(Args[i].second)) {
472 default: assert(0 && "Unknown value type!");
473 case MVT::i1:
474 case MVT::i8:
475 case MVT::i16:
476 case MVT::i32:
477 case MVT::f32:
478 NumBytes += 4;
479 break;
480 case MVT::i64:
481 case MVT::f64:
482 NumBytes += 8;
483 break;
484 }
485
Chris Lattner62c34842006-02-13 09:00:43 +0000486 Chain = DAG.getCALLSEQ_START(Chain,
487 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000488
489 // Arguments go on the stack in reverse order, as specified by the ABI.
490 unsigned ArgOffset = 0;
Evan Chengbc7a0f442006-01-11 06:09:51 +0000491 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattner76ac0682005-11-15 00:40:23 +0000492 std::vector<SDOperand> Stores;
493
494 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
495 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
496 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
497
498 switch (getValueType(Args[i].second)) {
499 default: assert(0 && "Unexpected ValueType for argument!");
500 case MVT::i1:
501 case MVT::i8:
502 case MVT::i16:
503 // Promote the integer to 32 bits. If the input type is signed use a
504 // sign extend, otherwise use a zero extend.
505 if (Args[i].second->isSigned())
506 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
507 else
508 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
509
510 // FALL THROUGH
511 case MVT::i32:
512 case MVT::f32:
513 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
514 Args[i].first, PtrOff,
515 DAG.getSrcValue(NULL)));
516 ArgOffset += 4;
517 break;
518 case MVT::i64:
519 case MVT::f64:
520 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
521 Args[i].first, PtrOff,
522 DAG.getSrcValue(NULL)));
523 ArgOffset += 8;
524 break;
525 }
526 }
527 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
528 }
529
530 std::vector<MVT::ValueType> RetVals;
531 MVT::ValueType RetTyVT = getValueType(RetTy);
532 RetVals.push_back(MVT::Other);
533
534 // The result values produced have to be legal. Promote the result.
535 switch (RetTyVT) {
536 case MVT::isVoid: break;
537 default:
538 RetVals.push_back(RetTyVT);
539 break;
540 case MVT::i1:
541 case MVT::i8:
542 case MVT::i16:
543 RetVals.push_back(MVT::i32);
544 break;
545 case MVT::f32:
546 if (X86ScalarSSE)
547 RetVals.push_back(MVT::f32);
548 else
549 RetVals.push_back(MVT::f64);
550 break;
551 case MVT::i64:
552 RetVals.push_back(MVT::i32);
553 RetVals.push_back(MVT::i32);
554 break;
555 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000556
Nate Begeman7e5496d2006-02-17 00:03:04 +0000557 std::vector<MVT::ValueType> NodeTys;
558 NodeTys.push_back(MVT::Other); // Returns a chain
559 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
560 std::vector<SDOperand> Ops;
561 Ops.push_back(Chain);
562 Ops.push_back(Callee);
Evan Cheng45e190982006-01-05 00:27:02 +0000563
Nate Begeman7e5496d2006-02-17 00:03:04 +0000564 // FIXME: Do not generate X86ISD::TAILCALL for now.
565 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
566 SDOperand InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000567
Nate Begeman7e5496d2006-02-17 00:03:04 +0000568 NodeTys.clear();
569 NodeTys.push_back(MVT::Other); // Returns a chain
570 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
571 Ops.clear();
572 Ops.push_back(Chain);
573 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
574 Ops.push_back(DAG.getConstant(0, getPointerTy()));
575 Ops.push_back(InFlag);
576 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, Ops);
577 InFlag = Chain.getValue(1);
578
579 SDOperand RetVal;
580 if (RetTyVT != MVT::isVoid) {
Evan Cheng45e190982006-01-05 00:27:02 +0000581 switch (RetTyVT) {
Nate Begeman7e5496d2006-02-17 00:03:04 +0000582 default: assert(0 && "Unknown value type to return!");
Evan Cheng45e190982006-01-05 00:27:02 +0000583 case MVT::i1:
584 case MVT::i8:
Nate Begeman7e5496d2006-02-17 00:03:04 +0000585 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
586 Chain = RetVal.getValue(1);
587 if (RetTyVT == MVT::i1)
588 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::i1, RetVal);
589 break;
Evan Cheng45e190982006-01-05 00:27:02 +0000590 case MVT::i16:
Nate Begeman7e5496d2006-02-17 00:03:04 +0000591 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
592 Chain = RetVal.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000593 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000594 case MVT::i32:
595 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
596 Chain = RetVal.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000597 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000598 case MVT::i64: {
599 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
600 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
601 Lo.getValue(2));
602 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
603 Chain = Hi.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000604 break;
605 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000606 case MVT::f32:
607 case MVT::f64: {
608 std::vector<MVT::ValueType> Tys;
609 Tys.push_back(MVT::f64);
610 Tys.push_back(MVT::Other);
611 Tys.push_back(MVT::Flag);
612 std::vector<SDOperand> Ops;
613 Ops.push_back(Chain);
614 Ops.push_back(InFlag);
615 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
616 Chain = RetVal.getValue(1);
617 InFlag = RetVal.getValue(2);
618 if (X86ScalarSSE) {
619 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
620 // shouldn't be necessary except that RFP cannot be live across
621 // multiple blocks. When stackifier is fixed, they can be uncoupled.
622 MachineFunction &MF = DAG.getMachineFunction();
623 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
624 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
625 Tys.clear();
626 Tys.push_back(MVT::Other);
627 Ops.clear();
628 Ops.push_back(Chain);
629 Ops.push_back(RetVal);
630 Ops.push_back(StackSlot);
631 Ops.push_back(DAG.getValueType(RetTyVT));
632 Ops.push_back(InFlag);
633 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
634 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
635 DAG.getSrcValue(NULL));
636 Chain = RetVal.getValue(1);
637 }
Evan Cheng45e190982006-01-05 00:27:02 +0000638
Nate Begeman7e5496d2006-02-17 00:03:04 +0000639 if (RetTyVT == MVT::f32 && !X86ScalarSSE)
640 // FIXME: we would really like to remember that this FP_ROUND
641 // operation is okay to eliminate if we allow excess FP precision.
642 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
643 break;
644 }
645 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000646 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000647
648 return std::make_pair(RetVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +0000649}
650
Chris Lattner76ac0682005-11-15 00:40:23 +0000651//===----------------------------------------------------------------------===//
652// Fast Calling Convention implementation
653//===----------------------------------------------------------------------===//
654//
655// The X86 'fast' calling convention passes up to two integer arguments in
656// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
657// and requires that the callee pop its arguments off the stack (allowing proper
658// tail calls), and has the same return value conventions as C calling convs.
659//
660// This calling convention always arranges for the callee pop value to be 8n+4
661// bytes, which is needed for tail recursion elimination and stack alignment
662// reasons.
663//
664// Note that this can be enhanced in the future to pass fp vals in registers
665// (when we have a global fp allocator) and do other tricks.
666//
667
668/// AddLiveIn - This helper function adds the specified physical register to the
669/// MachineFunction as a live in value. It also creates a corresponding virtual
670/// register for it.
671static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
672 TargetRegisterClass *RC) {
673 assert(RC->contains(PReg) && "Not the correct regclass!");
674 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
675 MF.addLiveIn(PReg, VReg);
676 return VReg;
677}
678
Chris Lattner388fc4d2006-03-17 17:27:47 +0000679// FASTCC_NUM_INT_ARGS_INREGS - This is the max number of integer arguments
680// to pass in registers. 0 is none, 1 is is "use EAX", 2 is "use EAX and
681// EDX". Anything more is illegal.
682//
683// FIXME: The linscan register allocator currently has problem with
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000684// coalescing. At the time of this writing, whenever it decides to coalesce
Chris Lattner388fc4d2006-03-17 17:27:47 +0000685// a physreg with a virtreg, this increases the size of the physreg's live
686// range, and the live range cannot ever be reduced. This causes problems if
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000687// too many physregs are coaleced with virtregs, which can cause the register
Chris Lattner388fc4d2006-03-17 17:27:47 +0000688// allocator to wedge itself.
689//
690// This code triggers this problem more often if we pass args in registers,
691// so disable it until this is fixed.
692//
693// NOTE: this isn't marked const, so that GCC doesn't emit annoying warnings
694// about code being dead.
695//
696static unsigned FASTCC_NUM_INT_ARGS_INREGS = 0;
Chris Lattner43798852006-03-17 05:10:20 +0000697
Chris Lattner76ac0682005-11-15 00:40:23 +0000698
699std::vector<SDOperand>
700X86TargetLowering::LowerFastCCArguments(Function &F, SelectionDAG &DAG) {
701 std::vector<SDOperand> ArgValues;
702
703 MachineFunction &MF = DAG.getMachineFunction();
704 MachineFrameInfo *MFI = MF.getFrameInfo();
705
706 // Add DAG nodes to load the arguments... On entry to a function the stack
707 // frame looks like this:
708 //
709 // [ESP] -- return address
710 // [ESP + 4] -- first nonreg argument (leftmost lexically)
711 // [ESP + 8] -- second nonreg argument, if first argument is 4 bytes in size
712 // ...
713 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
714
715 // Keep track of the number of integer regs passed so far. This can be either
716 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
717 // used).
718 unsigned NumIntRegs = 0;
Chris Lattner43798852006-03-17 05:10:20 +0000719
Chris Lattner76ac0682005-11-15 00:40:23 +0000720 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
721 MVT::ValueType ObjectVT = getValueType(I->getType());
722 unsigned ArgIncrement = 4;
723 unsigned ObjSize = 0;
724 SDOperand ArgValue;
725
726 switch (ObjectVT) {
727 default: assert(0 && "Unhandled argument type!");
728 case MVT::i1:
729 case MVT::i8:
Chris Lattner43798852006-03-17 05:10:20 +0000730 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000731 if (!I->use_empty()) {
732 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
733 X86::R8RegisterClass);
734 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i8);
735 DAG.setRoot(ArgValue.getValue(1));
Chris Lattner82584892005-12-27 03:02:18 +0000736 if (ObjectVT == MVT::i1)
737 // FIXME: Should insert a assertzext here.
738 ArgValue = DAG.getNode(ISD::TRUNCATE, MVT::i1, ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +0000739 }
740 ++NumIntRegs;
741 break;
742 }
743
744 ObjSize = 1;
745 break;
746 case MVT::i16:
Chris Lattner43798852006-03-17 05:10:20 +0000747 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000748 if (!I->use_empty()) {
749 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
750 X86::R16RegisterClass);
751 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i16);
752 DAG.setRoot(ArgValue.getValue(1));
753 }
754 ++NumIntRegs;
755 break;
756 }
757 ObjSize = 2;
758 break;
759 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000760 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000761 if (!I->use_empty()) {
Chris Lattner43798852006-03-17 05:10:20 +0000762 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
Chris Lattner76ac0682005-11-15 00:40:23 +0000763 X86::R32RegisterClass);
764 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
765 DAG.setRoot(ArgValue.getValue(1));
766 }
767 ++NumIntRegs;
768 break;
769 }
770 ObjSize = 4;
771 break;
772 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000773 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000774 if (!I->use_empty()) {
775 unsigned BotReg = AddLiveIn(MF, X86::EAX, X86::R32RegisterClass);
776 unsigned TopReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
777
778 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
779 SDOperand Hi = DAG.getCopyFromReg(Low.getValue(1), TopReg, MVT::i32);
780 DAG.setRoot(Hi.getValue(1));
781
782 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
783 }
Chris Lattner43798852006-03-17 05:10:20 +0000784 NumIntRegs += 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000785 break;
Chris Lattner43798852006-03-17 05:10:20 +0000786 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000787 if (!I->use_empty()) {
788 unsigned BotReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
789 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
790 DAG.setRoot(Low.getValue(1));
791
792 // Load the high part from memory.
793 // Create the frame index object for this incoming parameter...
794 int FI = MFI->CreateFixedObject(4, ArgOffset);
795 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
796 SDOperand Hi = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
797 DAG.getSrcValue(NULL));
798 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
799 }
800 ArgOffset += 4;
Chris Lattner43798852006-03-17 05:10:20 +0000801 NumIntRegs = FASTCC_NUM_INT_ARGS_INREGS;
Chris Lattner76ac0682005-11-15 00:40:23 +0000802 break;
803 }
804 ObjSize = ArgIncrement = 8;
805 break;
806 case MVT::f32: ObjSize = 4; break;
807 case MVT::f64: ObjSize = ArgIncrement = 8; break;
808 }
809
810 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
811 // dead loads.
812 if (ObjSize && !I->use_empty()) {
813 // Create the frame index object for this incoming parameter...
814 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
815
816 // Create the SelectionDAG nodes corresponding to a load from this
817 // parameter.
818 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
819
820 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
821 DAG.getSrcValue(NULL));
822 } else if (ArgValue.Val == 0) {
823 if (MVT::isInteger(ObjectVT))
824 ArgValue = DAG.getConstant(0, ObjectVT);
825 else
826 ArgValue = DAG.getConstantFP(0, ObjectVT);
827 }
828 ArgValues.push_back(ArgValue);
829
830 if (ObjSize)
831 ArgOffset += ArgIncrement; // Move on to the next argument.
832 }
833
834 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
835 // arguments and the arguments after the retaddr has been pushed are aligned.
836 if ((ArgOffset & 7) == 0)
837 ArgOffset += 4;
838
839 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
840 ReturnAddrIndex = 0; // No return address slot generated yet.
841 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
842 BytesCallerReserves = 0;
843
844 // Finally, inform the code generator which regs we return values in.
845 switch (getValueType(F.getReturnType())) {
846 default: assert(0 && "Unknown type!");
847 case MVT::isVoid: break;
848 case MVT::i1:
849 case MVT::i8:
850 case MVT::i16:
851 case MVT::i32:
852 MF.addLiveOut(X86::EAX);
853 break;
854 case MVT::i64:
855 MF.addLiveOut(X86::EAX);
856 MF.addLiveOut(X86::EDX);
857 break;
858 case MVT::f32:
859 case MVT::f64:
860 MF.addLiveOut(X86::ST0);
861 break;
862 }
863 return ArgValues;
864}
865
866std::pair<SDOperand, SDOperand>
867X86TargetLowering::LowerFastCCCallTo(SDOperand Chain, const Type *RetTy,
868 bool isTailCall, SDOperand Callee,
869 ArgListTy &Args, SelectionDAG &DAG) {
870 // Count how many bytes are to be pushed on the stack.
871 unsigned NumBytes = 0;
872
873 // Keep track of the number of integer regs passed so far. This can be either
874 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
875 // used).
876 unsigned NumIntRegs = 0;
877
878 for (unsigned i = 0, e = Args.size(); i != e; ++i)
879 switch (getValueType(Args[i].second)) {
880 default: assert(0 && "Unknown value type!");
881 case MVT::i1:
882 case MVT::i8:
883 case MVT::i16:
884 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000885 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000886 ++NumIntRegs;
887 break;
888 }
889 // fall through
890 case MVT::f32:
891 NumBytes += 4;
892 break;
893 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000894 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
895 NumIntRegs += 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000896 break;
Chris Lattner43798852006-03-17 05:10:20 +0000897 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
898 NumIntRegs = FASTCC_NUM_INT_ARGS_INREGS;
Chris Lattner76ac0682005-11-15 00:40:23 +0000899 NumBytes += 4;
900 break;
901 }
902
903 // fall through
904 case MVT::f64:
905 NumBytes += 8;
906 break;
907 }
908
909 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
910 // arguments and the arguments after the retaddr has been pushed are aligned.
911 if ((NumBytes & 7) == 0)
912 NumBytes += 4;
913
Chris Lattner62c34842006-02-13 09:00:43 +0000914 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000915
916 // Arguments go on the stack in reverse order, as specified by the ABI.
917 unsigned ArgOffset = 0;
Chris Lattner27d30a52006-01-24 06:14:44 +0000918 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattner76ac0682005-11-15 00:40:23 +0000919 NumIntRegs = 0;
920 std::vector<SDOperand> Stores;
921 std::vector<SDOperand> RegValuesToPass;
922 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
923 switch (getValueType(Args[i].second)) {
924 default: assert(0 && "Unexpected ValueType for argument!");
925 case MVT::i1:
Chris Lattner82584892005-12-27 03:02:18 +0000926 Args[i].first = DAG.getNode(ISD::ANY_EXTEND, MVT::i8, Args[i].first);
927 // Fall through.
Chris Lattner76ac0682005-11-15 00:40:23 +0000928 case MVT::i8:
929 case MVT::i16:
930 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000931 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000932 RegValuesToPass.push_back(Args[i].first);
933 ++NumIntRegs;
934 break;
935 }
936 // Fall through
937 case MVT::f32: {
938 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
939 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
940 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
941 Args[i].first, PtrOff,
942 DAG.getSrcValue(NULL)));
943 ArgOffset += 4;
944 break;
945 }
946 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000947 // Can pass (at least) part of it in regs?
948 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000949 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
950 Args[i].first, DAG.getConstant(1, MVT::i32));
951 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
952 Args[i].first, DAG.getConstant(0, MVT::i32));
953 RegValuesToPass.push_back(Lo);
954 ++NumIntRegs;
Chris Lattner43798852006-03-17 05:10:20 +0000955
956 // Pass both parts in regs?
957 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000958 RegValuesToPass.push_back(Hi);
959 ++NumIntRegs;
960 } else {
961 // Pass the high part in memory.
962 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
963 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
964 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
965 Hi, PtrOff, DAG.getSrcValue(NULL)));
966 ArgOffset += 4;
967 }
968 break;
969 }
970 // Fall through
971 case MVT::f64:
972 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
973 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
974 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
975 Args[i].first, PtrOff,
976 DAG.getSrcValue(NULL)));
977 ArgOffset += 8;
978 break;
979 }
980 }
981 if (!Stores.empty())
982 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
983
984 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
985 // arguments and the arguments after the retaddr has been pushed are aligned.
986 if ((ArgOffset & 7) == 0)
987 ArgOffset += 4;
988
989 std::vector<MVT::ValueType> RetVals;
990 MVT::ValueType RetTyVT = getValueType(RetTy);
991
992 RetVals.push_back(MVT::Other);
993
994 // The result values produced have to be legal. Promote the result.
995 switch (RetTyVT) {
996 case MVT::isVoid: break;
997 default:
998 RetVals.push_back(RetTyVT);
999 break;
1000 case MVT::i1:
1001 case MVT::i8:
1002 case MVT::i16:
1003 RetVals.push_back(MVT::i32);
1004 break;
1005 case MVT::f32:
1006 if (X86ScalarSSE)
1007 RetVals.push_back(MVT::f32);
1008 else
1009 RetVals.push_back(MVT::f64);
1010 break;
1011 case MVT::i64:
1012 RetVals.push_back(MVT::i32);
1013 RetVals.push_back(MVT::i32);
1014 break;
1015 }
1016
Nate Begeman7e5496d2006-02-17 00:03:04 +00001017 // Build a sequence of copy-to-reg nodes chained together with token chain
1018 // and flag operands which copy the outgoing args into registers.
1019 SDOperand InFlag;
1020 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
1021 unsigned CCReg;
1022 SDOperand RegToPass = RegValuesToPass[i];
1023 switch (RegToPass.getValueType()) {
1024 default: assert(0 && "Bad thing to pass in regs");
1025 case MVT::i8:
1026 CCReg = (i == 0) ? X86::AL : X86::DL;
Evan Cheng172fce72006-01-06 00:43:03 +00001027 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001028 case MVT::i16:
1029 CCReg = (i == 0) ? X86::AX : X86::DX;
1030 break;
1031 case MVT::i32:
1032 CCReg = (i == 0) ? X86::EAX : X86::EDX;
1033 break;
1034 }
1035
1036 Chain = DAG.getCopyToReg(Chain, CCReg, RegToPass, InFlag);
1037 InFlag = Chain.getValue(1);
1038 }
1039
1040 std::vector<MVT::ValueType> NodeTys;
1041 NodeTys.push_back(MVT::Other); // Returns a chain
1042 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1043 std::vector<SDOperand> Ops;
1044 Ops.push_back(Chain);
1045 Ops.push_back(Callee);
1046 if (InFlag.Val)
1047 Ops.push_back(InFlag);
1048
1049 // FIXME: Do not generate X86ISD::TAILCALL for now.
1050 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
1051 InFlag = Chain.getValue(1);
1052
1053 NodeTys.clear();
1054 NodeTys.push_back(MVT::Other); // Returns a chain
1055 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1056 Ops.clear();
1057 Ops.push_back(Chain);
1058 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1059 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1060 Ops.push_back(InFlag);
1061 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, Ops);
1062 InFlag = Chain.getValue(1);
1063
1064 SDOperand RetVal;
1065 if (RetTyVT != MVT::isVoid) {
1066 switch (RetTyVT) {
1067 default: assert(0 && "Unknown value type to return!");
Evan Cheng172fce72006-01-06 00:43:03 +00001068 case MVT::i1:
1069 case MVT::i8:
Nate Begeman7e5496d2006-02-17 00:03:04 +00001070 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
1071 Chain = RetVal.getValue(1);
1072 if (RetTyVT == MVT::i1)
1073 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::i1, RetVal);
1074 break;
Evan Cheng172fce72006-01-06 00:43:03 +00001075 case MVT::i16:
Nate Begeman7e5496d2006-02-17 00:03:04 +00001076 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
1077 Chain = RetVal.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001078 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001079 case MVT::i32:
1080 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1081 Chain = RetVal.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001082 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001083 case MVT::i64: {
1084 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1085 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
1086 Lo.getValue(2));
1087 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
1088 Chain = Hi.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001089 break;
1090 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001091 case MVT::f32:
1092 case MVT::f64: {
1093 std::vector<MVT::ValueType> Tys;
1094 Tys.push_back(MVT::f64);
1095 Tys.push_back(MVT::Other);
1096 Tys.push_back(MVT::Flag);
1097 std::vector<SDOperand> Ops;
1098 Ops.push_back(Chain);
1099 Ops.push_back(InFlag);
1100 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
1101 Chain = RetVal.getValue(1);
1102 InFlag = RetVal.getValue(2);
1103 if (X86ScalarSSE) {
1104 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1105 // shouldn't be necessary except that RFP cannot be live across
1106 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1107 MachineFunction &MF = DAG.getMachineFunction();
1108 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1109 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1110 Tys.clear();
1111 Tys.push_back(MVT::Other);
1112 Ops.clear();
1113 Ops.push_back(Chain);
1114 Ops.push_back(RetVal);
1115 Ops.push_back(StackSlot);
1116 Ops.push_back(DAG.getValueType(RetTyVT));
1117 Ops.push_back(InFlag);
1118 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
1119 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
1120 DAG.getSrcValue(NULL));
1121 Chain = RetVal.getValue(1);
1122 }
Evan Cheng172fce72006-01-06 00:43:03 +00001123
Nate Begeman7e5496d2006-02-17 00:03:04 +00001124 if (RetTyVT == MVT::f32 && !X86ScalarSSE)
1125 // FIXME: we would really like to remember that this FP_ROUND
1126 // operation is okay to eliminate if we allow excess FP precision.
1127 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1128 break;
1129 }
1130 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001131 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001132
1133 return std::make_pair(RetVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00001134}
1135
1136SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1137 if (ReturnAddrIndex == 0) {
1138 // Set up a frame object for the return address.
1139 MachineFunction &MF = DAG.getMachineFunction();
1140 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
1141 }
1142
1143 return DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
1144}
1145
1146
1147
1148std::pair<SDOperand, SDOperand> X86TargetLowering::
1149LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1150 SelectionDAG &DAG) {
1151 SDOperand Result;
1152 if (Depth) // Depths > 0 not supported yet!
1153 Result = DAG.getConstant(0, getPointerTy());
1154 else {
1155 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1156 if (!isFrameAddress)
1157 // Just load the return address
1158 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI,
1159 DAG.getSrcValue(NULL));
1160 else
1161 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
1162 DAG.getConstant(4, MVT::i32));
1163 }
1164 return std::make_pair(Result, Chain);
1165}
1166
Evan Cheng339edad2006-01-11 00:33:36 +00001167/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1168/// which corresponds to the condition code.
1169static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1170 switch (X86CC) {
1171 default: assert(0 && "Unknown X86 conditional code!");
1172 case X86ISD::COND_A: return X86::JA;
1173 case X86ISD::COND_AE: return X86::JAE;
1174 case X86ISD::COND_B: return X86::JB;
1175 case X86ISD::COND_BE: return X86::JBE;
1176 case X86ISD::COND_E: return X86::JE;
1177 case X86ISD::COND_G: return X86::JG;
1178 case X86ISD::COND_GE: return X86::JGE;
1179 case X86ISD::COND_L: return X86::JL;
1180 case X86ISD::COND_LE: return X86::JLE;
1181 case X86ISD::COND_NE: return X86::JNE;
1182 case X86ISD::COND_NO: return X86::JNO;
1183 case X86ISD::COND_NP: return X86::JNP;
1184 case X86ISD::COND_NS: return X86::JNS;
1185 case X86ISD::COND_O: return X86::JO;
1186 case X86ISD::COND_P: return X86::JP;
1187 case X86ISD::COND_S: return X86::JS;
1188 }
1189}
Chris Lattner76ac0682005-11-15 00:40:23 +00001190
Evan Cheng45df7f82006-01-30 23:41:35 +00001191/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1192/// specific condition code. It returns a false if it cannot do a direct
1193/// translation. X86CC is the translated CondCode. Flip is set to true if the
1194/// the order of comparison operands should be flipped.
Evan Cheng78038292006-04-05 23:38:46 +00001195static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1196 unsigned &X86CC, bool &Flip) {
Evan Cheng45df7f82006-01-30 23:41:35 +00001197 Flip = false;
1198 X86CC = X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001199 if (!isFP) {
1200 switch (SetCCOpcode) {
1201 default: break;
1202 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1203 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1204 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1205 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1206 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1207 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1208 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1209 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1210 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1211 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1212 }
1213 } else {
1214 // On a floating point condition, the flags are set as follows:
1215 // ZF PF CF op
1216 // 0 | 0 | 0 | X > Y
1217 // 0 | 0 | 1 | X < Y
1218 // 1 | 0 | 0 | X == Y
1219 // 1 | 1 | 1 | unordered
1220 switch (SetCCOpcode) {
1221 default: break;
1222 case ISD::SETUEQ:
1223 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001224 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001225 case ISD::SETOGT:
1226 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001227 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001228 case ISD::SETOGE:
1229 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001230 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001231 case ISD::SETULT:
1232 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001233 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001234 case ISD::SETULE:
1235 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1236 case ISD::SETONE:
1237 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1238 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1239 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1240 }
1241 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001242
1243 return X86CC != X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001244}
1245
Evan Cheng78038292006-04-05 23:38:46 +00001246static bool translateX86CC(SDOperand CC, bool isFP, unsigned &X86CC,
1247 bool &Flip) {
1248 return translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC, Flip);
1249}
1250
Evan Cheng339edad2006-01-11 00:33:36 +00001251/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1252/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001253/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001254static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001255 switch (X86CC) {
1256 default:
1257 return false;
1258 case X86ISD::COND_B:
1259 case X86ISD::COND_BE:
1260 case X86ISD::COND_E:
1261 case X86ISD::COND_P:
1262 case X86ISD::COND_A:
1263 case X86ISD::COND_AE:
1264 case X86ISD::COND_NE:
1265 case X86ISD::COND_NP:
1266 return true;
1267 }
1268}
1269
Evan Cheng339edad2006-01-11 00:33:36 +00001270MachineBasicBlock *
1271X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1272 MachineBasicBlock *BB) {
Evan Cheng911c68d2006-01-16 21:21:29 +00001273 switch (MI->getOpcode()) {
1274 default: assert(false && "Unexpected instr type to insert");
1275 case X86::CMOV_FR32:
Evan Cheng617a6a82006-04-10 07:23:14 +00001276 case X86::CMOV_FR64:
1277 case X86::CMOV_V4F32:
1278 case X86::CMOV_V2F64:
1279 case X86::CMOV_V2I64: {
Chris Lattnerc642aa52006-01-31 19:43:35 +00001280 // To "insert" a SELECT_CC instruction, we actually have to insert the
1281 // diamond control-flow pattern. The incoming instruction knows the
1282 // destination vreg to set, the condition code register to branch on, the
1283 // true/false values to select between, and a branch opcode to use.
Evan Cheng911c68d2006-01-16 21:21:29 +00001284 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1285 ilist<MachineBasicBlock>::iterator It = BB;
1286 ++It;
1287
1288 // thisMBB:
1289 // ...
1290 // TrueVal = ...
1291 // cmpTY ccX, r1, r2
1292 // bCC copy1MBB
1293 // fallthrough --> copy0MBB
1294 MachineBasicBlock *thisMBB = BB;
1295 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1296 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1297 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
1298 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
1299 MachineFunction *F = BB->getParent();
1300 F->getBasicBlockList().insert(It, copy0MBB);
1301 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001302 // Update machine-CFG edges by first adding all successors of the current
1303 // block to the new block which will contain the Phi node for the select.
1304 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1305 e = BB->succ_end(); i != e; ++i)
1306 sinkMBB->addSuccessor(*i);
1307 // Next, remove all successors of the current block, and add the true
1308 // and fallthrough blocks as its successors.
1309 while(!BB->succ_empty())
1310 BB->removeSuccessor(BB->succ_begin());
Evan Cheng911c68d2006-01-16 21:21:29 +00001311 BB->addSuccessor(copy0MBB);
1312 BB->addSuccessor(sinkMBB);
1313
1314 // copy0MBB:
1315 // %FalseValue = ...
1316 // # fallthrough to sinkMBB
1317 BB = copy0MBB;
1318
1319 // Update machine-CFG edges
1320 BB->addSuccessor(sinkMBB);
1321
1322 // sinkMBB:
1323 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1324 // ...
1325 BB = sinkMBB;
1326 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
1327 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1328 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Evan Cheng339edad2006-01-11 00:33:36 +00001329
Evan Cheng911c68d2006-01-16 21:21:29 +00001330 delete MI; // The pseudo instruction is gone now.
1331 return BB;
1332 }
Evan Cheng339edad2006-01-11 00:33:36 +00001333
Evan Cheng911c68d2006-01-16 21:21:29 +00001334 case X86::FP_TO_INT16_IN_MEM:
1335 case X86::FP_TO_INT32_IN_MEM:
1336 case X86::FP_TO_INT64_IN_MEM: {
1337 // Change the floating point control register to use "round towards zero"
1338 // mode when truncating to an integer value.
1339 MachineFunction *F = BB->getParent();
1340 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
1341 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
1342
1343 // Load the old value of the high byte of the control word...
1344 unsigned OldCW =
1345 F->getSSARegMap()->createVirtualRegister(X86::R16RegisterClass);
1346 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
1347
1348 // Set the high part to be round to zero...
1349 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
1350
1351 // Reload the modified control word now...
1352 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1353
1354 // Restore the memory image of control word to original value
1355 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
1356
1357 // Get the X86 opcode to use.
1358 unsigned Opc;
1359 switch (MI->getOpcode()) {
Chris Lattnerccd2a202006-01-28 10:34:47 +00001360 default: assert(0 && "illegal opcode!");
Evan Cheng911c68d2006-01-16 21:21:29 +00001361 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
1362 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
1363 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
1364 }
1365
1366 X86AddressMode AM;
1367 MachineOperand &Op = MI->getOperand(0);
1368 if (Op.isRegister()) {
1369 AM.BaseType = X86AddressMode::RegBase;
1370 AM.Base.Reg = Op.getReg();
1371 } else {
1372 AM.BaseType = X86AddressMode::FrameIndexBase;
1373 AM.Base.FrameIndex = Op.getFrameIndex();
1374 }
1375 Op = MI->getOperand(1);
1376 if (Op.isImmediate())
1377 AM.Scale = Op.getImmedValue();
1378 Op = MI->getOperand(2);
1379 if (Op.isImmediate())
1380 AM.IndexReg = Op.getImmedValue();
1381 Op = MI->getOperand(3);
1382 if (Op.isGlobalAddress()) {
1383 AM.GV = Op.getGlobal();
1384 } else {
1385 AM.Disp = Op.getImmedValue();
1386 }
1387 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
1388
1389 // Reload the original control word now.
1390 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1391
1392 delete MI; // The pseudo instruction is gone now.
1393 return BB;
1394 }
1395 }
Evan Cheng339edad2006-01-11 00:33:36 +00001396}
1397
1398
1399//===----------------------------------------------------------------------===//
1400// X86 Custom Lowering Hooks
1401//===----------------------------------------------------------------------===//
1402
Evan Chengaf598d22006-03-13 23:18:16 +00001403/// DarwinGVRequiresExtraLoad - true if accessing the GV requires an extra
1404/// load. For Darwin, external and weak symbols are indirect, loading the value
1405/// at address GV rather then the value of GV itself. This means that the
1406/// GlobalAddress must be in the base or index register of the address, not the
1407/// GV offset field.
1408static bool DarwinGVRequiresExtraLoad(GlobalValue *GV) {
1409 return (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
1410 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode()));
1411}
1412
Evan Chengc995b452006-04-06 23:23:56 +00001413/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001414/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001415static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1416 if (Op.getOpcode() == ISD::UNDEF)
1417 return true;
1418
1419 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001420 return (Val >= Low && Val < Hi);
1421}
1422
1423/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1424/// true if Op is undef or if its value equal to the specified value.
1425static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1426 if (Op.getOpcode() == ISD::UNDEF)
1427 return true;
1428 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001429}
1430
Evan Cheng68ad48b2006-03-22 18:59:22 +00001431/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1432/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1433bool X86::isPSHUFDMask(SDNode *N) {
1434 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1435
1436 if (N->getNumOperands() != 4)
1437 return false;
1438
1439 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001440 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001441 SDOperand Arg = N->getOperand(i);
1442 if (Arg.getOpcode() == ISD::UNDEF) continue;
1443 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1444 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001445 return false;
1446 }
1447
1448 return true;
1449}
1450
1451/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001452/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001453bool X86::isPSHUFHWMask(SDNode *N) {
1454 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1455
1456 if (N->getNumOperands() != 8)
1457 return false;
1458
1459 // Lower quadword copied in order.
1460 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001461 SDOperand Arg = N->getOperand(i);
1462 if (Arg.getOpcode() == ISD::UNDEF) continue;
1463 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1464 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001465 return false;
1466 }
1467
1468 // Upper quadword shuffled.
1469 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001470 SDOperand Arg = N->getOperand(i);
1471 if (Arg.getOpcode() == ISD::UNDEF) continue;
1472 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1473 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001474 if (Val < 4 || Val > 7)
1475 return false;
1476 }
1477
1478 return true;
1479}
1480
1481/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001482/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001483bool X86::isPSHUFLWMask(SDNode *N) {
1484 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1485
1486 if (N->getNumOperands() != 8)
1487 return false;
1488
1489 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001490 for (unsigned i = 4; i != 8; ++i)
1491 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001492 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001493
1494 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001495 for (unsigned i = 0; i != 4; ++i)
1496 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001497 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001498
1499 return true;
1500}
1501
Evan Chengd27fb3e2006-03-24 01:18:28 +00001502/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1503/// specifies a shuffle of elements that is suitable for input to SHUFP*.
1504bool X86::isSHUFPMask(SDNode *N) {
1505 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1506
Evan Chenge7ee6a52006-03-24 23:15:12 +00001507 unsigned NumElems = N->getNumOperands();
1508 if (NumElems == 2) {
Evan Chengc995b452006-04-06 23:23:56 +00001509 // The only cases that ought be handled by SHUFPD is
Evan Cheng2595a682006-03-24 02:58:06 +00001510 // Dest { 2, 1 } <= shuffle( Dest { 1, 0 }, Src { 3, 2 }
Evan Chengc995b452006-04-06 23:23:56 +00001511 // Dest { 3, 0 } <= shuffle( Dest { 1, 0 }, Src { 3, 2 }
Evan Cheng2595a682006-03-24 02:58:06 +00001512 // Expect bit 0 == 1, bit1 == 2
1513 SDOperand Bit0 = N->getOperand(0);
1514 SDOperand Bit1 = N->getOperand(1);
Evan Chengac847262006-04-07 21:53:05 +00001515 if (isUndefOrEqual(Bit0, 0) && isUndefOrEqual(Bit1, 3))
Evan Chengc995b452006-04-06 23:23:56 +00001516 return true;
Evan Chengac847262006-04-07 21:53:05 +00001517 if (isUndefOrEqual(Bit0, 1) && isUndefOrEqual(Bit1, 2))
Evan Chengc995b452006-04-06 23:23:56 +00001518 return true;
1519 return false;
Evan Cheng2595a682006-03-24 02:58:06 +00001520 }
1521
Evan Chenge7ee6a52006-03-24 23:15:12 +00001522 if (NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001523
1524 // Each half must refer to only one of the vector.
Evan Cheng7e2ff112006-03-30 19:54:57 +00001525 for (unsigned i = 0; i < 2; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001526 SDOperand Arg = N->getOperand(i);
1527 if (Arg.getOpcode() == ISD::UNDEF) continue;
1528 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1529 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng7e2ff112006-03-30 19:54:57 +00001530 if (Val >= 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001531 }
Evan Cheng7e2ff112006-03-30 19:54:57 +00001532 for (unsigned i = 2; i < 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001533 SDOperand Arg = N->getOperand(i);
1534 if (Arg.getOpcode() == ISD::UNDEF) continue;
1535 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1536 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng7e2ff112006-03-30 19:54:57 +00001537 if (Val < 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001538 }
1539
1540 return true;
1541}
1542
Evan Cheng2595a682006-03-24 02:58:06 +00001543/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1544/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1545bool X86::isMOVHLPSMask(SDNode *N) {
1546 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1547
Evan Cheng1a194a52006-03-28 06:50:32 +00001548 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001549 return false;
1550
Evan Cheng1a194a52006-03-28 06:50:32 +00001551 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001552 return isUndefOrEqual(N->getOperand(0), 6) &&
1553 isUndefOrEqual(N->getOperand(1), 7) &&
1554 isUndefOrEqual(N->getOperand(2), 2) &&
1555 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001556}
1557
Evan Chengc995b452006-04-06 23:23:56 +00001558/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1559/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1560bool X86::isMOVLPMask(SDNode *N) {
1561 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1562
1563 unsigned NumElems = N->getNumOperands();
1564 if (NumElems != 2 && NumElems != 4)
1565 return false;
1566
Evan Chengac847262006-04-07 21:53:05 +00001567 for (unsigned i = 0; i < NumElems/2; ++i)
1568 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1569 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001570
Evan Chengac847262006-04-07 21:53:05 +00001571 for (unsigned i = NumElems/2; i < NumElems; ++i)
1572 if (!isUndefOrEqual(N->getOperand(i), i))
1573 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001574
1575 return true;
1576}
1577
1578/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001579/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1580/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001581bool X86::isMOVHPMask(SDNode *N) {
1582 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1583
1584 unsigned NumElems = N->getNumOperands();
1585 if (NumElems != 2 && NumElems != 4)
1586 return false;
1587
Evan Chengac847262006-04-07 21:53:05 +00001588 for (unsigned i = 0; i < NumElems/2; ++i)
1589 if (!isUndefOrEqual(N->getOperand(i), i))
1590 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001591
1592 for (unsigned i = 0; i < NumElems/2; ++i) {
1593 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001594 if (!isUndefOrEqual(Arg, i + NumElems))
1595 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001596 }
1597
1598 return true;
1599}
1600
Evan Cheng5df75882006-03-28 00:39:58 +00001601/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1602/// specifies a shuffle of elements that is suitable for input to UNPCKL.
1603bool X86::isUNPCKLMask(SDNode *N) {
1604 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1605
1606 unsigned NumElems = N->getNumOperands();
1607 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1608 return false;
1609
1610 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1611 SDOperand BitI = N->getOperand(i);
1612 SDOperand BitI1 = N->getOperand(i+1);
Evan Chengac847262006-04-07 21:53:05 +00001613 if (!isUndefOrEqual(BitI, j))
1614 return false;
1615 if (!isUndefOrEqual(BitI1, j + NumElems))
1616 return false;
Evan Cheng5df75882006-03-28 00:39:58 +00001617 }
1618
1619 return true;
1620}
1621
Evan Cheng2bc32802006-03-28 02:43:26 +00001622/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1623/// specifies a shuffle of elements that is suitable for input to UNPCKH.
1624bool X86::isUNPCKHMask(SDNode *N) {
1625 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1626
1627 unsigned NumElems = N->getNumOperands();
1628 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1629 return false;
1630
1631 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1632 SDOperand BitI = N->getOperand(i);
1633 SDOperand BitI1 = N->getOperand(i+1);
Evan Chengac847262006-04-07 21:53:05 +00001634 if (!isUndefOrEqual(BitI, j + NumElems/2))
1635 return false;
1636 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
1637 return false;
Evan Cheng2bc32802006-03-28 02:43:26 +00001638 }
1639
1640 return true;
1641}
1642
Evan Chengf3b52c82006-04-05 07:20:06 +00001643/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1644/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1645/// <0, 0, 1, 1>
1646bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1647 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1648
1649 unsigned NumElems = N->getNumOperands();
1650 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
1651 return false;
1652
1653 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1654 SDOperand BitI = N->getOperand(i);
1655 SDOperand BitI1 = N->getOperand(i+1);
1656
Evan Chengac847262006-04-07 21:53:05 +00001657 if (!isUndefOrEqual(BitI, j))
1658 return false;
1659 if (!isUndefOrEqual(BitI1, j))
1660 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001661 }
1662
1663 return true;
1664}
1665
Evan Cheng12ba3e22006-04-11 00:19:04 +00001666/// isMOVSMask - Return true if the specified VECTOR_SHUFFLE operand
1667/// specifies a shuffle of elements that is suitable for input to MOVS{S|D}.
1668bool X86::isMOVSMask(SDNode *N) {
1669 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1670
1671 unsigned NumElems = N->getNumOperands();
1672 if (NumElems != 2 && NumElems != 4)
1673 return false;
1674
1675 if (!isUndefOrEqual(N->getOperand(0), NumElems))
1676 return false;
1677
1678 for (unsigned i = 1; i < NumElems; ++i) {
1679 SDOperand Arg = N->getOperand(i);
1680 if (!isUndefOrEqual(Arg, i))
1681 return false;
1682 }
1683
1684 return true;
1685}
Evan Chengf3b52c82006-04-05 07:20:06 +00001686
Evan Cheng5d247f82006-04-14 21:59:03 +00001687/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1688/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1689bool X86::isMOVSHDUPMask(SDNode *N) {
1690 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1691
1692 if (N->getNumOperands() != 4)
1693 return false;
1694
1695 // Expect 1, 1, 3, 3
1696 for (unsigned i = 0; i < 2; ++i) {
1697 SDOperand Arg = N->getOperand(i);
1698 if (Arg.getOpcode() == ISD::UNDEF) continue;
1699 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1700 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1701 if (Val != 1) return false;
1702 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001703
1704 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001705 for (unsigned i = 2; i < 4; ++i) {
1706 SDOperand Arg = N->getOperand(i);
1707 if (Arg.getOpcode() == ISD::UNDEF) continue;
1708 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1709 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1710 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001711 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001712 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001713
Evan Cheng6222cf22006-04-15 05:37:34 +00001714 // Don't use movshdup if it can be done with a shufps.
1715 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001716}
1717
1718/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1719/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1720bool X86::isMOVSLDUPMask(SDNode *N) {
1721 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1722
1723 if (N->getNumOperands() != 4)
1724 return false;
1725
1726 // Expect 0, 0, 2, 2
1727 for (unsigned i = 0; i < 2; ++i) {
1728 SDOperand Arg = N->getOperand(i);
1729 if (Arg.getOpcode() == ISD::UNDEF) continue;
1730 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1731 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1732 if (Val != 0) return false;
1733 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001734
1735 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001736 for (unsigned i = 2; i < 4; ++i) {
1737 SDOperand Arg = N->getOperand(i);
1738 if (Arg.getOpcode() == ISD::UNDEF) continue;
1739 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1740 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1741 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001742 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001743 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001744
Evan Cheng6222cf22006-04-15 05:37:34 +00001745 // Don't use movshdup if it can be done with a shufps.
1746 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001747}
1748
Evan Chengd097e672006-03-22 02:53:00 +00001749/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1750/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00001751static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001752 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1753
Evan Chengd097e672006-03-22 02:53:00 +00001754 // This is a splat operation if each element of the permute is the same, and
1755 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001756 unsigned NumElems = N->getNumOperands();
1757 SDOperand ElementBase;
1758 unsigned i = 0;
1759 for (; i != NumElems; ++i) {
1760 SDOperand Elt = N->getOperand(i);
1761 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt)) {
1762 ElementBase = Elt;
1763 break;
1764 }
1765 }
1766
1767 if (!ElementBase.Val)
1768 return false;
1769
1770 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001771 SDOperand Arg = N->getOperand(i);
1772 if (Arg.getOpcode() == ISD::UNDEF) continue;
1773 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001774 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00001775 }
1776
1777 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001778 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00001779}
1780
Evan Cheng5022b342006-04-17 20:43:08 +00001781/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1782/// a splat of a single element and it's a 2 or 4 element mask.
1783bool X86::isSplatMask(SDNode *N) {
1784 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1785
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001786 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00001787 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
1788 return false;
1789 return ::isSplatMask(N);
1790}
1791
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001792/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
1793/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
1794/// instructions.
1795unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001796 unsigned NumOperands = N->getNumOperands();
1797 unsigned Shift = (NumOperands == 4) ? 2 : 1;
1798 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00001799 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001800 unsigned Val = 0;
1801 SDOperand Arg = N->getOperand(NumOperands-i-1);
1802 if (Arg.getOpcode() != ISD::UNDEF)
1803 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00001804 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001805 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00001806 if (i != NumOperands - 1)
1807 Mask <<= Shift;
1808 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001809
1810 return Mask;
1811}
1812
Evan Chengb7fedff2006-03-29 23:07:14 +00001813/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
1814/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
1815/// instructions.
1816unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
1817 unsigned Mask = 0;
1818 // 8 nodes, but we only care about the last 4.
1819 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001820 unsigned Val = 0;
1821 SDOperand Arg = N->getOperand(i);
1822 if (Arg.getOpcode() != ISD::UNDEF)
1823 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001824 Mask |= (Val - 4);
1825 if (i != 4)
1826 Mask <<= 2;
1827 }
1828
1829 return Mask;
1830}
1831
1832/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
1833/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
1834/// instructions.
1835unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
1836 unsigned Mask = 0;
1837 // 8 nodes, but we only care about the first 4.
1838 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001839 unsigned Val = 0;
1840 SDOperand Arg = N->getOperand(i);
1841 if (Arg.getOpcode() != ISD::UNDEF)
1842 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001843 Mask |= Val;
1844 if (i != 0)
1845 Mask <<= 2;
1846 }
1847
1848 return Mask;
1849}
1850
Evan Cheng59a63552006-04-05 01:47:37 +00001851/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
1852/// specifies a 8 element shuffle that can be broken into a pair of
1853/// PSHUFHW and PSHUFLW.
1854static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
1855 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1856
1857 if (N->getNumOperands() != 8)
1858 return false;
1859
1860 // Lower quadword shuffled.
1861 for (unsigned i = 0; i != 4; ++i) {
1862 SDOperand Arg = N->getOperand(i);
1863 if (Arg.getOpcode() == ISD::UNDEF) continue;
1864 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1865 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1866 if (Val > 4)
1867 return false;
1868 }
1869
1870 // Upper quadword shuffled.
1871 for (unsigned i = 4; i != 8; ++i) {
1872 SDOperand Arg = N->getOperand(i);
1873 if (Arg.getOpcode() == ISD::UNDEF) continue;
1874 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1875 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1876 if (Val < 4 || Val > 7)
1877 return false;
1878 }
1879
1880 return true;
1881}
1882
Evan Chengc995b452006-04-06 23:23:56 +00001883/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
1884/// values in ther permute mask.
1885static SDOperand CommuteVectorShuffle(SDOperand Op, SelectionDAG &DAG) {
1886 SDOperand V1 = Op.getOperand(0);
1887 SDOperand V2 = Op.getOperand(1);
1888 SDOperand Mask = Op.getOperand(2);
1889 MVT::ValueType VT = Op.getValueType();
1890 MVT::ValueType MaskVT = Mask.getValueType();
1891 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
1892 unsigned NumElems = Mask.getNumOperands();
1893 std::vector<SDOperand> MaskVec;
1894
1895 for (unsigned i = 0; i != NumElems; ++i) {
1896 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00001897 if (Arg.getOpcode() == ISD::UNDEF) {
1898 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
1899 continue;
1900 }
Evan Chengc995b452006-04-06 23:23:56 +00001901 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1902 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1903 if (Val < NumElems)
1904 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
1905 else
1906 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
1907 }
1908
1909 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
1910 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1, Mask);
1911}
1912
Evan Cheng7855e4d2006-04-19 20:35:22 +00001913/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
1914/// match movhlps. The lower half elements should come from upper half of
1915/// V1 (and in order), and the upper half elements should come from the upper
1916/// half of V2 (and in order).
1917static bool ShouldXformToMOVHLPS(SDNode *Mask) {
1918 unsigned NumElems = Mask->getNumOperands();
1919 if (NumElems != 4)
1920 return false;
1921 for (unsigned i = 0, e = 2; i != e; ++i)
1922 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
1923 return false;
1924 for (unsigned i = 2; i != 4; ++i)
1925 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
1926 return false;
1927 return true;
1928}
1929
Evan Chengc995b452006-04-06 23:23:56 +00001930/// isScalarLoadToVector - Returns true if the node is a scalar load that
1931/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00001932static inline bool isScalarLoadToVector(SDNode *N) {
1933 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
1934 N = N->getOperand(0).Val;
1935 return (N->getOpcode() == ISD::LOAD);
Evan Chengc995b452006-04-06 23:23:56 +00001936 }
1937 return false;
1938}
1939
Evan Cheng7855e4d2006-04-19 20:35:22 +00001940/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
1941/// match movlp{s|d}. The lower half elements should come from lower half of
1942/// V1 (and in order), and the upper half elements should come from the upper
1943/// half of V2 (and in order). And since V1 will become the source of the
1944/// MOVLP, it must be either a vector load or a scalar load to vector.
1945static bool ShouldXformToMOVLP(SDNode *V1, SDNode *Mask) {
1946 if (V1->getOpcode() != ISD::LOAD && !isScalarLoadToVector(V1))
1947 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001948
Evan Cheng7855e4d2006-04-19 20:35:22 +00001949 unsigned NumElems = Mask->getNumOperands();
1950 if (NumElems != 2 && NumElems != 4)
1951 return false;
1952 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
1953 if (!isUndefOrEqual(Mask->getOperand(i), i))
1954 return false;
1955 for (unsigned i = NumElems/2; i != NumElems; ++i)
1956 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
1957 return false;
1958 return true;
Evan Chengc995b452006-04-06 23:23:56 +00001959}
1960
1961/// isLowerFromV2UpperFromV1 - Returns true if the shuffle mask is except
1962/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1963/// half elements to come from vector 1 (which would equal the dest.) and
1964/// the upper half to come from vector 2.
1965static bool isLowerFromV2UpperFromV1(SDOperand Op) {
1966 assert(Op.getOpcode() == ISD::BUILD_VECTOR);
1967
1968 unsigned NumElems = Op.getNumOperands();
1969 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Evan Chengac847262006-04-07 21:53:05 +00001970 if (!isUndefOrInRange(Op.getOperand(i), NumElems, NumElems*2))
Evan Chengc995b452006-04-06 23:23:56 +00001971 return false;
1972 for (unsigned i = NumElems/2; i != NumElems; ++i)
Evan Chengac847262006-04-07 21:53:05 +00001973 if (!isUndefOrInRange(Op.getOperand(i), 0, NumElems))
Evan Chengc995b452006-04-06 23:23:56 +00001974 return false;
1975 return true;
1976}
1977
Evan Cheng5022b342006-04-17 20:43:08 +00001978/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
1979/// of specified width.
1980static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
1981 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
1982 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
1983 std::vector<SDOperand> MaskVec;
1984 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
1985 MaskVec.push_back(DAG.getConstant(i, BaseVT));
1986 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
1987 }
1988 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
1989}
1990
1991/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
1992///
1993static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
1994 SDOperand V1 = Op.getOperand(0);
1995 SDOperand PermMask = Op.getOperand(2);
1996 MVT::ValueType VT = Op.getValueType();
1997 unsigned NumElems = PermMask.getNumOperands();
1998 PermMask = getUnpacklMask(NumElems, DAG);
1999 while (NumElems != 4) {
2000 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, PermMask);
2001 NumElems >>= 1;
2002 }
2003 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2004
2005 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
2006 SDOperand Zero = DAG.getConstant(0, MVT::getVectorBaseType(MaskVT));
2007 std::vector<SDOperand> ZeroVec(4, Zero);
2008 SDOperand SplatMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, ZeroVec);
2009 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
2010 DAG.getNode(ISD::UNDEF, MVT::v4i32),
2011 SplatMask);
2012 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2013}
2014
Chris Lattner76ac0682005-11-15 00:40:23 +00002015/// LowerOperation - Provide custom lowering hooks for some operations.
2016///
2017SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
2018 switch (Op.getOpcode()) {
2019 default: assert(0 && "Should not custom lower this!");
Evan Cheng9c249c32006-01-09 18:33:28 +00002020 case ISD::SHL_PARTS:
2021 case ISD::SRA_PARTS:
2022 case ISD::SRL_PARTS: {
2023 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2024 "Not an i64 shift!");
2025 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
2026 SDOperand ShOpLo = Op.getOperand(0);
2027 SDOperand ShOpHi = Op.getOperand(1);
2028 SDOperand ShAmt = Op.getOperand(2);
2029 SDOperand Tmp1 = isSRA ? DAG.getNode(ISD::SRA, MVT::i32, ShOpHi,
Evan Cheng621674a2006-01-18 09:26:46 +00002030 DAG.getConstant(31, MVT::i8))
Evan Cheng9c249c32006-01-09 18:33:28 +00002031 : DAG.getConstant(0, MVT::i32);
2032
2033 SDOperand Tmp2, Tmp3;
2034 if (Op.getOpcode() == ISD::SHL_PARTS) {
2035 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
2036 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
2037 } else {
2038 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00002039 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00002040 }
2041
2042 SDOperand InFlag = DAG.getNode(X86ISD::TEST, MVT::Flag,
2043 ShAmt, DAG.getConstant(32, MVT::i8));
2044
2045 SDOperand Hi, Lo;
Evan Cheng77fa9192006-01-09 20:49:21 +00002046 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00002047
2048 std::vector<MVT::ValueType> Tys;
2049 Tys.push_back(MVT::i32);
2050 Tys.push_back(MVT::Flag);
2051 std::vector<SDOperand> Ops;
2052 if (Op.getOpcode() == ISD::SHL_PARTS) {
2053 Ops.push_back(Tmp2);
2054 Ops.push_back(Tmp3);
2055 Ops.push_back(CC);
2056 Ops.push_back(InFlag);
2057 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
2058 InFlag = Hi.getValue(1);
2059
2060 Ops.clear();
2061 Ops.push_back(Tmp3);
2062 Ops.push_back(Tmp1);
2063 Ops.push_back(CC);
2064 Ops.push_back(InFlag);
2065 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
2066 } else {
2067 Ops.push_back(Tmp2);
2068 Ops.push_back(Tmp3);
2069 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00002070 Ops.push_back(InFlag);
Evan Cheng9c249c32006-01-09 18:33:28 +00002071 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
2072 InFlag = Lo.getValue(1);
2073
2074 Ops.clear();
2075 Ops.push_back(Tmp3);
2076 Ops.push_back(Tmp1);
2077 Ops.push_back(CC);
2078 Ops.push_back(InFlag);
2079 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
2080 }
2081
2082 Tys.clear();
2083 Tys.push_back(MVT::i32);
2084 Tys.push_back(MVT::i32);
2085 Ops.clear();
2086 Ops.push_back(Lo);
2087 Ops.push_back(Hi);
2088 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
2089 }
Chris Lattner76ac0682005-11-15 00:40:23 +00002090 case ISD::SINT_TO_FP: {
Evan Cheng08390f62006-01-30 22:13:22 +00002091 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
Evan Cheng6305e502006-01-12 22:54:21 +00002092 Op.getOperand(0).getValueType() >= MVT::i16 &&
Chris Lattner76ac0682005-11-15 00:40:23 +00002093 "Unknown SINT_TO_FP to lower!");
Evan Cheng6305e502006-01-12 22:54:21 +00002094
2095 SDOperand Result;
2096 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
2097 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
Chris Lattner76ac0682005-11-15 00:40:23 +00002098 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng6305e502006-01-12 22:54:21 +00002099 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Chris Lattner76ac0682005-11-15 00:40:23 +00002100 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00002101 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
2102 DAG.getEntryNode(), Op.getOperand(0),
2103 StackSlot, DAG.getSrcValue(NULL));
2104
2105 // Build the FILD
2106 std::vector<MVT::ValueType> Tys;
2107 Tys.push_back(MVT::f64);
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002108 Tys.push_back(MVT::Other);
Evan Cheng11613a52006-02-04 02:20:30 +00002109 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
Chris Lattner76ac0682005-11-15 00:40:23 +00002110 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00002111 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00002112 Ops.push_back(StackSlot);
Evan Cheng6305e502006-01-12 22:54:21 +00002113 Ops.push_back(DAG.getValueType(SrcVT));
Evan Cheng11613a52006-02-04 02:20:30 +00002114 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
2115 Tys, Ops);
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002116
2117 if (X86ScalarSSE) {
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002118 Chain = Result.getValue(1);
2119 SDOperand InFlag = Result.getValue(2);
2120
Evan Cheng11613a52006-02-04 02:20:30 +00002121 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002122 // shouldn't be necessary except that RFP cannot be live across
2123 // multiple blocks. When stackifier is fixed, they can be uncoupled.
2124 MachineFunction &MF = DAG.getMachineFunction();
2125 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2126 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2127 std::vector<MVT::ValueType> Tys;
2128 Tys.push_back(MVT::Other);
2129 std::vector<SDOperand> Ops;
2130 Ops.push_back(Chain);
2131 Ops.push_back(Result);
2132 Ops.push_back(StackSlot);
Evan Cheng08390f62006-01-30 22:13:22 +00002133 Ops.push_back(DAG.getValueType(Op.getValueType()));
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002134 Ops.push_back(InFlag);
2135 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
2136 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
2137 DAG.getSrcValue(NULL));
2138 }
2139
Evan Cheng6305e502006-01-12 22:54:21 +00002140 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00002141 }
2142 case ISD::FP_TO_SINT: {
2143 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
Chris Lattner76ac0682005-11-15 00:40:23 +00002144 "Unknown FP_TO_SINT to lower!");
2145 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
2146 // stack slot.
2147 MachineFunction &MF = DAG.getMachineFunction();
2148 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
2149 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
2150 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2151
2152 unsigned Opc;
2153 switch (Op.getValueType()) {
2154 default: assert(0 && "Invalid FP_TO_SINT to lower!");
2155 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
2156 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
2157 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
2158 }
2159
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002160 SDOperand Chain = DAG.getEntryNode();
2161 SDOperand Value = Op.getOperand(0);
2162 if (X86ScalarSSE) {
2163 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
2164 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value, StackSlot,
2165 DAG.getSrcValue(0));
2166 std::vector<MVT::ValueType> Tys;
2167 Tys.push_back(MVT::f64);
2168 Tys.push_back(MVT::Other);
2169 std::vector<SDOperand> Ops;
2170 Ops.push_back(Chain);
2171 Ops.push_back(StackSlot);
Evan Cheng08390f62006-01-30 22:13:22 +00002172 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002173 Value = DAG.getNode(X86ISD::FLD, Tys, Ops);
2174 Chain = Value.getValue(1);
2175 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
2176 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2177 }
2178
Chris Lattner76ac0682005-11-15 00:40:23 +00002179 // Build the FP_TO_INT*_IN_MEM
2180 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002181 Ops.push_back(Chain);
2182 Ops.push_back(Value);
Chris Lattner76ac0682005-11-15 00:40:23 +00002183 Ops.push_back(StackSlot);
2184 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops);
2185
2186 // Load the result.
2187 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
2188 DAG.getSrcValue(NULL));
2189 }
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00002190 case ISD::READCYCLECOUNTER: {
Chris Lattner6df9e112005-11-20 22:01:40 +00002191 std::vector<MVT::ValueType> Tys;
2192 Tys.push_back(MVT::Other);
2193 Tys.push_back(MVT::Flag);
2194 std::vector<SDOperand> Ops;
2195 Ops.push_back(Op.getOperand(0));
2196 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, Ops);
Chris Lattner6c1ca882005-11-20 22:57:19 +00002197 Ops.clear();
2198 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
2199 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
2200 MVT::i32, Ops[0].getValue(2)));
2201 Ops.push_back(Ops[1].getValue(1));
2202 Tys[0] = Tys[1] = MVT::i32;
2203 Tys.push_back(MVT::Other);
2204 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00002205 }
Evan Cheng2dd217b2006-01-31 03:14:29 +00002206 case ISD::FABS: {
2207 MVT::ValueType VT = Op.getValueType();
Evan Cheng72d5c252006-01-31 22:28:30 +00002208 const Type *OpNTy = MVT::getTypeForValueType(VT);
2209 std::vector<Constant*> CV;
2210 if (VT == MVT::f64) {
2211 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
2212 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2213 } else {
2214 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
2215 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2216 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2217 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2218 }
2219 Constant *CS = ConstantStruct::get(CV);
2220 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
2221 SDOperand Mask
2222 = DAG.getNode(X86ISD::LOAD_PACK,
2223 VT, DAG.getEntryNode(), CPIdx, DAG.getSrcValue(NULL));
Evan Cheng2dd217b2006-01-31 03:14:29 +00002224 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
2225 }
Evan Cheng72d5c252006-01-31 22:28:30 +00002226 case ISD::FNEG: {
2227 MVT::ValueType VT = Op.getValueType();
2228 const Type *OpNTy = MVT::getTypeForValueType(VT);
2229 std::vector<Constant*> CV;
2230 if (VT == MVT::f64) {
2231 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
2232 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2233 } else {
2234 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
2235 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2236 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2237 CV.push_back(ConstantFP::get(OpNTy, 0.0));
2238 }
2239 Constant *CS = ConstantStruct::get(CV);
2240 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
2241 SDOperand Mask
2242 = DAG.getNode(X86ISD::LOAD_PACK,
2243 VT, DAG.getEntryNode(), CPIdx, DAG.getSrcValue(NULL));
2244 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
2245 }
Evan Chengc1583db2005-12-21 20:21:51 +00002246 case ISD::SETCC: {
2247 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng45df7f82006-01-30 23:41:35 +00002248 SDOperand Cond;
2249 SDOperand CC = Op.getOperand(2);
Evan Cheng172fce72006-01-06 00:43:03 +00002250 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2251 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Cheng45df7f82006-01-30 23:41:35 +00002252 bool Flip;
2253 unsigned X86CC;
2254 if (translateX86CC(CC, isFP, X86CC, Flip)) {
2255 if (Flip)
2256 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2257 Op.getOperand(1), Op.getOperand(0));
2258 else
2259 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2260 Op.getOperand(0), Op.getOperand(1));
Evan Cheng172fce72006-01-06 00:43:03 +00002261 return DAG.getNode(X86ISD::SETCC, MVT::i8,
2262 DAG.getConstant(X86CC, MVT::i8), Cond);
2263 } else {
2264 assert(isFP && "Illegal integer SetCC!");
2265
Evan Cheng45df7f82006-01-30 23:41:35 +00002266 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2267 Op.getOperand(0), Op.getOperand(1));
Evan Cheng172fce72006-01-06 00:43:03 +00002268 std::vector<MVT::ValueType> Tys;
2269 std::vector<SDOperand> Ops;
2270 switch (SetCCOpcode) {
2271 default: assert(false && "Illegal floating point SetCC!");
2272 case ISD::SETOEQ: { // !PF & ZF
2273 Tys.push_back(MVT::i8);
2274 Tys.push_back(MVT::Flag);
2275 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
2276 Ops.push_back(Cond);
2277 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2278 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
2279 DAG.getConstant(X86ISD::COND_E, MVT::i8),
2280 Tmp1.getValue(1));
2281 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
2282 }
Evan Cheng172fce72006-01-06 00:43:03 +00002283 case ISD::SETUNE: { // PF | !ZF
2284 Tys.push_back(MVT::i8);
2285 Tys.push_back(MVT::Flag);
2286 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
2287 Ops.push_back(Cond);
2288 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2289 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
2290 DAG.getConstant(X86ISD::COND_NE, MVT::i8),
2291 Tmp1.getValue(1));
2292 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
2293 }
2294 }
2295 }
Evan Chengc1583db2005-12-21 20:21:51 +00002296 }
Evan Cheng225a4d02005-12-17 01:21:05 +00002297 case ISD::SELECT: {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002298 MVT::ValueType VT = Op.getValueType();
Evan Cheng617a6a82006-04-10 07:23:14 +00002299 bool isFPStack = MVT::isFloatingPoint(VT) && !X86ScalarSSE;
Evan Chengfb22e862006-01-13 01:03:02 +00002300 bool addTest = false;
Evan Cheng73a1ad92006-01-10 20:26:56 +00002301 SDOperand Op0 = Op.getOperand(0);
2302 SDOperand Cond, CC;
Evan Cheng45df7f82006-01-30 23:41:35 +00002303 if (Op0.getOpcode() == ISD::SETCC)
2304 Op0 = LowerOperation(Op0, DAG);
2305
Evan Cheng73a1ad92006-01-10 20:26:56 +00002306 if (Op0.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00002307 // If condition flag is set by a X86ISD::CMP, then make a copy of it
2308 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
2309 // have another use it will be eliminated.
2310 // If the X86ISD::SETCC has more than one use, then it's probably better
2311 // to use a test instead of duplicating the X86ISD::CMP (for register
2312 // pressure reason).
Evan Cheng78038292006-04-05 23:38:46 +00002313 unsigned CmpOpc = Op0.getOperand(1).getOpcode();
2314 if (CmpOpc == X86ISD::CMP || CmpOpc == X86ISD::COMI ||
2315 CmpOpc == X86ISD::UCOMI) {
Evan Cheng944d1e92006-01-26 02:13:10 +00002316 if (!Op0.hasOneUse()) {
2317 std::vector<MVT::ValueType> Tys;
2318 for (unsigned i = 0; i < Op0.Val->getNumValues(); ++i)
2319 Tys.push_back(Op0.Val->getValueType(i));
2320 std::vector<SDOperand> Ops;
2321 for (unsigned i = 0; i < Op0.getNumOperands(); ++i)
2322 Ops.push_back(Op0.getOperand(i));
2323 Op0 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2324 }
2325
Evan Chengfb22e862006-01-13 01:03:02 +00002326 CC = Op0.getOperand(0);
2327 Cond = Op0.getOperand(1);
Evan Chengaff08002006-01-25 09:05:09 +00002328 // Make a copy as flag result cannot be used by more than one.
Evan Cheng78038292006-04-05 23:38:46 +00002329 Cond = DAG.getNode(CmpOpc, MVT::Flag,
Evan Chengaff08002006-01-25 09:05:09 +00002330 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00002331 addTest =
Evan Chengd7faa4b2006-01-13 01:17:24 +00002332 isFPStack && !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Chengfb22e862006-01-13 01:03:02 +00002333 } else
2334 addTest = true;
Evan Chengfb22e862006-01-13 01:03:02 +00002335 } else
2336 addTest = true;
Evan Cheng73a1ad92006-01-10 20:26:56 +00002337
Evan Cheng731423f2006-01-13 01:06:49 +00002338 if (addTest) {
Evan Chengdba84bb2006-01-13 19:51:46 +00002339 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng73a1ad92006-01-10 20:26:56 +00002340 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Op0, Op0);
Evan Cheng225a4d02005-12-17 01:21:05 +00002341 }
Evan Cheng9c249c32006-01-09 18:33:28 +00002342
2343 std::vector<MVT::ValueType> Tys;
2344 Tys.push_back(Op.getValueType());
2345 Tys.push_back(MVT::Flag);
2346 std::vector<SDOperand> Ops;
Evan Chengdba84bb2006-01-13 19:51:46 +00002347 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
2348 // condition is true.
Evan Cheng9c249c32006-01-09 18:33:28 +00002349 Ops.push_back(Op.getOperand(2));
Evan Chengdba84bb2006-01-13 19:51:46 +00002350 Ops.push_back(Op.getOperand(1));
Evan Cheng9c249c32006-01-09 18:33:28 +00002351 Ops.push_back(CC);
2352 Ops.push_back(Cond);
2353 return DAG.getNode(X86ISD::CMOV, Tys, Ops);
Evan Cheng225a4d02005-12-17 01:21:05 +00002354 }
Evan Cheng6fc31042005-12-19 23:12:38 +00002355 case ISD::BRCOND: {
Evan Chengfb22e862006-01-13 01:03:02 +00002356 bool addTest = false;
Evan Cheng6fc31042005-12-19 23:12:38 +00002357 SDOperand Cond = Op.getOperand(1);
2358 SDOperand Dest = Op.getOperand(2);
2359 SDOperand CC;
Evan Cheng45df7f82006-01-30 23:41:35 +00002360 if (Cond.getOpcode() == ISD::SETCC)
2361 Cond = LowerOperation(Cond, DAG);
2362
Evan Chengc1583db2005-12-21 20:21:51 +00002363 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00002364 // If condition flag is set by a X86ISD::CMP, then make a copy of it
2365 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
2366 // have another use it will be eliminated.
2367 // If the X86ISD::SETCC has more than one use, then it's probably better
2368 // to use a test instead of duplicating the X86ISD::CMP (for register
2369 // pressure reason).
Evan Cheng78038292006-04-05 23:38:46 +00002370 unsigned CmpOpc = Cond.getOperand(1).getOpcode();
2371 if (CmpOpc == X86ISD::CMP || CmpOpc == X86ISD::COMI ||
2372 CmpOpc == X86ISD::UCOMI) {
Evan Cheng944d1e92006-01-26 02:13:10 +00002373 if (!Cond.hasOneUse()) {
2374 std::vector<MVT::ValueType> Tys;
2375 for (unsigned i = 0; i < Cond.Val->getNumValues(); ++i)
2376 Tys.push_back(Cond.Val->getValueType(i));
2377 std::vector<SDOperand> Ops;
2378 for (unsigned i = 0; i < Cond.getNumOperands(); ++i)
2379 Ops.push_back(Cond.getOperand(i));
2380 Cond = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2381 }
2382
Evan Chengfb22e862006-01-13 01:03:02 +00002383 CC = Cond.getOperand(0);
Evan Chengaff08002006-01-25 09:05:09 +00002384 Cond = Cond.getOperand(1);
2385 // Make a copy as flag result cannot be used by more than one.
Evan Cheng78038292006-04-05 23:38:46 +00002386 Cond = DAG.getNode(CmpOpc, MVT::Flag,
Evan Chengaff08002006-01-25 09:05:09 +00002387 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00002388 } else
2389 addTest = true;
Evan Chengfb22e862006-01-13 01:03:02 +00002390 } else
2391 addTest = true;
2392
2393 if (addTest) {
Evan Cheng172fce72006-01-06 00:43:03 +00002394 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng6fc31042005-12-19 23:12:38 +00002395 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Cond, Cond);
2396 }
2397 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
2398 Op.getOperand(0), Op.getOperand(2), CC, Cond);
2399 }
Evan Chengae986f12006-01-11 22:15:48 +00002400 case ISD::MEMSET: {
Evan Cheng6dc73292006-03-04 02:48:56 +00002401 SDOperand InFlag(0, 0);
Evan Chengae986f12006-01-11 22:15:48 +00002402 SDOperand Chain = Op.getOperand(0);
2403 unsigned Align =
2404 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
2405 if (Align == 0) Align = 1;
2406
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002407 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2408 // If not DWORD aligned, call memset if size is less than the threshold.
2409 // It knows how to align to the right boundary first.
Evan Cheng6dc73292006-03-04 02:48:56 +00002410 if ((Align & 3) != 0 ||
Evan Chengadc70932006-03-07 23:29:39 +00002411 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002412 MVT::ValueType IntPtr = getPointerTy();
2413 const Type *IntPtrTy = getTargetData().getIntPtrType();
2414 std::vector<std::pair<SDOperand, const Type*> > Args;
2415 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
2416 // Extend the ubyte argument to be an int value for the call.
2417 SDOperand Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
2418 Args.push_back(std::make_pair(Val, IntPtrTy));
2419 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
2420 std::pair<SDOperand,SDOperand> CallResult =
2421 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
2422 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
2423 return CallResult.second;
2424 }
2425
Evan Chengae986f12006-01-11 22:15:48 +00002426 MVT::ValueType AVT;
2427 SDOperand Count;
Evan Cheng6dc73292006-03-04 02:48:56 +00002428 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2429 unsigned BytesLeft = 0;
Evan Chengadc70932006-03-07 23:29:39 +00002430 bool TwoRepStos = false;
Evan Cheng6dc73292006-03-04 02:48:56 +00002431 if (ValC) {
Evan Chengae986f12006-01-11 22:15:48 +00002432 unsigned ValReg;
2433 unsigned Val = ValC->getValue() & 255;
2434
2435 // If the value is a constant, then we can potentially use larger sets.
2436 switch (Align & 3) {
2437 case 2: // WORD aligned
2438 AVT = MVT::i16;
Evan Cheng6dc73292006-03-04 02:48:56 +00002439 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
2440 BytesLeft = I->getValue() % 2;
Evan Chengae986f12006-01-11 22:15:48 +00002441 Val = (Val << 8) | Val;
2442 ValReg = X86::AX;
2443 break;
2444 case 0: // DWORD aligned
2445 AVT = MVT::i32;
Evan Chengadc70932006-03-07 23:29:39 +00002446 if (I) {
2447 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
2448 BytesLeft = I->getValue() % 4;
2449 } else {
2450 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
2451 DAG.getConstant(2, MVT::i8));
2452 TwoRepStos = true;
2453 }
Evan Chengae986f12006-01-11 22:15:48 +00002454 Val = (Val << 8) | Val;
2455 Val = (Val << 16) | Val;
2456 ValReg = X86::EAX;
2457 break;
2458 default: // Byte aligned
2459 AVT = MVT::i8;
2460 Count = Op.getOperand(3);
2461 ValReg = X86::AL;
2462 break;
2463 }
2464
2465 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
2466 InFlag);
2467 InFlag = Chain.getValue(1);
2468 } else {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002469 AVT = MVT::i8;
Evan Chengae986f12006-01-11 22:15:48 +00002470 Count = Op.getOperand(3);
2471 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
2472 InFlag = Chain.getValue(1);
2473 }
2474
2475 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
2476 InFlag = Chain.getValue(1);
2477 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
2478 InFlag = Chain.getValue(1);
2479
Evan Chengadc70932006-03-07 23:29:39 +00002480 std::vector<MVT::ValueType> Tys;
2481 Tys.push_back(MVT::Other);
2482 Tys.push_back(MVT::Flag);
2483 std::vector<SDOperand> Ops;
2484 Ops.push_back(Chain);
2485 Ops.push_back(DAG.getValueType(AVT));
2486 Ops.push_back(InFlag);
2487 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, Ops);
2488
2489 if (TwoRepStos) {
2490 InFlag = Chain.getValue(1);
2491 Count = Op.getOperand(3);
2492 MVT::ValueType CVT = Count.getValueType();
2493 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
2494 DAG.getConstant(3, CVT));
2495 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
2496 InFlag = Chain.getValue(1);
2497 Tys.clear();
2498 Tys.push_back(MVT::Other);
2499 Tys.push_back(MVT::Flag);
2500 Ops.clear();
2501 Ops.push_back(Chain);
2502 Ops.push_back(DAG.getValueType(MVT::i8));
2503 Ops.push_back(InFlag);
2504 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, Ops);
2505 } else if (BytesLeft) {
Evan Cheng6dc73292006-03-04 02:48:56 +00002506 // Issue stores for the last 1 - 3 bytes.
2507 SDOperand Value;
2508 unsigned Val = ValC->getValue() & 255;
2509 unsigned Offset = I->getValue() - BytesLeft;
2510 SDOperand DstAddr = Op.getOperand(1);
2511 MVT::ValueType AddrVT = DstAddr.getValueType();
2512 if (BytesLeft >= 2) {
2513 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
2514 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2515 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
2516 DAG.getConstant(Offset, AddrVT)),
2517 DAG.getSrcValue(NULL));
2518 BytesLeft -= 2;
2519 Offset += 2;
2520 }
2521
2522 if (BytesLeft == 1) {
2523 Value = DAG.getConstant(Val, MVT::i8);
2524 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2525 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
2526 DAG.getConstant(Offset, AddrVT)),
2527 DAG.getSrcValue(NULL));
2528 }
2529 }
2530
2531 return Chain;
Evan Chengae986f12006-01-11 22:15:48 +00002532 }
2533 case ISD::MEMCPY: {
2534 SDOperand Chain = Op.getOperand(0);
2535 unsigned Align =
2536 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
2537 if (Align == 0) Align = 1;
2538
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002539 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2540 // If not DWORD aligned, call memcpy if size is less than the threshold.
2541 // It knows how to align to the right boundary first.
Evan Cheng6dc73292006-03-04 02:48:56 +00002542 if ((Align & 3) != 0 ||
Evan Chengadc70932006-03-07 23:29:39 +00002543 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002544 MVT::ValueType IntPtr = getPointerTy();
2545 const Type *IntPtrTy = getTargetData().getIntPtrType();
2546 std::vector<std::pair<SDOperand, const Type*> > Args;
2547 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
2548 Args.push_back(std::make_pair(Op.getOperand(2), IntPtrTy));
2549 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
2550 std::pair<SDOperand,SDOperand> CallResult =
2551 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
2552 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
2553 return CallResult.second;
2554 }
2555
Evan Chengae986f12006-01-11 22:15:48 +00002556 MVT::ValueType AVT;
2557 SDOperand Count;
Evan Cheng6dc73292006-03-04 02:48:56 +00002558 unsigned BytesLeft = 0;
Evan Chengadc70932006-03-07 23:29:39 +00002559 bool TwoRepMovs = false;
Evan Chengae986f12006-01-11 22:15:48 +00002560 switch (Align & 3) {
2561 case 2: // WORD aligned
2562 AVT = MVT::i16;
Evan Cheng6dc73292006-03-04 02:48:56 +00002563 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
2564 BytesLeft = I->getValue() % 2;
Evan Chengae986f12006-01-11 22:15:48 +00002565 break;
2566 case 0: // DWORD aligned
2567 AVT = MVT::i32;
Evan Chengadc70932006-03-07 23:29:39 +00002568 if (I) {
2569 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
2570 BytesLeft = I->getValue() % 4;
2571 } else {
2572 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
2573 DAG.getConstant(2, MVT::i8));
2574 TwoRepMovs = true;
2575 }
Evan Chengae986f12006-01-11 22:15:48 +00002576 break;
2577 default: // Byte aligned
2578 AVT = MVT::i8;
2579 Count = Op.getOperand(3);
2580 break;
2581 }
2582
Evan Cheng6dc73292006-03-04 02:48:56 +00002583 SDOperand InFlag(0, 0);
Evan Chengae986f12006-01-11 22:15:48 +00002584 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
2585 InFlag = Chain.getValue(1);
2586 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
2587 InFlag = Chain.getValue(1);
2588 Chain = DAG.getCopyToReg(Chain, X86::ESI, Op.getOperand(2), InFlag);
2589 InFlag = Chain.getValue(1);
2590
Evan Chengadc70932006-03-07 23:29:39 +00002591 std::vector<MVT::ValueType> Tys;
2592 Tys.push_back(MVT::Other);
2593 Tys.push_back(MVT::Flag);
2594 std::vector<SDOperand> Ops;
2595 Ops.push_back(Chain);
2596 Ops.push_back(DAG.getValueType(AVT));
2597 Ops.push_back(InFlag);
2598 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, Ops);
2599
2600 if (TwoRepMovs) {
2601 InFlag = Chain.getValue(1);
2602 Count = Op.getOperand(3);
2603 MVT::ValueType CVT = Count.getValueType();
2604 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
2605 DAG.getConstant(3, CVT));
2606 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
2607 InFlag = Chain.getValue(1);
2608 Tys.clear();
2609 Tys.push_back(MVT::Other);
2610 Tys.push_back(MVT::Flag);
2611 Ops.clear();
2612 Ops.push_back(Chain);
2613 Ops.push_back(DAG.getValueType(MVT::i8));
2614 Ops.push_back(InFlag);
2615 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, Ops);
2616 } else if (BytesLeft) {
Evan Cheng6dc73292006-03-04 02:48:56 +00002617 // Issue loads and stores for the last 1 - 3 bytes.
2618 unsigned Offset = I->getValue() - BytesLeft;
2619 SDOperand DstAddr = Op.getOperand(1);
2620 MVT::ValueType DstVT = DstAddr.getValueType();
2621 SDOperand SrcAddr = Op.getOperand(2);
2622 MVT::ValueType SrcVT = SrcAddr.getValueType();
2623 SDOperand Value;
2624 if (BytesLeft >= 2) {
2625 Value = DAG.getLoad(MVT::i16, Chain,
2626 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
2627 DAG.getConstant(Offset, SrcVT)),
2628 DAG.getSrcValue(NULL));
2629 Chain = Value.getValue(1);
2630 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2631 DAG.getNode(ISD::ADD, DstVT, DstAddr,
2632 DAG.getConstant(Offset, DstVT)),
2633 DAG.getSrcValue(NULL));
2634 BytesLeft -= 2;
2635 Offset += 2;
2636 }
2637
2638 if (BytesLeft == 1) {
2639 Value = DAG.getLoad(MVT::i8, Chain,
2640 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
2641 DAG.getConstant(Offset, SrcVT)),
2642 DAG.getSrcValue(NULL));
2643 Chain = Value.getValue(1);
2644 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2645 DAG.getNode(ISD::ADD, DstVT, DstAddr,
2646 DAG.getConstant(Offset, DstVT)),
2647 DAG.getSrcValue(NULL));
2648 }
2649 }
2650
2651 return Chain;
Evan Chengae986f12006-01-11 22:15:48 +00002652 }
Evan Cheng99470012006-02-25 09:55:19 +00002653
2654 // ConstantPool, GlobalAddress, and ExternalSymbol are lowered as their
2655 // target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
2656 // one of the above mentioned nodes. It has to be wrapped because otherwise
2657 // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2658 // be used to form addressing mode. These wrapped nodes will be selected
2659 // into MOV32ri.
Evan Cheng5588de92006-02-18 00:15:05 +00002660 case ISD::ConstantPool: {
2661 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002662 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2663 DAG.getTargetConstantPool(CP->get(), getPointerTy(),
2664 CP->getAlignment()));
Evan Chengbc047222006-03-22 19:22:18 +00002665 if (Subtarget->isTargetDarwin()) {
Evan Cheng5588de92006-02-18 00:15:05 +00002666 // With PIC, the address is actually $g + Offset.
Evan Cheng73136df2006-02-22 20:19:42 +00002667 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
Evan Cheng5588de92006-02-18 00:15:05 +00002668 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2669 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
2670 }
2671
2672 return Result;
2673 }
Evan Cheng5c59d492005-12-23 07:31:11 +00002674 case ISD::GlobalAddress: {
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002675 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
2676 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2677 DAG.getTargetGlobalAddress(GV, getPointerTy()));
Evan Chengbc047222006-03-22 19:22:18 +00002678 if (Subtarget->isTargetDarwin()) {
Evan Cheng5588de92006-02-18 00:15:05 +00002679 // With PIC, the address is actually $g + Offset.
Evan Cheng73136df2006-02-22 20:19:42 +00002680 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
Evan Cheng1f342c22006-02-23 02:43:52 +00002681 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2682 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
Evan Cheng5588de92006-02-18 00:15:05 +00002683
2684 // For Darwin, external and weak symbols are indirect, so we want to load
Evan Chengaf598d22006-03-13 23:18:16 +00002685 // the value at address GV, not the value of GV itself. This means that
Evan Cheng5588de92006-02-18 00:15:05 +00002686 // the GlobalAddress must be in the base or index register of the address,
2687 // not the GV offset field.
Evan Cheng73136df2006-02-22 20:19:42 +00002688 if (getTargetMachine().getRelocationModel() != Reloc::Static &&
Evan Chengaf598d22006-03-13 23:18:16 +00002689 DarwinGVRequiresExtraLoad(GV))
Evan Cheng5a766802006-02-07 08:38:37 +00002690 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(),
Evan Cheng1f342c22006-02-23 02:43:52 +00002691 Result, DAG.getSrcValue(NULL));
Evan Cheng5a766802006-02-07 08:38:37 +00002692 }
Evan Cheng5588de92006-02-18 00:15:05 +00002693
Evan Chengb94db9e2006-01-12 07:56:47 +00002694 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00002695 }
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002696 case ISD::ExternalSymbol: {
2697 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
2698 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2699 DAG.getTargetExternalSymbol(Sym, getPointerTy()));
Evan Chengbc047222006-03-22 19:22:18 +00002700 if (Subtarget->isTargetDarwin()) {
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002701 // With PIC, the address is actually $g + Offset.
2702 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
2703 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2704 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
2705 }
2706
2707 return Result;
2708 }
Nate Begemane74795c2006-01-25 18:21:52 +00002709 case ISD::VASTART: {
2710 // vastart just stores the address of the VarArgsFrameIndex slot into the
2711 // memory location argument.
2712 // FIXME: Replace MVT::i32 with PointerTy
2713 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
2714 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
2715 Op.getOperand(1), Op.getOperand(2));
2716 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002717 case ISD::RET: {
2718 SDOperand Copy;
2719
2720 switch(Op.getNumOperands()) {
2721 default:
2722 assert(0 && "Do not know how to return this many arguments!");
2723 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00002724 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002725 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
2726 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
2727 case 2: {
2728 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Chris Lattnerc070c622006-04-17 20:32:50 +00002729
2730 if (MVT::isVector(ArgVT)) {
2731 // Integer or FP vector result -> XMM0.
2732 if (DAG.getMachineFunction().liveout_empty())
2733 DAG.getMachineFunction().addLiveOut(X86::XMM0);
2734 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
2735 SDOperand());
2736 } else if (MVT::isInteger(ArgVT)) {
2737 // Integer result -> EAX
2738 if (DAG.getMachineFunction().liveout_empty())
2739 DAG.getMachineFunction().addLiveOut(X86::EAX);
2740
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002741 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EAX, Op.getOperand(1),
2742 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00002743 } else if (!X86ScalarSSE) {
2744 // FP return with fp-stack value.
2745 if (DAG.getMachineFunction().liveout_empty())
2746 DAG.getMachineFunction().addLiveOut(X86::ST0);
2747
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002748 std::vector<MVT::ValueType> Tys;
2749 Tys.push_back(MVT::Other);
2750 Tys.push_back(MVT::Flag);
2751 std::vector<SDOperand> Ops;
2752 Ops.push_back(Op.getOperand(0));
2753 Ops.push_back(Op.getOperand(1));
2754 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
2755 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00002756 // FP return with ScalarSSE (return on fp-stack).
2757 if (DAG.getMachineFunction().liveout_empty())
2758 DAG.getMachineFunction().addLiveOut(X86::ST0);
2759
Evan Chenge1ce4d72006-02-01 00:20:21 +00002760 SDOperand MemLoc;
2761 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00002762 SDOperand Value = Op.getOperand(1);
2763
Evan Chenga24617f2006-02-01 01:19:32 +00002764 if (Value.getOpcode() == ISD::LOAD &&
2765 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00002766 Chain = Value.getOperand(0);
2767 MemLoc = Value.getOperand(1);
2768 } else {
2769 // Spill the value to memory and reload it into top of stack.
2770 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
2771 MachineFunction &MF = DAG.getMachineFunction();
2772 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
2773 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
2774 Chain = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
2775 Value, MemLoc, DAG.getSrcValue(0));
2776 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002777 std::vector<MVT::ValueType> Tys;
2778 Tys.push_back(MVT::f64);
2779 Tys.push_back(MVT::Other);
2780 std::vector<SDOperand> Ops;
2781 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00002782 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002783 Ops.push_back(DAG.getValueType(ArgVT));
2784 Copy = DAG.getNode(X86ISD::FLD, Tys, Ops);
2785 Tys.clear();
2786 Tys.push_back(MVT::Other);
2787 Tys.push_back(MVT::Flag);
2788 Ops.clear();
2789 Ops.push_back(Copy.getValue(1));
2790 Ops.push_back(Copy);
2791 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
2792 }
2793 break;
2794 }
2795 case 3:
Chris Lattnerc070c622006-04-17 20:32:50 +00002796 if (DAG.getMachineFunction().liveout_empty()) {
2797 DAG.getMachineFunction().addLiveOut(X86::EAX);
2798 DAG.getMachineFunction().addLiveOut(X86::EDX);
2799 }
2800
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002801 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EDX, Op.getOperand(2),
2802 SDOperand());
2803 Copy = DAG.getCopyToReg(Copy, X86::EAX,Op.getOperand(1),Copy.getValue(1));
2804 break;
2805 }
2806 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
2807 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
2808 Copy.getValue(1));
2809 }
Evan Chengd5e905d2006-03-21 23:01:21 +00002810 case ISD::SCALAR_TO_VECTOR: {
2811 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Evan Chenge7ee6a52006-03-24 23:15:12 +00002812 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
Evan Chengd5e905d2006-03-21 23:01:21 +00002813 }
Evan Chengd097e672006-03-22 02:53:00 +00002814 case ISD::VECTOR_SHUFFLE: {
2815 SDOperand V1 = Op.getOperand(0);
2816 SDOperand V2 = Op.getOperand(1);
2817 SDOperand PermMask = Op.getOperand(2);
2818 MVT::ValueType VT = Op.getValueType();
Evan Cheng2595a682006-03-24 02:58:06 +00002819 unsigned NumElems = PermMask.getNumOperands();
Evan Chengd097e672006-03-22 02:53:00 +00002820
Evan Cheng5022b342006-04-17 20:43:08 +00002821 if (isSplatMask(PermMask.Val)) {
2822 if (NumElems <= 4) return Op;
2823 // Promote it to a v4i32 splat.
2824 return PromoteSplat(Op, DAG);
2825 }
Evan Chengc995b452006-04-06 23:23:56 +00002826
Evan Cheng7855e4d2006-04-19 20:35:22 +00002827 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2828 ShouldXformToMOVLP(V1.Val, PermMask.Val))
2829 return CommuteVectorShuffle(Op, DAG);
Evan Chengc995b452006-04-06 23:23:56 +00002830
Evan Cheng5d247f82006-04-14 21:59:03 +00002831 if (X86::isMOVSMask(PermMask.Val) ||
2832 X86::isMOVSHDUPMask(PermMask.Val) ||
Evan Cheng7855e4d2006-04-19 20:35:22 +00002833 X86::isMOVSLDUPMask(PermMask.Val) ||
2834 X86::isMOVHLPSMask(PermMask.Val) ||
2835 X86::isMOVHPMask(PermMask.Val) ||
2836 X86::isMOVLPMask(PermMask.Val))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002837 return Op;
2838
Evan Chengacc33642006-03-29 19:02:40 +00002839 if (X86::isUNPCKLMask(PermMask.Val) ||
Evan Chengf3b52c82006-04-05 07:20:06 +00002840 X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Evan Chengacc33642006-03-29 19:02:40 +00002841 X86::isUNPCKHMask(PermMask.Val))
2842 // Leave the VECTOR_SHUFFLE alone. It matches {P}UNPCKL*.
Evan Cheng2cf42322006-04-05 06:09:26 +00002843 return Op;
Evan Chengacc33642006-03-29 19:02:40 +00002844
Evan Cheng7855e4d2006-04-19 20:35:22 +00002845 // Normalize the node to match x86 shuffle ops if needed
2846 if (V2.getOpcode() != ISD::UNDEF)
2847 if (isLowerFromV2UpperFromV1(PermMask)) {
2848 Op = CommuteVectorShuffle(Op, DAG);
2849 V1 = Op.getOperand(0);
2850 V2 = Op.getOperand(1);
2851 PermMask = Op.getOperand(2);
2852 }
2853
Evan Cheng7e2ff112006-03-30 19:54:57 +00002854 // If VT is integer, try PSHUF* first, then SHUFP*.
2855 if (MVT::isInteger(VT)) {
2856 if (X86::isPSHUFDMask(PermMask.Val) ||
2857 X86::isPSHUFHWMask(PermMask.Val) ||
2858 X86::isPSHUFLWMask(PermMask.Val)) {
2859 if (V2.getOpcode() != ISD::UNDEF)
2860 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2861 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
Evan Cheng2cf42322006-04-05 06:09:26 +00002862 return Op;
Evan Cheng7e2ff112006-03-30 19:54:57 +00002863 }
2864
2865 if (X86::isSHUFPMask(PermMask.Val))
Evan Chengc995b452006-04-06 23:23:56 +00002866 return Op;
Evan Cheng59a63552006-04-05 01:47:37 +00002867
2868 // Handle v8i16 shuffle high / low shuffle node pair.
2869 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2870 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2871 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2872 std::vector<SDOperand> MaskVec;
2873 for (unsigned i = 0; i != 4; ++i)
2874 MaskVec.push_back(PermMask.getOperand(i));
2875 for (unsigned i = 4; i != 8; ++i)
2876 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2877 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
2878 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2879 MaskVec.clear();
2880 for (unsigned i = 0; i != 4; ++i)
2881 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2882 for (unsigned i = 4; i != 8; ++i)
2883 MaskVec.push_back(PermMask.getOperand(i));
2884 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
2885 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2886 }
Evan Cheng7e2ff112006-03-30 19:54:57 +00002887 } else {
2888 // Floating point cases in the other order.
2889 if (X86::isSHUFPMask(PermMask.Val))
Evan Chengc995b452006-04-06 23:23:56 +00002890 return Op;
Evan Cheng7e2ff112006-03-30 19:54:57 +00002891 if (X86::isPSHUFDMask(PermMask.Val) ||
2892 X86::isPSHUFHWMask(PermMask.Val) ||
2893 X86::isPSHUFLWMask(PermMask.Val)) {
2894 if (V2.getOpcode() != ISD::UNDEF)
2895 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2896 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
Evan Cheng2cf42322006-04-05 06:09:26 +00002897 return Op;
Evan Cheng7e2ff112006-03-30 19:54:57 +00002898 }
Evan Chengda59b0d2006-03-29 01:30:51 +00002899 }
Evan Chengd097e672006-03-22 02:53:00 +00002900
Evan Chenga3caaee2006-04-19 22:48:17 +00002901 if (NumElems == 4) {
2902 // Break it into (shuffle shuffle_hi, shuffle_lo).
2903 MVT::ValueType MaskVT = PermMask.getValueType();
2904 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
2905 std::map<unsigned, std::pair<int, int> > Locs;
2906 std::vector<SDOperand> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2907 std::vector<SDOperand> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2908 std::vector<SDOperand> *MaskPtr = &LoMask;
2909 unsigned MaskIdx = 0;
2910 unsigned LoIdx = 0;
2911 unsigned HiIdx = NumElems/2;
2912 for (unsigned i = 0; i != NumElems; ++i) {
2913 if (i == NumElems/2) {
2914 MaskPtr = &HiMask;
2915 MaskIdx = 1;
2916 LoIdx = 0;
2917 HiIdx = NumElems/2;
2918 }
2919 SDOperand Elt = PermMask.getOperand(i);
2920 if (Elt.getOpcode() == ISD::UNDEF) {
2921 Locs[i] = std::make_pair(-1, -1);
2922 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2923 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2924 (*MaskPtr)[LoIdx] = Elt;
2925 LoIdx++;
2926 } else {
2927 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2928 (*MaskPtr)[HiIdx] = Elt;
2929 HiIdx++;
2930 }
2931 }
2932
2933 SDOperand LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
2934 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, LoMask));
2935 SDOperand HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
2936 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, HiMask));
2937 std::vector<SDOperand> MaskOps;
2938 for (unsigned i = 0; i != NumElems; ++i) {
2939 if (Locs[i].first == -1) {
2940 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2941 } else {
2942 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2943 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2944 }
2945 }
2946 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
2947 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskOps));
2948 }
2949
Evan Cheng2cf42322006-04-05 06:09:26 +00002950 return SDOperand();
Evan Chengd097e672006-03-22 02:53:00 +00002951 }
Evan Cheng082c8782006-03-24 07:29:27 +00002952 case ISD::BUILD_VECTOR: {
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00002953 // All one's are handled with pcmpeqd.
2954 if (ISD::isBuildVectorAllOnes(Op.Val))
2955 return Op;
2956
Evan Cheng2bc09412006-03-25 09:37:23 +00002957 std::set<SDOperand> Values;
Evan Chenge7ee6a52006-03-24 23:15:12 +00002958 SDOperand Elt0 = Op.getOperand(0);
Evan Cheng2bc09412006-03-25 09:37:23 +00002959 Values.insert(Elt0);
Evan Chenge7ee6a52006-03-24 23:15:12 +00002960 bool Elt0IsZero = (isa<ConstantSDNode>(Elt0) &&
2961 cast<ConstantSDNode>(Elt0)->getValue() == 0) ||
2962 (isa<ConstantFPSDNode>(Elt0) &&
2963 cast<ConstantFPSDNode>(Elt0)->isExactlyValue(0.0));
2964 bool RestAreZero = true;
Evan Cheng082c8782006-03-24 07:29:27 +00002965 unsigned NumElems = Op.getNumOperands();
Evan Chenge7ee6a52006-03-24 23:15:12 +00002966 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng2bc09412006-03-25 09:37:23 +00002967 SDOperand Elt = Op.getOperand(i);
2968 if (ConstantFPSDNode *FPC = dyn_cast<ConstantFPSDNode>(Elt)) {
Evan Cheng082c8782006-03-24 07:29:27 +00002969 if (!FPC->isExactlyValue(+0.0))
Evan Chenge7ee6a52006-03-24 23:15:12 +00002970 RestAreZero = false;
Evan Cheng2bc09412006-03-25 09:37:23 +00002971 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
Evan Cheng082c8782006-03-24 07:29:27 +00002972 if (!C->isNullValue())
Evan Chenge7ee6a52006-03-24 23:15:12 +00002973 RestAreZero = false;
Evan Cheng082c8782006-03-24 07:29:27 +00002974 } else
Evan Chenge7ee6a52006-03-24 23:15:12 +00002975 RestAreZero = false;
Evan Cheng2bc09412006-03-25 09:37:23 +00002976 Values.insert(Elt);
Evan Cheng082c8782006-03-24 07:29:27 +00002977 }
2978
Evan Chenge7ee6a52006-03-24 23:15:12 +00002979 if (RestAreZero) {
2980 if (Elt0IsZero) return Op;
2981
2982 // Zero extend a scalar to a vector.
2983 return DAG.getNode(X86ISD::ZEXT_S2VEC, Op.getValueType(), Elt0);
2984 }
2985
Evan Cheng2bc09412006-03-25 09:37:23 +00002986 if (Values.size() > 2) {
2987 // Expand into a number of unpckl*.
2988 // e.g. for v4f32
2989 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2990 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2991 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2992 MVT::ValueType VT = Op.getValueType();
Evan Cheng5022b342006-04-17 20:43:08 +00002993 SDOperand PermMask = getUnpacklMask(NumElems, DAG);
Evan Cheng2bc09412006-03-25 09:37:23 +00002994 std::vector<SDOperand> V(NumElems);
2995 for (unsigned i = 0; i < NumElems; ++i)
2996 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2997 NumElems >>= 1;
2998 while (NumElems != 0) {
2999 for (unsigned i = 0; i < NumElems; ++i)
Evan Cheng5df75882006-03-28 00:39:58 +00003000 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3001 PermMask);
Evan Cheng2bc09412006-03-25 09:37:23 +00003002 NumElems >>= 1;
3003 }
3004 return V[0];
3005 }
3006
Evan Cheng082c8782006-03-24 07:29:27 +00003007 return SDOperand();
3008 }
Evan Chengcbffa462006-03-31 19:22:53 +00003009 case ISD::EXTRACT_VECTOR_ELT: {
Evan Chengebf10062006-04-03 20:53:28 +00003010 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3011 return SDOperand();
3012
Evan Chengcbffa462006-03-31 19:22:53 +00003013 MVT::ValueType VT = Op.getValueType();
Evan Cheng92232302006-04-12 21:21:57 +00003014 // TODO: handle v16i8.
Evan Chengcbffa462006-03-31 19:22:53 +00003015 if (MVT::getSizeInBits(VT) == 16) {
Evan Chengebf10062006-04-03 20:53:28 +00003016 // Transform it so it match pextrw which produces a 32-bit result.
Evan Chengcbffa462006-03-31 19:22:53 +00003017 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3018 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3019 Op.getOperand(0), Op.getOperand(1));
3020 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3021 DAG.getValueType(VT));
3022 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Chengebf10062006-04-03 20:53:28 +00003023 } else if (MVT::getSizeInBits(VT) == 32) {
3024 SDOperand Vec = Op.getOperand(0);
3025 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3026 if (Idx == 0)
3027 return Op;
3028
3029 // TODO: if Idex == 2, we can use unpckhps
3030 // SHUFPS the element to the lowest double word, then movss.
3031 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3032 SDOperand IdxNode = DAG.getConstant((Idx < 2) ? Idx : Idx+4,
3033 MVT::getVectorBaseType(MaskVT));
3034 std::vector<SDOperand> IdxVec;
3035 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3036 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3037 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3038 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3039 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, IdxVec);
3040 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3041 Vec, Vec, Mask);
3042 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
3043 DAG.getConstant(0, MVT::i32));
3044 } else if (MVT::getSizeInBits(VT) == 64) {
3045 SDOperand Vec = Op.getOperand(0);
3046 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3047 if (Idx == 0)
3048 return Op;
3049
3050 // UNPCKHPD the element to the lowest double word, then movsd.
Evan Chengb64827e2006-04-03 22:30:54 +00003051 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3052 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Evan Chengebf10062006-04-03 20:53:28 +00003053 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3054 std::vector<SDOperand> IdxVec;
3055 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3056 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3057 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, IdxVec);
3058 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3059 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3060 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
3061 DAG.getConstant(0, MVT::i32));
Evan Chengcbffa462006-03-31 19:22:53 +00003062 }
3063
3064 return SDOperand();
3065 }
3066 case ISD::INSERT_VECTOR_ELT: {
3067 // Transform it so it match pinsrw which expects a 16-bit value in a R32
3068 // as its second argument.
3069 MVT::ValueType VT = Op.getValueType();
3070 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
Evan Cheng6e5e2052006-04-17 22:04:06 +00003071 SDOperand N0 = Op.getOperand(0);
3072 SDOperand N1 = Op.getOperand(1);
3073 SDOperand N2 = Op.getOperand(2);
Evan Chengcbffa462006-03-31 19:22:53 +00003074 if (MVT::getSizeInBits(BaseVT) == 16) {
Evan Chengcbffa462006-03-31 19:22:53 +00003075 if (N1.getValueType() != MVT::i32)
3076 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3077 if (N2.getValueType() != MVT::i32)
3078 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
Evan Cheng6e5e2052006-04-17 22:04:06 +00003079 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3080 } else if (MVT::getSizeInBits(BaseVT) == 32) {
Evan Cheng6e5e2052006-04-17 22:04:06 +00003081 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
Evan Cheng54212062006-04-17 22:45:49 +00003082 if (Idx == 0) {
3083 // Use a movss.
3084 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3085 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3086 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3087 std::vector<SDOperand> MaskVec;
3088 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3089 for (unsigned i = 1; i <= 3; ++i)
3090 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3091 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
3092 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec));
3093 } else {
3094 // Use two pinsrw instructions to insert a 32 bit value.
3095 Idx <<= 1;
3096 if (MVT::isFloatingPoint(N1.getValueType())) {
3097 if (N1.getOpcode() == ISD::LOAD) {
3098 // Just load directly from f32mem to R32.
3099 N1 = DAG.getLoad(MVT::i32, N1.getOperand(0), N1.getOperand(1),
3100 N1.getOperand(2));
3101 } else {
3102 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3103 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3104 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
3105 DAG.getConstant(0, MVT::i32));
3106 }
Evan Cheng6e5e2052006-04-17 22:04:06 +00003107 }
Evan Cheng54212062006-04-17 22:45:49 +00003108 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3109 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
3110 DAG.getConstant(Idx, MVT::i32));
3111 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3112 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
3113 DAG.getConstant(Idx+1, MVT::i32));
3114 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
Evan Cheng6e5e2052006-04-17 22:04:06 +00003115 }
Evan Chengcbffa462006-03-31 19:22:53 +00003116 }
3117
3118 return SDOperand();
3119 }
Evan Cheng78038292006-04-05 23:38:46 +00003120 case ISD::INTRINSIC_WO_CHAIN: {
3121 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
3122 switch (IntNo) {
3123 default: return SDOperand(); // Don't custom lower most intrinsics.
3124 // Comparison intrinsics.
3125 case Intrinsic::x86_sse_comieq_ss:
3126 case Intrinsic::x86_sse_comilt_ss:
3127 case Intrinsic::x86_sse_comile_ss:
3128 case Intrinsic::x86_sse_comigt_ss:
3129 case Intrinsic::x86_sse_comige_ss:
3130 case Intrinsic::x86_sse_comineq_ss:
3131 case Intrinsic::x86_sse_ucomieq_ss:
3132 case Intrinsic::x86_sse_ucomilt_ss:
3133 case Intrinsic::x86_sse_ucomile_ss:
3134 case Intrinsic::x86_sse_ucomigt_ss:
3135 case Intrinsic::x86_sse_ucomige_ss:
3136 case Intrinsic::x86_sse_ucomineq_ss:
3137 case Intrinsic::x86_sse2_comieq_sd:
3138 case Intrinsic::x86_sse2_comilt_sd:
3139 case Intrinsic::x86_sse2_comile_sd:
3140 case Intrinsic::x86_sse2_comigt_sd:
3141 case Intrinsic::x86_sse2_comige_sd:
3142 case Intrinsic::x86_sse2_comineq_sd:
3143 case Intrinsic::x86_sse2_ucomieq_sd:
3144 case Intrinsic::x86_sse2_ucomilt_sd:
3145 case Intrinsic::x86_sse2_ucomile_sd:
3146 case Intrinsic::x86_sse2_ucomigt_sd:
3147 case Intrinsic::x86_sse2_ucomige_sd:
3148 case Intrinsic::x86_sse2_ucomineq_sd: {
Evan Chengc995b452006-04-06 23:23:56 +00003149 unsigned Opc = 0;
3150 ISD::CondCode CC = ISD::SETCC_INVALID;
Evan Cheng78038292006-04-05 23:38:46 +00003151 switch (IntNo) {
3152 default: break;
3153 case Intrinsic::x86_sse_comieq_ss:
3154 case Intrinsic::x86_sse2_comieq_sd:
3155 Opc = X86ISD::COMI;
3156 CC = ISD::SETEQ;
3157 break;
3158 case Intrinsic::x86_sse_comilt_ss:
3159 case Intrinsic::x86_sse2_comilt_sd:
3160 Opc = X86ISD::COMI;
3161 CC = ISD::SETLT;
3162 break;
3163 case Intrinsic::x86_sse_comile_ss:
3164 case Intrinsic::x86_sse2_comile_sd:
3165 Opc = X86ISD::COMI;
3166 CC = ISD::SETLE;
3167 break;
3168 case Intrinsic::x86_sse_comigt_ss:
3169 case Intrinsic::x86_sse2_comigt_sd:
3170 Opc = X86ISD::COMI;
3171 CC = ISD::SETGT;
3172 break;
3173 case Intrinsic::x86_sse_comige_ss:
3174 case Intrinsic::x86_sse2_comige_sd:
3175 Opc = X86ISD::COMI;
3176 CC = ISD::SETGE;
3177 break;
3178 case Intrinsic::x86_sse_comineq_ss:
3179 case Intrinsic::x86_sse2_comineq_sd:
3180 Opc = X86ISD::COMI;
3181 CC = ISD::SETNE;
3182 break;
3183 case Intrinsic::x86_sse_ucomieq_ss:
3184 case Intrinsic::x86_sse2_ucomieq_sd:
3185 Opc = X86ISD::UCOMI;
3186 CC = ISD::SETEQ;
3187 break;
3188 case Intrinsic::x86_sse_ucomilt_ss:
3189 case Intrinsic::x86_sse2_ucomilt_sd:
3190 Opc = X86ISD::UCOMI;
3191 CC = ISD::SETLT;
3192 break;
3193 case Intrinsic::x86_sse_ucomile_ss:
3194 case Intrinsic::x86_sse2_ucomile_sd:
3195 Opc = X86ISD::UCOMI;
3196 CC = ISD::SETLE;
3197 break;
3198 case Intrinsic::x86_sse_ucomigt_ss:
3199 case Intrinsic::x86_sse2_ucomigt_sd:
3200 Opc = X86ISD::UCOMI;
3201 CC = ISD::SETGT;
3202 break;
3203 case Intrinsic::x86_sse_ucomige_ss:
3204 case Intrinsic::x86_sse2_ucomige_sd:
3205 Opc = X86ISD::UCOMI;
3206 CC = ISD::SETGE;
3207 break;
3208 case Intrinsic::x86_sse_ucomineq_ss:
3209 case Intrinsic::x86_sse2_ucomineq_sd:
3210 Opc = X86ISD::UCOMI;
3211 CC = ISD::SETNE;
3212 break;
3213 }
3214 bool Flip;
3215 unsigned X86CC;
3216 translateX86CC(CC, true, X86CC, Flip);
3217 SDOperand Cond = DAG.getNode(Opc, MVT::Flag, Op.getOperand(Flip?2:1),
3218 Op.getOperand(Flip?1:2));
3219 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
3220 DAG.getConstant(X86CC, MVT::i8), Cond);
3221 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
3222 }
3223 }
3224 }
Evan Cheng5c59d492005-12-23 07:31:11 +00003225 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003226}
Evan Cheng6af02632005-12-20 06:22:03 +00003227
3228const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
3229 switch (Opcode) {
3230 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00003231 case X86ISD::SHLD: return "X86ISD::SHLD";
3232 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00003233 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng72d5c252006-01-31 22:28:30 +00003234 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng6305e502006-01-12 22:54:21 +00003235 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00003236 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00003237 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
3238 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
3239 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00003240 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00003241 case X86ISD::FST: return "X86ISD::FST";
3242 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00003243 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00003244 case X86ISD::CALL: return "X86ISD::CALL";
3245 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
3246 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
3247 case X86ISD::CMP: return "X86ISD::CMP";
3248 case X86ISD::TEST: return "X86ISD::TEST";
Evan Cheng78038292006-04-05 23:38:46 +00003249 case X86ISD::COMI: return "X86ISD::COMI";
3250 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00003251 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00003252 case X86ISD::CMOV: return "X86ISD::CMOV";
3253 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00003254 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00003255 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
3256 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00003257 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5588de92006-02-18 00:15:05 +00003258 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00003259 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00003260 case X86ISD::S2VEC: return "X86ISD::S2VEC";
3261 case X86ISD::ZEXT_S2VEC: return "X86ISD::ZEXT_S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00003262 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00003263 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng6af02632005-12-20 06:22:03 +00003264 }
3265}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003266
Nate Begeman8a77efe2006-02-16 21:11:51 +00003267void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3268 uint64_t Mask,
3269 uint64_t &KnownZero,
3270 uint64_t &KnownOne,
3271 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003272 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00003273 assert((Opc >= ISD::BUILTIN_OP_END ||
3274 Opc == ISD::INTRINSIC_WO_CHAIN ||
3275 Opc == ISD::INTRINSIC_W_CHAIN ||
3276 Opc == ISD::INTRINSIC_VOID) &&
3277 "Should use MaskedValueIsZero if you don't know whether Op"
3278 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003279
Evan Cheng6d196db2006-04-05 06:11:20 +00003280 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003281 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00003282 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00003283 case X86ISD::SETCC:
3284 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
3285 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003286 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003287}
Chris Lattnerc642aa52006-01-31 19:43:35 +00003288
3289std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00003290getRegClassForInlineAsmConstraint(const std::string &Constraint,
3291 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00003292 if (Constraint.size() == 1) {
3293 // FIXME: not handling fp-stack yet!
3294 // FIXME: not handling MMX registers yet ('y' constraint).
3295 switch (Constraint[0]) { // GCC X86 Constraint Letters
3296 default: break; // Unknown constriant letter
3297 case 'r': // GENERAL_REGS
3298 case 'R': // LEGACY_REGS
3299 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX,
3300 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
3301 case 'l': // INDEX_REGS
3302 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX,
3303 X86::ESI, X86::EDI, X86::EBP, 0);
3304 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
3305 case 'Q': // Q_REGS
3306 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX, 0);
3307 case 'x': // SSE_REGS if SSE1 allowed
3308 if (Subtarget->hasSSE1())
3309 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
3310 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
3311 0);
3312 return std::vector<unsigned>();
3313 case 'Y': // SSE_REGS if SSE2 allowed
3314 if (Subtarget->hasSSE2())
3315 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
3316 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
3317 0);
3318 return std::vector<unsigned>();
3319 }
3320 }
3321
Chris Lattner7ad77df2006-02-22 00:56:39 +00003322 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00003323}
Evan Chengaf598d22006-03-13 23:18:16 +00003324
3325/// isLegalAddressImmediate - Return true if the integer value or
3326/// GlobalValue can be used as the offset of the target addressing mode.
3327bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
3328 // X86 allows a sign-extended 32-bit immediate field.
3329 return (V > -(1LL << 32) && V < (1LL << 32)-1);
3330}
3331
3332bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Chengbc047222006-03-22 19:22:18 +00003333 if (Subtarget->isTargetDarwin()) {
Evan Chengaf598d22006-03-13 23:18:16 +00003334 Reloc::Model RModel = getTargetMachine().getRelocationModel();
3335 if (RModel == Reloc::Static)
3336 return true;
3337 else if (RModel == Reloc::DynamicNoPIC)
Evan Chengf75555f2006-03-16 22:02:48 +00003338 return !DarwinGVRequiresExtraLoad(GV);
Evan Chengaf598d22006-03-13 23:18:16 +00003339 else
3340 return false;
3341 } else
3342 return true;
3343}
Evan Cheng68ad48b2006-03-22 18:59:22 +00003344
3345/// isShuffleMaskLegal - Targets can use this to indicate that they only
3346/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3347/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3348/// are assumed to be legal.
Evan Cheng021bb7c2006-03-22 22:07:06 +00003349bool
3350X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
3351 // Only do shuffles on 128-bit vector types for now.
3352 if (MVT::getSizeInBits(VT) == 64) return false;
Evan Chenga3caaee2006-04-19 22:48:17 +00003353 return (Mask.Val->getNumOperands() <= 4 ||
Evan Cheng5022b342006-04-17 20:43:08 +00003354 isSplatMask(Mask.Val) ||
Evan Cheng59a63552006-04-05 01:47:37 +00003355 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
Evan Cheng21e54762006-03-28 08:27:15 +00003356 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengf3b52c82006-04-05 07:20:06 +00003357 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Jim Laskey457e54e2006-03-28 10:17:11 +00003358 X86::isUNPCKHMask(Mask.Val));
Evan Cheng68ad48b2006-03-22 18:59:22 +00003359}