blob: b6f10e61079432049821a5941e38839c5f0e0962 [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/PPCMCTargetDesc.h"
Ulrich Weigand96e65782013-06-20 16:23:52 +000011#include "MCTargetDesc/PPCMCExpr.h"
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +000012#include "PPCTargetStreamer.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000013#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000014#include "llvm/ADT/SmallString.h"
15#include "llvm/ADT/SmallVector.h"
16#include "llvm/ADT/StringSwitch.h"
17#include "llvm/ADT/Twine.h"
Ulrich Weigandbb686102014-07-20 23:06:03 +000018#include "llvm/MC/MCContext.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCParser/MCAsmLexer.h"
23#include "llvm/MC/MCParser/MCAsmParser.h"
24#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
25#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCStreamer.h"
27#include "llvm/MC/MCSubtargetInfo.h"
28#include "llvm/MC/MCTargetAsmParser.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000029#include "llvm/Support/SourceMgr.h"
30#include "llvm/Support/TargetRegistry.h"
31#include "llvm/Support/raw_ostream.h"
32
33using namespace llvm;
34
Craig Topperf7df7222014-12-18 05:02:14 +000035static const MCPhysReg RRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000036 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
37 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
38 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
39 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
40 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
41 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
42 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
43 PPC::R28, PPC::R29, PPC::R30, PPC::R31
44};
Craig Topperf7df7222014-12-18 05:02:14 +000045static const MCPhysReg RRegsNoR0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000046 PPC::ZERO,
47 PPC::R1, PPC::R2, PPC::R3,
48 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
49 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
50 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
51 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
52 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
53 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
54 PPC::R28, PPC::R29, PPC::R30, PPC::R31
55};
Craig Topperf7df7222014-12-18 05:02:14 +000056static const MCPhysReg XRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000057 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
58 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
59 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
60 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
61 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
62 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
63 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
64 PPC::X28, PPC::X29, PPC::X30, PPC::X31
65};
Craig Topperf7df7222014-12-18 05:02:14 +000066static const MCPhysReg XRegsNoX0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000067 PPC::ZERO8,
68 PPC::X1, PPC::X2, PPC::X3,
69 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
70 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
71 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
72 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
73 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
74 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
75 PPC::X28, PPC::X29, PPC::X30, PPC::X31
76};
Craig Topperf7df7222014-12-18 05:02:14 +000077static const MCPhysReg FRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000078 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
79 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
80 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
81 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
82 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
83 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
84 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
85 PPC::F28, PPC::F29, PPC::F30, PPC::F31
86};
Craig Topperf7df7222014-12-18 05:02:14 +000087static const MCPhysReg VRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000088 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
89 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
90 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
91 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
92 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
93 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
94 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
95 PPC::V28, PPC::V29, PPC::V30, PPC::V31
96};
Craig Topperf7df7222014-12-18 05:02:14 +000097static const MCPhysReg VSRegs[64] = {
Hal Finkel27774d92014-03-13 07:58:58 +000098 PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
99 PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
100 PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
101 PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
102 PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
103 PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
104 PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
105 PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
106
107 PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3,
108 PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7,
109 PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11,
110 PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
111 PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
112 PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
113 PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
114 PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
115};
Craig Topperf7df7222014-12-18 05:02:14 +0000116static const MCPhysReg VSFRegs[64] = {
Hal Finkel19be5062014-03-29 05:29:01 +0000117 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
118 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
119 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
120 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
121 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
122 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
123 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
124 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
125
126 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
127 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
128 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
129 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
130 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
131 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
132 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
133 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
134};
Hal Finkelc93a9a22015-02-25 01:06:45 +0000135static unsigned QFRegs[32] = {
136 PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3,
137 PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
138 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11,
139 PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15,
140 PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19,
141 PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23,
142 PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27,
143 PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31
144};
Craig Topperf7df7222014-12-18 05:02:14 +0000145static const MCPhysReg CRBITRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000146 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
147 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
148 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
149 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
150 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
151 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
152 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
153 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
154};
Craig Topperf7df7222014-12-18 05:02:14 +0000155static const MCPhysReg CRRegs[8] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000156 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
157 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
158};
159
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000160// Evaluate an expression containing condition register
161// or condition register field symbols. Returns positive
162// value on success, or -1 on error.
163static int64_t
164EvaluateCRExpr(const MCExpr *E) {
165 switch (E->getKind()) {
166 case MCExpr::Target:
167 return -1;
168
169 case MCExpr::Constant: {
170 int64_t Res = cast<MCConstantExpr>(E)->getValue();
171 return Res < 0 ? -1 : Res;
172 }
173
174 case MCExpr::SymbolRef: {
175 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
176 StringRef Name = SRE->getSymbol().getName();
177
178 if (Name == "lt") return 0;
179 if (Name == "gt") return 1;
180 if (Name == "eq") return 2;
181 if (Name == "so") return 3;
182 if (Name == "un") return 3;
183
184 if (Name == "cr0") return 0;
185 if (Name == "cr1") return 1;
186 if (Name == "cr2") return 2;
187 if (Name == "cr3") return 3;
188 if (Name == "cr4") return 4;
189 if (Name == "cr5") return 5;
190 if (Name == "cr6") return 6;
191 if (Name == "cr7") return 7;
192
193 return -1;
194 }
195
196 case MCExpr::Unary:
197 return -1;
198
199 case MCExpr::Binary: {
200 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
201 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
202 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
203 int64_t Res;
204
205 if (LHSVal < 0 || RHSVal < 0)
206 return -1;
207
208 switch (BE->getOpcode()) {
209 default: return -1;
210 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
211 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
212 }
213
214 return Res < 0 ? -1 : Res;
215 }
216 }
217
218 llvm_unreachable("Invalid expression kind!");
219}
220
Craig Topperf7df7222014-12-18 05:02:14 +0000221namespace {
222
Ulrich Weigand640192d2013-05-03 19:49:39 +0000223struct PPCOperand;
224
225class PPCAsmParser : public MCTargetAsmParser {
226 MCSubtargetInfo &STI;
Hal Finkel0096dbd2013-09-12 14:40:06 +0000227 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000228 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000229 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000230
Rafael Espindola961d4692014-11-11 05:18:41 +0000231 void Warning(SMLoc L, const Twine &Msg) { getParser().Warning(L, Msg); }
232 bool Error(SMLoc L, const Twine &Msg) { return getParser().Error(L, Msg); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000233
234 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000235 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000236
237 bool MatchRegisterName(const AsmToken &Tok,
238 unsigned &RegNo, int64_t &IntVal);
239
Craig Topper0d3fa922014-04-29 07:57:37 +0000240 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000241
Ulrich Weigand96e65782013-06-20 16:23:52 +0000242 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
243 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000244 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000245 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000246 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000247
David Blaikie960ea3f2014-06-08 16:18:35 +0000248 bool ParseOperand(OperandVector &Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000249
250 bool ParseDirectiveWord(unsigned Size, SMLoc L);
251 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000252 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000253 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand0daa5162014-07-20 22:56:57 +0000254 bool ParseDirectiveAbiVersion(SMLoc L);
Ulrich Weigandbb686102014-07-20 23:06:03 +0000255 bool ParseDirectiveLocalEntry(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000256
257 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000258 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000259 uint64_t &ErrorInfo,
Craig Topper0d3fa922014-04-29 07:57:37 +0000260 bool MatchingInlineAsm) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000261
David Blaikie960ea3f2014-06-08 16:18:35 +0000262 void ProcessInstruction(MCInst &Inst, const OperandVector &Ops);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000263
Ulrich Weigand640192d2013-05-03 19:49:39 +0000264 /// @name Auto-generated Match Functions
265 /// {
266
267#define GET_ASSEMBLER_HEADER
268#include "PPCGenAsmMatcher.inc"
269
270 /// }
271
272
273public:
David Blaikie9f380a32015-03-16 18:06:57 +0000274 PPCAsmParser(MCSubtargetInfo &STI, MCAsmParser &, const MCInstrInfo &MII,
275 const MCTargetOptions &Options)
276 : MCTargetAsmParser(), STI(STI), MII(MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000277 // Check for 64-bit vs. 32-bit pointer mode.
278 Triple TheTriple(STI.getTargetTriple());
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000279 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
280 TheTriple.getArch() == Triple::ppc64le);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000281 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000282 // Initialize the set of available features.
283 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
284 }
285
David Blaikie960ea3f2014-06-08 16:18:35 +0000286 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
287 SMLoc NameLoc, OperandVector &Operands) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000288
Craig Topper0d3fa922014-04-29 07:57:37 +0000289 bool ParseDirective(AsmToken DirectiveID) override;
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000290
David Blaikie960ea3f2014-06-08 16:18:35 +0000291 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topper0d3fa922014-04-29 07:57:37 +0000292 unsigned Kind) override;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000293
Craig Topper0d3fa922014-04-29 07:57:37 +0000294 const MCExpr *applyModifierToExpr(const MCExpr *E,
295 MCSymbolRefExpr::VariantKind,
296 MCContext &Ctx) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000297};
298
299/// PPCOperand - Instances of this class represent a parsed PowerPC machine
300/// instruction.
301struct PPCOperand : public MCParsedAsmOperand {
302 enum KindTy {
303 Token,
304 Immediate,
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000305 ContextImmediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000306 Expression,
307 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000308 } Kind;
309
310 SMLoc StartLoc, EndLoc;
311 bool IsPPC64;
312
313 struct TokOp {
314 const char *Data;
315 unsigned Length;
316 };
317
318 struct ImmOp {
319 int64_t Val;
320 };
321
322 struct ExprOp {
323 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000324 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000325 };
326
Ulrich Weigand5b427592013-07-05 12:22:36 +0000327 struct TLSRegOp {
328 const MCSymbolRefExpr *Sym;
329 };
330
Ulrich Weigand640192d2013-05-03 19:49:39 +0000331 union {
332 struct TokOp Tok;
333 struct ImmOp Imm;
334 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000335 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000336 };
337
338 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
339public:
340 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
341 Kind = o.Kind;
342 StartLoc = o.StartLoc;
343 EndLoc = o.EndLoc;
344 IsPPC64 = o.IsPPC64;
345 switch (Kind) {
346 case Token:
347 Tok = o.Tok;
348 break;
349 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000350 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000351 Imm = o.Imm;
352 break;
353 case Expression:
354 Expr = o.Expr;
355 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000356 case TLSRegister:
357 TLSReg = o.TLSReg;
358 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000359 }
360 }
361
362 /// getStartLoc - Get the location of the first token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000363 SMLoc getStartLoc() const override { return StartLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000364
365 /// getEndLoc - Get the location of the last token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000366 SMLoc getEndLoc() const override { return EndLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000367
368 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
369 bool isPPC64() const { return IsPPC64; }
370
371 int64_t getImm() const {
372 assert(Kind == Immediate && "Invalid access!");
373 return Imm.Val;
374 }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000375 int64_t getImmS16Context() const {
376 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
377 if (Kind == Immediate)
378 return Imm.Val;
379 return static_cast<int16_t>(Imm.Val);
380 }
381 int64_t getImmU16Context() const {
382 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
383 return Imm.Val;
384 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000385
386 const MCExpr *getExpr() const {
387 assert(Kind == Expression && "Invalid access!");
388 return Expr.Val;
389 }
390
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000391 int64_t getExprCRVal() const {
392 assert(Kind == Expression && "Invalid access!");
393 return Expr.CRVal;
394 }
395
Ulrich Weigand5b427592013-07-05 12:22:36 +0000396 const MCExpr *getTLSReg() const {
397 assert(Kind == TLSRegister && "Invalid access!");
398 return TLSReg.Sym;
399 }
400
Craig Topper0d3fa922014-04-29 07:57:37 +0000401 unsigned getReg() const override {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000402 assert(isRegNumber() && "Invalid access!");
403 return (unsigned) Imm.Val;
404 }
405
Hal Finkel27774d92014-03-13 07:58:58 +0000406 unsigned getVSReg() const {
407 assert(isVSRegNumber() && "Invalid access!");
408 return (unsigned) Imm.Val;
409 }
410
Ulrich Weigand640192d2013-05-03 19:49:39 +0000411 unsigned getCCReg() const {
412 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000413 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
414 }
415
416 unsigned getCRBit() const {
417 assert(isCRBitNumber() && "Invalid access!");
418 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000419 }
420
421 unsigned getCRBitMask() const {
422 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000423 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000424 }
425
Craig Topper0d3fa922014-04-29 07:57:37 +0000426 bool isToken() const override { return Kind == Token; }
427 bool isImm() const override { return Kind == Immediate || Kind == Expression; }
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000428 bool isU1Imm() const { return Kind == Immediate && isUInt<1>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000429 bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
Kit Barton535e69d2015-03-25 19:36:23 +0000430 bool isU3Imm() const { return Kind == Immediate && isUInt<3>(getImm()); }
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000431 bool isU4Imm() const { return Kind == Immediate && isUInt<4>(getImm()); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000432 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
433 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
434 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000435 bool isU6ImmX2() const { return Kind == Immediate &&
436 isUInt<6>(getImm()) &&
437 (getImm() & 1) == 0; }
438 bool isU7ImmX4() const { return Kind == Immediate &&
439 isUInt<7>(getImm()) &&
440 (getImm() & 3) == 0; }
441 bool isU8ImmX8() const { return Kind == Immediate &&
442 isUInt<8>(getImm()) &&
443 (getImm() & 7) == 0; }
Hal Finkelc93a9a22015-02-25 01:06:45 +0000444 bool isU12Imm() const { return Kind == Immediate && isUInt<12>(getImm()); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000445 bool isU16Imm() const {
446 switch (Kind) {
447 case Expression:
448 return true;
449 case Immediate:
450 case ContextImmediate:
451 return isUInt<16>(getImmU16Context());
452 default:
453 return false;
454 }
455 }
456 bool isS16Imm() const {
457 switch (Kind) {
458 case Expression:
459 return true;
460 case Immediate:
461 case ContextImmediate:
462 return isInt<16>(getImmS16Context());
463 default:
464 return false;
465 }
466 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000467 bool isS16ImmX4() const { return Kind == Expression ||
468 (Kind == Immediate && isInt<16>(getImm()) &&
469 (getImm() & 3) == 0); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000470 bool isS17Imm() const {
471 switch (Kind) {
472 case Expression:
473 return true;
474 case Immediate:
475 case ContextImmediate:
476 return isInt<17>(getImmS16Context());
477 default:
478 return false;
479 }
480 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000481 bool isTLSReg() const { return Kind == TLSRegister; }
Joerg Sonnenbergereb9d13f2014-08-08 20:57:58 +0000482 bool isDirectBr() const {
483 if (Kind == Expression)
484 return true;
485 if (Kind != Immediate)
486 return false;
487 // Operand must be 64-bit aligned, signed 27-bit immediate.
488 if ((getImm() & 3) != 0)
489 return false;
490 if (isInt<26>(getImm()))
491 return true;
492 if (!IsPPC64) {
493 // In 32-bit mode, large 32-bit quantities wrap around.
494 if (isUInt<32>(getImm()) && isInt<26>(static_cast<int32_t>(getImm())))
495 return true;
496 }
497 return false;
498 }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000499 bool isCondBr() const { return Kind == Expression ||
500 (Kind == Immediate && isInt<16>(getImm()) &&
501 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000502 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000503 bool isVSRegNumber() const { return Kind == Immediate && isUInt<6>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000504 bool isCCRegNumber() const { return (Kind == Expression
505 && isUInt<3>(getExprCRVal())) ||
506 (Kind == Immediate
507 && isUInt<3>(getImm())); }
508 bool isCRBitNumber() const { return (Kind == Expression
509 && isUInt<5>(getExprCRVal())) ||
510 (Kind == Immediate
511 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000512 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
513 isPowerOf2_32(getImm()); }
Craig Topper0d3fa922014-04-29 07:57:37 +0000514 bool isMem() const override { return false; }
515 bool isReg() const override { return false; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000516
517 void addRegOperands(MCInst &Inst, unsigned N) const {
518 llvm_unreachable("addRegOperands");
519 }
520
521 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
522 assert(N == 1 && "Invalid number of operands!");
523 Inst.addOperand(MCOperand::CreateReg(RRegs[getReg()]));
524 }
525
526 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
527 assert(N == 1 && "Invalid number of operands!");
528 Inst.addOperand(MCOperand::CreateReg(RRegsNoR0[getReg()]));
529 }
530
531 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
532 assert(N == 1 && "Invalid number of operands!");
533 Inst.addOperand(MCOperand::CreateReg(XRegs[getReg()]));
534 }
535
536 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
537 assert(N == 1 && "Invalid number of operands!");
538 Inst.addOperand(MCOperand::CreateReg(XRegsNoX0[getReg()]));
539 }
540
541 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
542 if (isPPC64())
543 addRegG8RCOperands(Inst, N);
544 else
545 addRegGPRCOperands(Inst, N);
546 }
547
548 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
549 if (isPPC64())
550 addRegG8RCNoX0Operands(Inst, N);
551 else
552 addRegGPRCNoR0Operands(Inst, N);
553 }
554
555 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
556 assert(N == 1 && "Invalid number of operands!");
557 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
558 }
559
560 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
561 assert(N == 1 && "Invalid number of operands!");
562 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
563 }
564
565 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
566 assert(N == 1 && "Invalid number of operands!");
567 Inst.addOperand(MCOperand::CreateReg(VRegs[getReg()]));
568 }
569
Hal Finkel27774d92014-03-13 07:58:58 +0000570 void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
571 assert(N == 1 && "Invalid number of operands!");
572 Inst.addOperand(MCOperand::CreateReg(VSRegs[getVSReg()]));
573 }
574
Hal Finkel19be5062014-03-29 05:29:01 +0000575 void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
576 assert(N == 1 && "Invalid number of operands!");
577 Inst.addOperand(MCOperand::CreateReg(VSFRegs[getVSReg()]));
578 }
579
Hal Finkelc93a9a22015-02-25 01:06:45 +0000580 void addRegQFRCOperands(MCInst &Inst, unsigned N) const {
581 assert(N == 1 && "Invalid number of operands!");
582 Inst.addOperand(MCOperand::CreateReg(QFRegs[getReg()]));
583 }
584
585 void addRegQSRCOperands(MCInst &Inst, unsigned N) const {
586 assert(N == 1 && "Invalid number of operands!");
587 Inst.addOperand(MCOperand::CreateReg(QFRegs[getReg()]));
588 }
589
590 void addRegQBRCOperands(MCInst &Inst, unsigned N) const {
591 assert(N == 1 && "Invalid number of operands!");
592 Inst.addOperand(MCOperand::CreateReg(QFRegs[getReg()]));
593 }
594
Ulrich Weigand640192d2013-05-03 19:49:39 +0000595 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
596 assert(N == 1 && "Invalid number of operands!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000597 Inst.addOperand(MCOperand::CreateReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000598 }
599
600 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
601 assert(N == 1 && "Invalid number of operands!");
602 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCCReg()]));
603 }
604
605 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
606 assert(N == 1 && "Invalid number of operands!");
607 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCRBitMask()]));
608 }
609
610 void addImmOperands(MCInst &Inst, unsigned N) const {
611 assert(N == 1 && "Invalid number of operands!");
612 if (Kind == Immediate)
613 Inst.addOperand(MCOperand::CreateImm(getImm()));
614 else
615 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
616 }
617
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000618 void addS16ImmOperands(MCInst &Inst, unsigned N) const {
619 assert(N == 1 && "Invalid number of operands!");
620 switch (Kind) {
621 case Immediate:
622 Inst.addOperand(MCOperand::CreateImm(getImm()));
623 break;
624 case ContextImmediate:
625 Inst.addOperand(MCOperand::CreateImm(getImmS16Context()));
626 break;
627 default:
628 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
629 break;
630 }
631 }
632
633 void addU16ImmOperands(MCInst &Inst, unsigned N) const {
634 assert(N == 1 && "Invalid number of operands!");
635 switch (Kind) {
636 case Immediate:
637 Inst.addOperand(MCOperand::CreateImm(getImm()));
638 break;
639 case ContextImmediate:
640 Inst.addOperand(MCOperand::CreateImm(getImmU16Context()));
641 break;
642 default:
643 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
644 break;
645 }
646 }
647
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000648 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
649 assert(N == 1 && "Invalid number of operands!");
650 if (Kind == Immediate)
651 Inst.addOperand(MCOperand::CreateImm(getImm() / 4));
652 else
653 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
654 }
655
Ulrich Weigand5b427592013-07-05 12:22:36 +0000656 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
657 assert(N == 1 && "Invalid number of operands!");
658 Inst.addOperand(MCOperand::CreateExpr(getTLSReg()));
659 }
660
Ulrich Weigand640192d2013-05-03 19:49:39 +0000661 StringRef getToken() const {
662 assert(Kind == Token && "Invalid access!");
663 return StringRef(Tok.Data, Tok.Length);
664 }
665
Craig Topper0d3fa922014-04-29 07:57:37 +0000666 void print(raw_ostream &OS) const override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000667
David Blaikie960ea3f2014-06-08 16:18:35 +0000668 static std::unique_ptr<PPCOperand> CreateToken(StringRef Str, SMLoc S,
669 bool IsPPC64) {
670 auto Op = make_unique<PPCOperand>(Token);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000671 Op->Tok.Data = Str.data();
672 Op->Tok.Length = Str.size();
673 Op->StartLoc = S;
674 Op->EndLoc = S;
675 Op->IsPPC64 = IsPPC64;
676 return Op;
677 }
678
David Blaikie960ea3f2014-06-08 16:18:35 +0000679 static std::unique_ptr<PPCOperand>
680 CreateTokenWithStringCopy(StringRef Str, SMLoc S, bool IsPPC64) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000681 // Allocate extra memory for the string and copy it.
David Blaikie960ea3f2014-06-08 16:18:35 +0000682 // FIXME: This is incorrect, Operands are owned by unique_ptr with a default
683 // deleter which will destroy them by simply using "delete", not correctly
684 // calling operator delete on this extra memory after calling the dtor
685 // explicitly.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000686 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
David Blaikie960ea3f2014-06-08 16:18:35 +0000687 std::unique_ptr<PPCOperand> Op(new (Mem) PPCOperand(Token));
Benjamin Kramer769989c2014-08-15 11:05:45 +0000688 Op->Tok.Data = reinterpret_cast<const char *>(Op.get() + 1);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000689 Op->Tok.Length = Str.size();
Benjamin Kramer769989c2014-08-15 11:05:45 +0000690 std::memcpy(const_cast<char *>(Op->Tok.Data), Str.data(), Str.size());
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000691 Op->StartLoc = S;
692 Op->EndLoc = S;
693 Op->IsPPC64 = IsPPC64;
694 return Op;
695 }
696
David Blaikie960ea3f2014-06-08 16:18:35 +0000697 static std::unique_ptr<PPCOperand> CreateImm(int64_t Val, SMLoc S, SMLoc E,
698 bool IsPPC64) {
699 auto Op = make_unique<PPCOperand>(Immediate);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000700 Op->Imm.Val = Val;
701 Op->StartLoc = S;
702 Op->EndLoc = E;
703 Op->IsPPC64 = IsPPC64;
704 return Op;
705 }
706
David Blaikie960ea3f2014-06-08 16:18:35 +0000707 static std::unique_ptr<PPCOperand> CreateExpr(const MCExpr *Val, SMLoc S,
708 SMLoc E, bool IsPPC64) {
709 auto Op = make_unique<PPCOperand>(Expression);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000710 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000711 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000712 Op->StartLoc = S;
713 Op->EndLoc = E;
714 Op->IsPPC64 = IsPPC64;
715 return Op;
716 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000717
David Blaikie960ea3f2014-06-08 16:18:35 +0000718 static std::unique_ptr<PPCOperand>
719 CreateTLSReg(const MCSymbolRefExpr *Sym, SMLoc S, SMLoc E, bool IsPPC64) {
720 auto Op = make_unique<PPCOperand>(TLSRegister);
Ulrich Weigand5b427592013-07-05 12:22:36 +0000721 Op->TLSReg.Sym = Sym;
722 Op->StartLoc = S;
723 Op->EndLoc = E;
724 Op->IsPPC64 = IsPPC64;
725 return Op;
726 }
727
David Blaikie960ea3f2014-06-08 16:18:35 +0000728 static std::unique_ptr<PPCOperand>
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000729 CreateContextImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
730 auto Op = make_unique<PPCOperand>(ContextImmediate);
731 Op->Imm.Val = Val;
732 Op->StartLoc = S;
733 Op->EndLoc = E;
734 Op->IsPPC64 = IsPPC64;
735 return Op;
736 }
737
738 static std::unique_ptr<PPCOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +0000739 CreateFromMCExpr(const MCExpr *Val, SMLoc S, SMLoc E, bool IsPPC64) {
Ulrich Weigand5b427592013-07-05 12:22:36 +0000740 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
741 return CreateImm(CE->getValue(), S, E, IsPPC64);
742
743 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
744 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
745 return CreateTLSReg(SRE, S, E, IsPPC64);
746
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000747 if (const PPCMCExpr *TE = dyn_cast<PPCMCExpr>(Val)) {
748 int64_t Res;
749 if (TE->EvaluateAsConstant(Res))
750 return CreateContextImm(Res, S, E, IsPPC64);
751 }
752
Ulrich Weigand5b427592013-07-05 12:22:36 +0000753 return CreateExpr(Val, S, E, IsPPC64);
754 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000755};
756
757} // end anonymous namespace.
758
759void PPCOperand::print(raw_ostream &OS) const {
760 switch (Kind) {
761 case Token:
762 OS << "'" << getToken() << "'";
763 break;
764 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000765 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000766 OS << getImm();
767 break;
768 case Expression:
769 getExpr()->print(OS);
770 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000771 case TLSRegister:
772 getTLSReg()->print(OS);
773 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000774 }
775}
776
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000777static void
778addNegOperand(MCInst &Inst, MCOperand &Op, MCContext &Ctx) {
779 if (Op.isImm()) {
780 Inst.addOperand(MCOperand::CreateImm(-Op.getImm()));
781 return;
782 }
783 const MCExpr *Expr = Op.getExpr();
784 if (const MCUnaryExpr *UnExpr = dyn_cast<MCUnaryExpr>(Expr)) {
785 if (UnExpr->getOpcode() == MCUnaryExpr::Minus) {
786 Inst.addOperand(MCOperand::CreateExpr(UnExpr->getSubExpr()));
787 return;
788 }
789 } else if (const MCBinaryExpr *BinExpr = dyn_cast<MCBinaryExpr>(Expr)) {
790 if (BinExpr->getOpcode() == MCBinaryExpr::Sub) {
791 const MCExpr *NE = MCBinaryExpr::CreateSub(BinExpr->getRHS(),
792 BinExpr->getLHS(), Ctx);
793 Inst.addOperand(MCOperand::CreateExpr(NE));
794 return;
795 }
796 }
797 Inst.addOperand(MCOperand::CreateExpr(MCUnaryExpr::CreateMinus(Expr, Ctx)));
798}
799
David Blaikie960ea3f2014-06-08 16:18:35 +0000800void PPCAsmParser::ProcessInstruction(MCInst &Inst,
801 const OperandVector &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000802 int Opcode = Inst.getOpcode();
803 switch (Opcode) {
Hal Finkelfefcfff2015-04-23 22:47:57 +0000804 case PPC::DCBTx:
805 case PPC::DCBTT:
806 case PPC::DCBTSTx:
807 case PPC::DCBTSTT: {
808 MCInst TmpInst;
809 TmpInst.setOpcode((Opcode == PPC::DCBTx || Opcode == PPC::DCBTT) ?
810 PPC::DCBT : PPC::DCBTST);
811 TmpInst.addOperand(MCOperand::CreateImm(
812 (Opcode == PPC::DCBTx || Opcode == PPC::DCBTSTx) ? 0 : 16));
813 TmpInst.addOperand(Inst.getOperand(0));
814 TmpInst.addOperand(Inst.getOperand(1));
815 Inst = TmpInst;
816 break;
817 }
818 case PPC::DCBTCT:
819 case PPC::DCBTDS: {
820 MCInst TmpInst;
821 TmpInst.setOpcode(PPC::DCBT);
822 TmpInst.addOperand(Inst.getOperand(2));
823 TmpInst.addOperand(Inst.getOperand(0));
824 TmpInst.addOperand(Inst.getOperand(1));
825 Inst = TmpInst;
826 break;
827 }
828 case PPC::DCBTSTCT:
829 case PPC::DCBTSTDS: {
830 MCInst TmpInst;
831 TmpInst.setOpcode(PPC::DCBTST);
832 TmpInst.addOperand(Inst.getOperand(2));
833 TmpInst.addOperand(Inst.getOperand(0));
834 TmpInst.addOperand(Inst.getOperand(1));
835 Inst = TmpInst;
836 break;
837 }
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000838 case PPC::LAx: {
839 MCInst TmpInst;
840 TmpInst.setOpcode(PPC::LA);
841 TmpInst.addOperand(Inst.getOperand(0));
842 TmpInst.addOperand(Inst.getOperand(2));
843 TmpInst.addOperand(Inst.getOperand(1));
844 Inst = TmpInst;
845 break;
846 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000847 case PPC::SUBI: {
848 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000849 TmpInst.setOpcode(PPC::ADDI);
850 TmpInst.addOperand(Inst.getOperand(0));
851 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000852 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000853 Inst = TmpInst;
854 break;
855 }
856 case PPC::SUBIS: {
857 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000858 TmpInst.setOpcode(PPC::ADDIS);
859 TmpInst.addOperand(Inst.getOperand(0));
860 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000861 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000862 Inst = TmpInst;
863 break;
864 }
865 case PPC::SUBIC: {
866 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000867 TmpInst.setOpcode(PPC::ADDIC);
868 TmpInst.addOperand(Inst.getOperand(0));
869 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000870 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000871 Inst = TmpInst;
872 break;
873 }
874 case PPC::SUBICo: {
875 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000876 TmpInst.setOpcode(PPC::ADDICo);
877 TmpInst.addOperand(Inst.getOperand(0));
878 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000879 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000880 Inst = TmpInst;
881 break;
882 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000883 case PPC::EXTLWI:
884 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000885 MCInst TmpInst;
886 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000887 int64_t B = Inst.getOperand(3).getImm();
888 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
889 TmpInst.addOperand(Inst.getOperand(0));
890 TmpInst.addOperand(Inst.getOperand(1));
891 TmpInst.addOperand(MCOperand::CreateImm(B));
892 TmpInst.addOperand(MCOperand::CreateImm(0));
893 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
894 Inst = TmpInst;
895 break;
896 }
897 case PPC::EXTRWI:
898 case PPC::EXTRWIo: {
899 MCInst TmpInst;
900 int64_t N = Inst.getOperand(2).getImm();
901 int64_t B = Inst.getOperand(3).getImm();
902 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
903 TmpInst.addOperand(Inst.getOperand(0));
904 TmpInst.addOperand(Inst.getOperand(1));
905 TmpInst.addOperand(MCOperand::CreateImm(B + N));
906 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
907 TmpInst.addOperand(MCOperand::CreateImm(31));
908 Inst = TmpInst;
909 break;
910 }
911 case PPC::INSLWI:
912 case PPC::INSLWIo: {
913 MCInst TmpInst;
914 int64_t N = Inst.getOperand(2).getImm();
915 int64_t B = Inst.getOperand(3).getImm();
916 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
917 TmpInst.addOperand(Inst.getOperand(0));
918 TmpInst.addOperand(Inst.getOperand(0));
919 TmpInst.addOperand(Inst.getOperand(1));
920 TmpInst.addOperand(MCOperand::CreateImm(32 - B));
921 TmpInst.addOperand(MCOperand::CreateImm(B));
922 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
923 Inst = TmpInst;
924 break;
925 }
926 case PPC::INSRWI:
927 case PPC::INSRWIo: {
928 MCInst TmpInst;
929 int64_t N = Inst.getOperand(2).getImm();
930 int64_t B = Inst.getOperand(3).getImm();
931 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
932 TmpInst.addOperand(Inst.getOperand(0));
933 TmpInst.addOperand(Inst.getOperand(0));
934 TmpInst.addOperand(Inst.getOperand(1));
935 TmpInst.addOperand(MCOperand::CreateImm(32 - (B + N)));
936 TmpInst.addOperand(MCOperand::CreateImm(B));
937 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
938 Inst = TmpInst;
939 break;
940 }
941 case PPC::ROTRWI:
942 case PPC::ROTRWIo: {
943 MCInst TmpInst;
944 int64_t N = Inst.getOperand(2).getImm();
945 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
946 TmpInst.addOperand(Inst.getOperand(0));
947 TmpInst.addOperand(Inst.getOperand(1));
948 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
949 TmpInst.addOperand(MCOperand::CreateImm(0));
950 TmpInst.addOperand(MCOperand::CreateImm(31));
951 Inst = TmpInst;
952 break;
953 }
954 case PPC::SLWI:
955 case PPC::SLWIo: {
956 MCInst TmpInst;
957 int64_t N = Inst.getOperand(2).getImm();
958 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000959 TmpInst.addOperand(Inst.getOperand(0));
960 TmpInst.addOperand(Inst.getOperand(1));
961 TmpInst.addOperand(MCOperand::CreateImm(N));
962 TmpInst.addOperand(MCOperand::CreateImm(0));
963 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
964 Inst = TmpInst;
965 break;
966 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000967 case PPC::SRWI:
968 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000969 MCInst TmpInst;
970 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000971 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000972 TmpInst.addOperand(Inst.getOperand(0));
973 TmpInst.addOperand(Inst.getOperand(1));
974 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
975 TmpInst.addOperand(MCOperand::CreateImm(N));
976 TmpInst.addOperand(MCOperand::CreateImm(31));
977 Inst = TmpInst;
978 break;
979 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000980 case PPC::CLRRWI:
981 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000982 MCInst TmpInst;
983 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000984 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
985 TmpInst.addOperand(Inst.getOperand(0));
986 TmpInst.addOperand(Inst.getOperand(1));
987 TmpInst.addOperand(MCOperand::CreateImm(0));
988 TmpInst.addOperand(MCOperand::CreateImm(0));
989 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
990 Inst = TmpInst;
991 break;
992 }
993 case PPC::CLRLSLWI:
994 case PPC::CLRLSLWIo: {
995 MCInst TmpInst;
996 int64_t B = Inst.getOperand(2).getImm();
997 int64_t N = Inst.getOperand(3).getImm();
998 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
999 TmpInst.addOperand(Inst.getOperand(0));
1000 TmpInst.addOperand(Inst.getOperand(1));
1001 TmpInst.addOperand(MCOperand::CreateImm(N));
1002 TmpInst.addOperand(MCOperand::CreateImm(B - N));
1003 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
1004 Inst = TmpInst;
1005 break;
1006 }
1007 case PPC::EXTLDI:
1008 case PPC::EXTLDIo: {
1009 MCInst TmpInst;
1010 int64_t N = Inst.getOperand(2).getImm();
1011 int64_t B = Inst.getOperand(3).getImm();
1012 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
1013 TmpInst.addOperand(Inst.getOperand(0));
1014 TmpInst.addOperand(Inst.getOperand(1));
1015 TmpInst.addOperand(MCOperand::CreateImm(B));
1016 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
1017 Inst = TmpInst;
1018 break;
1019 }
1020 case PPC::EXTRDI:
1021 case PPC::EXTRDIo: {
1022 MCInst TmpInst;
1023 int64_t N = Inst.getOperand(2).getImm();
1024 int64_t B = Inst.getOperand(3).getImm();
1025 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
1026 TmpInst.addOperand(Inst.getOperand(0));
1027 TmpInst.addOperand(Inst.getOperand(1));
1028 TmpInst.addOperand(MCOperand::CreateImm(B + N));
1029 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
1030 Inst = TmpInst;
1031 break;
1032 }
1033 case PPC::INSRDI:
1034 case PPC::INSRDIo: {
1035 MCInst TmpInst;
1036 int64_t N = Inst.getOperand(2).getImm();
1037 int64_t B = Inst.getOperand(3).getImm();
1038 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
1039 TmpInst.addOperand(Inst.getOperand(0));
1040 TmpInst.addOperand(Inst.getOperand(0));
1041 TmpInst.addOperand(Inst.getOperand(1));
1042 TmpInst.addOperand(MCOperand::CreateImm(64 - (B + N)));
1043 TmpInst.addOperand(MCOperand::CreateImm(B));
1044 Inst = TmpInst;
1045 break;
1046 }
1047 case PPC::ROTRDI:
1048 case PPC::ROTRDIo: {
1049 MCInst TmpInst;
1050 int64_t N = Inst.getOperand(2).getImm();
1051 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
1052 TmpInst.addOperand(Inst.getOperand(0));
1053 TmpInst.addOperand(Inst.getOperand(1));
1054 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
1055 TmpInst.addOperand(MCOperand::CreateImm(0));
1056 Inst = TmpInst;
1057 break;
1058 }
1059 case PPC::SLDI:
1060 case PPC::SLDIo: {
1061 MCInst TmpInst;
1062 int64_t N = Inst.getOperand(2).getImm();
1063 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001064 TmpInst.addOperand(Inst.getOperand(0));
1065 TmpInst.addOperand(Inst.getOperand(1));
1066 TmpInst.addOperand(MCOperand::CreateImm(N));
1067 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
1068 Inst = TmpInst;
1069 break;
1070 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001071 case PPC::SRDI:
1072 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001073 MCInst TmpInst;
1074 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001075 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001076 TmpInst.addOperand(Inst.getOperand(0));
1077 TmpInst.addOperand(Inst.getOperand(1));
1078 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
1079 TmpInst.addOperand(MCOperand::CreateImm(N));
1080 Inst = TmpInst;
1081 break;
1082 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001083 case PPC::CLRRDI:
1084 case PPC::CLRRDIo: {
1085 MCInst TmpInst;
1086 int64_t N = Inst.getOperand(2).getImm();
1087 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
1088 TmpInst.addOperand(Inst.getOperand(0));
1089 TmpInst.addOperand(Inst.getOperand(1));
1090 TmpInst.addOperand(MCOperand::CreateImm(0));
1091 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
1092 Inst = TmpInst;
1093 break;
1094 }
1095 case PPC::CLRLSLDI:
1096 case PPC::CLRLSLDIo: {
1097 MCInst TmpInst;
1098 int64_t B = Inst.getOperand(2).getImm();
1099 int64_t N = Inst.getOperand(3).getImm();
1100 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
1101 TmpInst.addOperand(Inst.getOperand(0));
1102 TmpInst.addOperand(Inst.getOperand(1));
1103 TmpInst.addOperand(MCOperand::CreateImm(N));
1104 TmpInst.addOperand(MCOperand::CreateImm(B - N));
1105 Inst = TmpInst;
1106 break;
1107 }
Hal Finkel6e9110a2015-03-28 19:42:41 +00001108 case PPC::RLWINMbm:
1109 case PPC::RLWINMobm: {
1110 unsigned MB, ME;
1111 int64_t BM = Inst.getOperand(3).getImm();
1112 if (!isRunOfOnes(BM, MB, ME))
1113 break;
1114
1115 MCInst TmpInst;
1116 TmpInst.setOpcode(Opcode == PPC::RLWINMbm ? PPC::RLWINM : PPC::RLWINMo);
1117 TmpInst.addOperand(Inst.getOperand(0));
1118 TmpInst.addOperand(Inst.getOperand(1));
1119 TmpInst.addOperand(Inst.getOperand(2));
1120 TmpInst.addOperand(MCOperand::CreateImm(MB));
1121 TmpInst.addOperand(MCOperand::CreateImm(ME));
1122 Inst = TmpInst;
1123 break;
1124 }
1125 case PPC::RLWIMIbm:
1126 case PPC::RLWIMIobm: {
1127 unsigned MB, ME;
1128 int64_t BM = Inst.getOperand(3).getImm();
1129 if (!isRunOfOnes(BM, MB, ME))
1130 break;
1131
1132 MCInst TmpInst;
1133 TmpInst.setOpcode(Opcode == PPC::RLWIMIbm ? PPC::RLWIMI : PPC::RLWIMIo);
1134 TmpInst.addOperand(Inst.getOperand(0));
1135 TmpInst.addOperand(Inst.getOperand(0)); // The tied operand.
1136 TmpInst.addOperand(Inst.getOperand(1));
1137 TmpInst.addOperand(Inst.getOperand(2));
1138 TmpInst.addOperand(MCOperand::CreateImm(MB));
1139 TmpInst.addOperand(MCOperand::CreateImm(ME));
1140 Inst = TmpInst;
1141 break;
1142 }
1143 case PPC::RLWNMbm:
1144 case PPC::RLWNMobm: {
1145 unsigned MB, ME;
1146 int64_t BM = Inst.getOperand(3).getImm();
1147 if (!isRunOfOnes(BM, MB, ME))
1148 break;
1149
1150 MCInst TmpInst;
1151 TmpInst.setOpcode(Opcode == PPC::RLWNMbm ? PPC::RLWNM : PPC::RLWNMo);
1152 TmpInst.addOperand(Inst.getOperand(0));
1153 TmpInst.addOperand(Inst.getOperand(1));
1154 TmpInst.addOperand(Inst.getOperand(2));
1155 TmpInst.addOperand(MCOperand::CreateImm(MB));
1156 TmpInst.addOperand(MCOperand::CreateImm(ME));
1157 Inst = TmpInst;
1158 break;
1159 }
Ulrich Weigandd8394902013-05-03 19:50:27 +00001160 }
1161}
1162
David Blaikie960ea3f2014-06-08 16:18:35 +00001163bool PPCAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1164 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00001165 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00001166 bool MatchingInlineAsm) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001167 MCInst Inst;
1168
1169 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001170 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +00001171 // Post-process instructions (typically extended mnemonics)
1172 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001173 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00001174 Out.EmitInstruction(Inst, STI);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001175 return false;
1176 case Match_MissingFeature:
1177 return Error(IDLoc, "instruction use requires an option to be enabled");
1178 case Match_MnemonicFail:
Craig Topper589ceee2015-01-03 08:16:34 +00001179 return Error(IDLoc, "unrecognized instruction mnemonic");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001180 case Match_InvalidOperand: {
1181 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00001182 if (ErrorInfo != ~0ULL) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001183 if (ErrorInfo >= Operands.size())
1184 return Error(IDLoc, "too few operands for instruction");
1185
David Blaikie960ea3f2014-06-08 16:18:35 +00001186 ErrorLoc = ((PPCOperand &)*Operands[ErrorInfo]).getStartLoc();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001187 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1188 }
1189
1190 return Error(ErrorLoc, "invalid operand for instruction");
1191 }
1192 }
1193
1194 llvm_unreachable("Implement any new match types added!");
1195}
1196
1197bool PPCAsmParser::
1198MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
1199 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +00001200 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001201
Ulrich Weigand509c2402013-05-06 11:16:57 +00001202 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001203 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
1204 IntVal = 8;
1205 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +00001206 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001207 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
1208 IntVal = 9;
1209 return false;
Hal Finkel52727c62013-07-02 03:39:34 +00001210 } else if (Name.equals_lower("vrsave")) {
1211 RegNo = PPC::VRSAVE;
1212 IntVal = 256;
1213 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001214 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001215 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1216 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
1217 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001218 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001219 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1220 RegNo = FRegs[IntVal];
1221 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001222 } else if (Name.startswith_lower("vs") &&
1223 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 64) {
1224 RegNo = VSRegs[IntVal];
1225 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001226 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001227 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1228 RegNo = VRegs[IntVal];
1229 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001230 } else if (Name.startswith_lower("q") &&
1231 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1232 RegNo = QFRegs[IntVal];
1233 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001234 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001235 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
1236 RegNo = CRRegs[IntVal];
1237 return false;
1238 }
1239 }
1240
1241 return true;
1242}
1243
1244bool PPCAsmParser::
1245ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001246 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001247 const AsmToken &Tok = Parser.getTok();
1248 StartLoc = Tok.getLoc();
1249 EndLoc = Tok.getEndLoc();
1250 RegNo = 0;
1251 int64_t IntVal;
1252
1253 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
1254 Parser.Lex(); // Eat identifier token.
1255 return false;
1256 }
1257
1258 return Error(StartLoc, "invalid register name");
1259}
1260
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001261/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +00001262/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +00001263/// symbol variants. If all symbols with modifier use the same
1264/// variant, return the corresponding PPCMCExpr::VariantKind,
1265/// and a modified expression using the default symbol variant.
1266/// Otherwise, return NULL.
1267const MCExpr *PPCAsmParser::
1268ExtractModifierFromExpr(const MCExpr *E,
1269 PPCMCExpr::VariantKind &Variant) {
1270 MCContext &Context = getParser().getContext();
1271 Variant = PPCMCExpr::VK_PPC_None;
1272
1273 switch (E->getKind()) {
1274 case MCExpr::Target:
1275 case MCExpr::Constant:
Craig Topper062a2ba2014-04-25 05:30:21 +00001276 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001277
1278 case MCExpr::SymbolRef: {
1279 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1280
1281 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001282 case MCSymbolRefExpr::VK_PPC_LO:
1283 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001284 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +00001285 case MCSymbolRefExpr::VK_PPC_HI:
1286 Variant = PPCMCExpr::VK_PPC_HI;
1287 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001288 case MCSymbolRefExpr::VK_PPC_HA:
1289 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001290 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +00001291 case MCSymbolRefExpr::VK_PPC_HIGHER:
1292 Variant = PPCMCExpr::VK_PPC_HIGHER;
1293 break;
1294 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1295 Variant = PPCMCExpr::VK_PPC_HIGHERA;
1296 break;
1297 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1298 Variant = PPCMCExpr::VK_PPC_HIGHEST;
1299 break;
1300 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1301 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1302 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001303 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001304 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001305 }
1306
1307 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Context);
1308 }
1309
1310 case MCExpr::Unary: {
1311 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1312 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1313 if (!Sub)
Craig Topper062a2ba2014-04-25 05:30:21 +00001314 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001315 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1316 }
1317
1318 case MCExpr::Binary: {
1319 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1320 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1321 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1322 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1323
1324 if (!LHS && !RHS)
Craig Topper062a2ba2014-04-25 05:30:21 +00001325 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001326
1327 if (!LHS) LHS = BE->getLHS();
1328 if (!RHS) RHS = BE->getRHS();
1329
1330 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1331 Variant = RHSVariant;
1332 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1333 Variant = LHSVariant;
1334 else if (LHSVariant == RHSVariant)
1335 Variant = LHSVariant;
1336 else
Craig Topper062a2ba2014-04-25 05:30:21 +00001337 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001338
1339 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1340 }
1341 }
1342
1343 llvm_unreachable("Invalid expression kind!");
1344}
1345
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001346/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1347/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1348/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1349/// FIXME: This is a hack.
1350const MCExpr *PPCAsmParser::
1351FixupVariantKind(const MCExpr *E) {
1352 MCContext &Context = getParser().getContext();
1353
1354 switch (E->getKind()) {
1355 case MCExpr::Target:
1356 case MCExpr::Constant:
1357 return E;
1358
1359 case MCExpr::SymbolRef: {
1360 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1361 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1362
1363 switch (SRE->getKind()) {
1364 case MCSymbolRefExpr::VK_TLSGD:
1365 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1366 break;
1367 case MCSymbolRefExpr::VK_TLSLD:
1368 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1369 break;
1370 default:
1371 return E;
1372 }
1373 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, Context);
1374 }
1375
1376 case MCExpr::Unary: {
1377 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1378 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1379 if (Sub == UE->getSubExpr())
1380 return E;
1381 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1382 }
1383
1384 case MCExpr::Binary: {
1385 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1386 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1387 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1388 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1389 return E;
1390 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1391 }
1392 }
1393
1394 llvm_unreachable("Invalid expression kind!");
1395}
1396
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001397/// ParseExpression. This differs from the default "parseExpression" in that
1398/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001399bool PPCAsmParser::
1400ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001401
1402 if (isDarwin())
1403 return ParseDarwinExpression(EVal);
1404
1405 // (ELF Platforms)
1406 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001407 if (getParser().parseExpression(EVal))
1408 return true;
1409
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001410 EVal = FixupVariantKind(EVal);
1411
Ulrich Weigand96e65782013-06-20 16:23:52 +00001412 PPCMCExpr::VariantKind Variant;
1413 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1414 if (E)
Ulrich Weigand266db7f2013-07-08 20:20:51 +00001415 EVal = PPCMCExpr::Create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001416
1417 return false;
1418}
1419
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001420/// ParseDarwinExpression. (MachO Platforms)
1421/// This differs from the default "parseExpression" in that it handles detection
1422/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1423/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1424/// syntax form so it is done here. TODO: Determine if there is merit in arranging
1425/// for this to be done at a higher level.
1426bool PPCAsmParser::
1427ParseDarwinExpression(const MCExpr *&EVal) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001428 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001429 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1430 switch (getLexer().getKind()) {
1431 default:
1432 break;
1433 case AsmToken::Identifier:
1434 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1435 // something starting with any other char should be part of the
1436 // asm syntax. If handwritten asm includes an identifier like lo16,
1437 // then all bets are off - but no-one would do that, right?
1438 StringRef poss = Parser.getTok().getString();
1439 if (poss.equals_lower("lo16")) {
1440 Variant = PPCMCExpr::VK_PPC_LO;
1441 } else if (poss.equals_lower("hi16")) {
1442 Variant = PPCMCExpr::VK_PPC_HI;
1443 } else if (poss.equals_lower("ha16")) {
1444 Variant = PPCMCExpr::VK_PPC_HA;
1445 }
1446 if (Variant != PPCMCExpr::VK_PPC_None) {
1447 Parser.Lex(); // Eat the xx16
1448 if (getLexer().isNot(AsmToken::LParen))
1449 return Error(Parser.getTok().getLoc(), "expected '('");
1450 Parser.Lex(); // Eat the '('
1451 }
1452 break;
1453 }
1454
1455 if (getParser().parseExpression(EVal))
1456 return true;
1457
1458 if (Variant != PPCMCExpr::VK_PPC_None) {
1459 if (getLexer().isNot(AsmToken::RParen))
1460 return Error(Parser.getTok().getLoc(), "expected ')'");
1461 Parser.Lex(); // Eat the ')'
1462 EVal = PPCMCExpr::Create(Variant, EVal, false, getParser().getContext());
1463 }
1464 return false;
1465}
1466
1467/// ParseOperand
1468/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1469/// rNN for MachO.
David Blaikie960ea3f2014-06-08 16:18:35 +00001470bool PPCAsmParser::ParseOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001471 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001472 SMLoc S = Parser.getTok().getLoc();
1473 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1474 const MCExpr *EVal;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001475
1476 // Attempt to parse the next token as an immediate
1477 switch (getLexer().getKind()) {
1478 // Special handling for register names. These are interpreted
1479 // as immediates corresponding to the register number.
1480 case AsmToken::Percent:
1481 Parser.Lex(); // Eat the '%'.
1482 unsigned RegNo;
1483 int64_t IntVal;
1484 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1485 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001486 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001487 return false;
1488 }
1489 return Error(S, "invalid register name");
1490
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001491 case AsmToken::Identifier:
1492 // Note that non-register-name identifiers from the compiler will begin
1493 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1494 // identifiers like r31foo - so we fall through in the event that parsing
1495 // a register name fails.
1496 if (isDarwin()) {
1497 unsigned RegNo;
1498 int64_t IntVal;
1499 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1500 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001501 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001502 return false;
1503 }
1504 }
1505 // Fall-through to process non-register-name identifiers as expression.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001506 // All other expressions
1507 case AsmToken::LParen:
1508 case AsmToken::Plus:
1509 case AsmToken::Minus:
1510 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001511 case AsmToken::Dot:
1512 case AsmToken::Dollar:
Roman Divackya26f9a62014-03-12 19:25:57 +00001513 case AsmToken::Exclaim:
1514 case AsmToken::Tilde:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001515 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001516 break;
1517 /* fall through */
1518 default:
1519 return Error(S, "unknown operand");
1520 }
1521
Ulrich Weigand640192d2013-05-03 19:49:39 +00001522 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +00001523 Operands.push_back(PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001524
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001525 // Check whether this is a TLS call expression
1526 bool TLSCall = false;
1527 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1528 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1529
1530 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1531 const MCExpr *TLSSym;
1532
1533 Parser.Lex(); // Eat the '('.
1534 S = Parser.getTok().getLoc();
1535 if (ParseExpression(TLSSym))
1536 return Error(S, "invalid TLS call expression");
1537 if (getLexer().isNot(AsmToken::RParen))
1538 return Error(Parser.getTok().getLoc(), "missing ')'");
1539 E = Parser.getTok().getLoc();
1540 Parser.Lex(); // Eat the ')'.
1541
David Blaikie960ea3f2014-06-08 16:18:35 +00001542 Operands.push_back(PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64()));
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001543 }
1544
1545 // Otherwise, check for D-form memory operands
1546 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001547 Parser.Lex(); // Eat the '('.
1548 S = Parser.getTok().getLoc();
1549
1550 int64_t IntVal;
1551 switch (getLexer().getKind()) {
1552 case AsmToken::Percent:
1553 Parser.Lex(); // Eat the '%'.
1554 unsigned RegNo;
1555 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1556 return Error(S, "invalid register name");
1557 Parser.Lex(); // Eat the identifier token.
1558 break;
1559
1560 case AsmToken::Integer:
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001561 if (!isDarwin()) {
1562 if (getParser().parseAbsoluteExpression(IntVal) ||
Ulrich Weigand640192d2013-05-03 19:49:39 +00001563 IntVal < 0 || IntVal > 31)
1564 return Error(S, "invalid register number");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001565 } else {
1566 return Error(S, "unexpected integer value");
1567 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001568 break;
1569
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001570 case AsmToken::Identifier:
1571 if (isDarwin()) {
1572 unsigned RegNo;
1573 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1574 Parser.Lex(); // Eat the identifier token.
1575 break;
1576 }
1577 }
1578 // Fall-through..
1579
Ulrich Weigand640192d2013-05-03 19:49:39 +00001580 default:
1581 return Error(S, "invalid memory operand");
1582 }
1583
1584 if (getLexer().isNot(AsmToken::RParen))
1585 return Error(Parser.getTok().getLoc(), "missing ')'");
1586 E = Parser.getTok().getLoc();
1587 Parser.Lex(); // Eat the ')'.
1588
David Blaikie960ea3f2014-06-08 16:18:35 +00001589 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001590 }
1591
1592 return false;
1593}
1594
1595/// Parse an instruction mnemonic followed by its operands.
David Blaikie960ea3f2014-06-08 16:18:35 +00001596bool PPCAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1597 SMLoc NameLoc, OperandVector &Operands) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001598 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001599 // If the next character is a '+' or '-', we need to add it to the
1600 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001601 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001602 if (getLexer().is(AsmToken::Plus)) {
1603 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001604 NewOpcode = Name;
1605 NewOpcode += '+';
1606 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001607 }
1608 if (getLexer().is(AsmToken::Minus)) {
1609 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001610 NewOpcode = Name;
1611 NewOpcode += '-';
1612 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001613 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001614 // If the instruction ends in a '.', we need to create a separate
1615 // token for it, to match what TableGen is doing.
1616 size_t Dot = Name.find('.');
1617 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001618 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1619 Operands.push_back(
1620 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1621 else
1622 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001623 if (Dot != StringRef::npos) {
1624 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1625 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001626 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1627 Operands.push_back(
1628 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1629 else
1630 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001631 }
1632
1633 // If there are no more operands then finish
1634 if (getLexer().is(AsmToken::EndOfStatement))
1635 return false;
1636
1637 // Parse the first operand
1638 if (ParseOperand(Operands))
1639 return true;
1640
1641 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1642 getLexer().is(AsmToken::Comma)) {
1643 // Consume the comma token
1644 getLexer().Lex();
1645
1646 // Parse the next operand
1647 if (ParseOperand(Operands))
1648 return true;
1649 }
1650
Hal Finkelfefcfff2015-04-23 22:47:57 +00001651 // We'll now deal with an unfortunate special case: the syntax for the dcbt
1652 // and dcbtst instructions differs for server vs. embedded cores.
1653 // The syntax for dcbt is:
1654 // dcbt ra, rb, th [server]
1655 // dcbt th, ra, rb [embedded]
1656 // where th can be omitted when it is 0. dcbtst is the same. We take the
1657 // server form to be the default, so swap the operands if we're parsing for
1658 // an embedded core (they'll be swapped again upon printing).
1659 if ((STI.getFeatureBits() & PPC::FeatureBookE) != 0 &&
1660 Operands.size() == 4 &&
1661 (Name == "dcbt" || Name == "dcbtst")) {
1662 std::swap(Operands[1], Operands[3]);
1663 std::swap(Operands[2], Operands[1]);
1664 }
1665
Ulrich Weigand640192d2013-05-03 19:49:39 +00001666 return false;
1667}
1668
1669/// ParseDirective parses the PPC specific directives
1670bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1671 StringRef IDVal = DirectiveID.getIdentifier();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001672 if (!isDarwin()) {
1673 if (IDVal == ".word")
1674 return ParseDirectiveWord(2, DirectiveID.getLoc());
1675 if (IDVal == ".llong")
1676 return ParseDirectiveWord(8, DirectiveID.getLoc());
1677 if (IDVal == ".tc")
1678 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1679 if (IDVal == ".machine")
1680 return ParseDirectiveMachine(DirectiveID.getLoc());
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001681 if (IDVal == ".abiversion")
1682 return ParseDirectiveAbiVersion(DirectiveID.getLoc());
Ulrich Weigandbb686102014-07-20 23:06:03 +00001683 if (IDVal == ".localentry")
1684 return ParseDirectiveLocalEntry(DirectiveID.getLoc());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001685 } else {
1686 if (IDVal == ".machine")
1687 return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1688 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001689 return true;
1690}
1691
1692/// ParseDirectiveWord
1693/// ::= .word [ expression (, expression)* ]
1694bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001695 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001696 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1697 for (;;) {
1698 const MCExpr *Value;
1699 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001700 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001701
1702 getParser().getStreamer().EmitValue(Value, Size);
1703
1704 if (getLexer().is(AsmToken::EndOfStatement))
1705 break;
1706
1707 if (getLexer().isNot(AsmToken::Comma))
1708 return Error(L, "unexpected token in directive");
1709 Parser.Lex();
1710 }
1711 }
1712
1713 Parser.Lex();
1714 return false;
1715}
1716
1717/// ParseDirectiveTC
1718/// ::= .tc [ symbol (, expression)* ]
1719bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001720 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001721 // Skip TC symbol, which is only used with XCOFF.
1722 while (getLexer().isNot(AsmToken::EndOfStatement)
1723 && getLexer().isNot(AsmToken::Comma))
1724 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001725 if (getLexer().isNot(AsmToken::Comma)) {
1726 Error(L, "unexpected token in directive");
1727 return false;
1728 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001729 Parser.Lex();
1730
1731 // Align to word size.
1732 getParser().getStreamer().EmitValueToAlignment(Size);
1733
1734 // Emit expressions.
1735 return ParseDirectiveWord(Size, L);
1736}
1737
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001738/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001739/// ::= .machine [ cpu | "push" | "pop" ]
1740bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001741 MCAsmParser &Parser = getParser();
Ulrich Weigand55daa772013-07-09 10:00:34 +00001742 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001743 getLexer().isNot(AsmToken::String)) {
1744 Error(L, "unexpected token in directive");
1745 return false;
1746 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001747
1748 StringRef CPU = Parser.getTok().getIdentifier();
1749 Parser.Lex();
1750
1751 // FIXME: Right now, the parser always allows any available
1752 // instruction, so the .machine directive is not useful.
1753 // Implement ".machine any" (by doing nothing) for the benefit
1754 // of existing assembler code. Likewise, we can then implement
1755 // ".machine push" and ".machine pop" as no-op.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001756 if (CPU != "any" && CPU != "push" && CPU != "pop") {
1757 Error(L, "unrecognized machine type");
1758 return false;
1759 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001760
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001761 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1762 Error(L, "unexpected token in directive");
1763 return false;
1764 }
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +00001765 PPCTargetStreamer &TStreamer =
1766 *static_cast<PPCTargetStreamer *>(
1767 getParser().getStreamer().getTargetStreamer());
1768 TStreamer.emitMachine(CPU);
Ulrich Weigand55daa772013-07-09 10:00:34 +00001769
1770 return false;
1771}
1772
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001773/// ParseDarwinDirectiveMachine (Mach-o platforms)
1774/// ::= .machine cpu-identifier
1775bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001776 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001777 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001778 getLexer().isNot(AsmToken::String)) {
1779 Error(L, "unexpected token in directive");
1780 return false;
1781 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001782
1783 StringRef CPU = Parser.getTok().getIdentifier();
1784 Parser.Lex();
1785
1786 // FIXME: this is only the 'default' set of cpu variants.
1787 // However we don't act on this information at present, this is simply
1788 // allowing parsing to proceed with minimal sanity checking.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001789 if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1790 Error(L, "unrecognized cpu type");
1791 return false;
1792 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001793
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001794 if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1795 Error(L, "wrong cpu type specified for 64bit");
1796 return false;
1797 }
1798 if (!isPPC64() && CPU == "ppc64") {
1799 Error(L, "wrong cpu type specified for 32bit");
1800 return false;
1801 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001802
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001803 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1804 Error(L, "unexpected token in directive");
1805 return false;
1806 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001807
1808 return false;
1809}
1810
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001811/// ParseDirectiveAbiVersion
1812/// ::= .abiversion constant-expression
1813bool PPCAsmParser::ParseDirectiveAbiVersion(SMLoc L) {
1814 int64_t AbiVersion;
1815 if (getParser().parseAbsoluteExpression(AbiVersion)){
1816 Error(L, "expected constant expression");
1817 return false;
1818 }
1819 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1820 Error(L, "unexpected token in directive");
1821 return false;
1822 }
1823
1824 PPCTargetStreamer &TStreamer =
1825 *static_cast<PPCTargetStreamer *>(
1826 getParser().getStreamer().getTargetStreamer());
1827 TStreamer.emitAbiVersion(AbiVersion);
1828
1829 return false;
1830}
1831
Ulrich Weigandbb686102014-07-20 23:06:03 +00001832/// ParseDirectiveLocalEntry
1833/// ::= .localentry symbol, expression
1834bool PPCAsmParser::ParseDirectiveLocalEntry(SMLoc L) {
1835 StringRef Name;
1836 if (getParser().parseIdentifier(Name)) {
1837 Error(L, "expected identifier in directive");
1838 return false;
1839 }
1840 MCSymbol *Sym = getContext().GetOrCreateSymbol(Name);
1841
1842 if (getLexer().isNot(AsmToken::Comma)) {
1843 Error(L, "unexpected token in directive");
1844 return false;
1845 }
1846 Lex();
1847
1848 const MCExpr *Expr;
1849 if (getParser().parseExpression(Expr)) {
1850 Error(L, "expected expression");
1851 return false;
1852 }
1853
1854 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1855 Error(L, "unexpected token in directive");
1856 return false;
1857 }
1858
1859 PPCTargetStreamer &TStreamer =
1860 *static_cast<PPCTargetStreamer *>(
1861 getParser().getStreamer().getTargetStreamer());
1862 TStreamer.emitLocalEntry(Sym, Expr);
1863
1864 return false;
1865}
1866
1867
1868
Ulrich Weigand640192d2013-05-03 19:49:39 +00001869/// Force static initialization.
1870extern "C" void LLVMInitializePowerPCAsmParser() {
1871 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1872 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001873 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001874}
1875
1876#define GET_REGISTER_MATCHER
1877#define GET_MATCHER_IMPLEMENTATION
1878#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001879
1880// Define this matcher function after the auto-generated include so we
1881// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00001882unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001883 unsigned Kind) {
1884 // If the kind is a token for a literal immediate, check if our asm
1885 // operand matches. This is for InstAliases which have a fixed-value
1886 // immediate in the syntax.
1887 int64_t ImmVal;
1888 switch (Kind) {
1889 case MCK_0: ImmVal = 0; break;
1890 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001891 case MCK_2: ImmVal = 2; break;
1892 case MCK_3: ImmVal = 3; break;
Joerg Sonnenbergerdda8e782014-07-30 09:24:37 +00001893 case MCK_4: ImmVal = 4; break;
1894 case MCK_5: ImmVal = 5; break;
1895 case MCK_6: ImmVal = 6; break;
1896 case MCK_7: ImmVal = 7; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001897 default: return Match_InvalidOperand;
1898 }
1899
David Blaikie960ea3f2014-06-08 16:18:35 +00001900 PPCOperand &Op = static_cast<PPCOperand &>(AsmOp);
1901 if (Op.isImm() && Op.getImm() == ImmVal)
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001902 return Match_Success;
1903
1904 return Match_InvalidOperand;
1905}
1906
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001907const MCExpr *
1908PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1909 MCSymbolRefExpr::VariantKind Variant,
1910 MCContext &Ctx) {
1911 switch (Variant) {
1912 case MCSymbolRefExpr::VK_PPC_LO:
1913 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
1914 case MCSymbolRefExpr::VK_PPC_HI:
1915 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
1916 case MCSymbolRefExpr::VK_PPC_HA:
1917 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
1918 case MCSymbolRefExpr::VK_PPC_HIGHER:
1919 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
1920 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1921 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
1922 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1923 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
1924 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1925 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
1926 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001927 return nullptr;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001928 }
1929}