blob: 9f7bed0d3b12557ab648cffba3ff688a7fab87de [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===-- AArch64MCTargetDesc.cpp - AArch64 Target Descriptions ---*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides AArch64 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AArch64MCTargetDesc.h"
15#include "AArch64ELFStreamer.h"
16#include "AArch64MCAsmInfo.h"
17#include "InstPrinter/AArch64InstPrinter.h"
18#include "llvm/MC/MCCodeGenInfo.h"
19#include "llvm/MC/MCInstrInfo.h"
20#include "llvm/MC/MCRegisterInfo.h"
21#include "llvm/MC/MCStreamer.h"
22#include "llvm/MC/MCSubtargetInfo.h"
23#include "llvm/Support/ErrorHandling.h"
24#include "llvm/Support/TargetRegistry.h"
25
26using namespace llvm;
27
28#define GET_INSTRINFO_MC_DESC
29#include "AArch64GenInstrInfo.inc"
30
31#define GET_SUBTARGETINFO_MC_DESC
32#include "AArch64GenSubtargetInfo.inc"
33
34#define GET_REGINFO_MC_DESC
35#include "AArch64GenRegisterInfo.inc"
36
37static MCInstrInfo *createAArch64MCInstrInfo() {
38 MCInstrInfo *X = new MCInstrInfo();
39 InitAArch64MCInstrInfo(X);
40 return X;
41}
42
Daniel Sanders50f17232015-09-15 16:17:27 +000043static MCSubtargetInfo *
44createAArch64MCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) {
Tim Northover3b0846e2014-05-24 12:50:23 +000045 if (CPU.empty())
46 CPU = "generic";
47
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000048 return createAArch64MCSubtargetInfoImpl(TT, CPU, FS);
Tim Northover3b0846e2014-05-24 12:50:23 +000049}
50
Daniel Sanders50f17232015-09-15 16:17:27 +000051static MCRegisterInfo *createAArch64MCRegisterInfo(const Triple &Triple) {
Tim Northover3b0846e2014-05-24 12:50:23 +000052 MCRegisterInfo *X = new MCRegisterInfo();
53 InitAArch64MCRegisterInfo(X, AArch64::LR);
54 return X;
55}
56
57static MCAsmInfo *createAArch64MCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +000058 const Triple &TheTriple) {
Tim Northover3b0846e2014-05-24 12:50:23 +000059 MCAsmInfo *MAI;
Daniel Sanders50f17232015-09-15 16:17:27 +000060 if (TheTriple.isOSBinFormatMachO())
Tim Northover3b0846e2014-05-24 12:50:23 +000061 MAI = new AArch64MCAsmInfoDarwin();
62 else {
Daniel Sanders50f17232015-09-15 16:17:27 +000063 assert(TheTriple.isOSBinFormatELF() && "Only expect Darwin or ELF");
64 MAI = new AArch64MCAsmInfoELF(TheTriple);
Tim Northover3b0846e2014-05-24 12:50:23 +000065 }
66
67 // Initial state of the frame pointer is SP.
68 unsigned Reg = MRI.getDwarfRegNum(AArch64::SP, true);
69 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(nullptr, Reg, 0);
70 MAI->addInitialFrameState(Inst);
71
72 return MAI;
73}
74
Daniel Sanders50f17232015-09-15 16:17:27 +000075static MCCodeGenInfo *createAArch64MCCodeGenInfo(const Triple &TT,
Daniel Sandersf423f562015-07-06 16:56:07 +000076 Reloc::Model RM,
Tim Northover3b0846e2014-05-24 12:50:23 +000077 CodeModel::Model CM,
78 CodeGenOpt::Level OL) {
Daniel Sandersf423f562015-07-06 16:56:07 +000079 assert((TT.isOSBinFormatELF() || TT.isOSBinFormatMachO()) &&
Tim Northover3b0846e2014-05-24 12:50:23 +000080 "Only expect Darwin and ELF targets");
81
82 if (CM == CodeModel::Default)
83 CM = CodeModel::Small;
84 // The default MCJIT memory managers make no guarantees about where they can
85 // find an executable page; JITed code needs to be able to refer to globals
86 // no matter how far away they are.
87 else if (CM == CodeModel::JITDefault)
88 CM = CodeModel::Large;
89 else if (CM != CodeModel::Small && CM != CodeModel::Large)
90 report_fatal_error(
91 "Only small and large code models are allowed on AArch64");
92
93 // AArch64 Darwin is always PIC.
Daniel Sandersf423f562015-07-06 16:56:07 +000094 if (TT.isOSDarwin())
Tim Northover3b0846e2014-05-24 12:50:23 +000095 RM = Reloc::PIC_;
96 // On ELF platforms the default static relocation model has a smart enough
97 // linker to cope with referencing external symbols defined in a shared
98 // library. Hence DynamicNoPIC doesn't need to be promoted to PIC.
99 else if (RM == Reloc::Default || RM == Reloc::DynamicNoPIC)
100 RM = Reloc::Static;
101
102 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4c98cf72015-05-15 19:13:31 +0000103 X->initMCCodeGenInfo(RM, CM, OL);
Tim Northover3b0846e2014-05-24 12:50:23 +0000104 return X;
105}
106
Daniel Sanders50f17232015-09-15 16:17:27 +0000107static MCInstPrinter *createAArch64MCInstPrinter(const Triple &T,
Eric Christopherf8019402015-03-31 00:10:04 +0000108 unsigned SyntaxVariant,
Tim Northover3b0846e2014-05-24 12:50:23 +0000109 const MCAsmInfo &MAI,
110 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000111 const MCRegisterInfo &MRI) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000112 if (SyntaxVariant == 0)
Eric Christopher2226c722015-03-30 21:52:26 +0000113 return new AArch64InstPrinter(MAI, MII, MRI);
Tim Northover3b0846e2014-05-24 12:50:23 +0000114 if (SyntaxVariant == 1)
Eric Christopher2226c722015-03-30 21:52:26 +0000115 return new AArch64AppleInstPrinter(MAI, MII, MRI);
Tim Northover3b0846e2014-05-24 12:50:23 +0000116
117 return nullptr;
118}
119
Daniel Sanders50f17232015-09-15 16:17:27 +0000120static MCStreamer *createELFStreamer(const Triple &T, MCContext &Ctx,
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000121 MCAsmBackend &TAB, raw_pwrite_stream &OS,
Rafael Espindolacd584a82015-03-19 01:50:16 +0000122 MCCodeEmitter *Emitter, bool RelaxAll) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +0000123 return createAArch64ELFStreamer(Ctx, TAB, OS, Emitter, RelaxAll);
Tim Northover3b0846e2014-05-24 12:50:23 +0000124}
125
Rafael Espindolacd584a82015-03-19 01:50:16 +0000126static MCStreamer *createMachOStreamer(MCContext &Ctx, MCAsmBackend &TAB,
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000127 raw_pwrite_stream &OS,
128 MCCodeEmitter *Emitter, bool RelaxAll,
Rafael Espindola36a15cb2015-03-20 20:00:01 +0000129 bool DWARFMustBeAtTheEnd) {
Rafael Espindolacd584a82015-03-19 01:50:16 +0000130 return createMachOStreamer(Ctx, TAB, OS, Emitter, RelaxAll,
Rafael Espindola36a15cb2015-03-20 20:00:01 +0000131 DWARFMustBeAtTheEnd,
Rafael Espindolacd584a82015-03-19 01:50:16 +0000132 /*LabelSections*/ true);
133}
134
Tim Northover3b0846e2014-05-24 12:50:23 +0000135// Force static initialization.
136extern "C" void LLVMInitializeAArch64TargetMC() {
Rafael Espindola69244c32015-03-18 23:15:49 +0000137 for (Target *T :
138 {&TheAArch64leTarget, &TheAArch64beTarget, &TheARM64Target}) {
139 // Register the MC asm info.
140 RegisterMCAsmInfoFn X(*T, createAArch64MCAsmInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000141
Rafael Espindola69244c32015-03-18 23:15:49 +0000142 // Register the MC codegen info.
143 TargetRegistry::RegisterMCCodeGenInfo(*T, createAArch64MCCodeGenInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000144
Rafael Espindola69244c32015-03-18 23:15:49 +0000145 // Register the MC instruction info.
146 TargetRegistry::RegisterMCInstrInfo(*T, createAArch64MCInstrInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000147
Rafael Espindola69244c32015-03-18 23:15:49 +0000148 // Register the MC register info.
149 TargetRegistry::RegisterMCRegInfo(*T, createAArch64MCRegisterInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000150
Rafael Espindola69244c32015-03-18 23:15:49 +0000151 // Register the MC subtarget info.
152 TargetRegistry::RegisterMCSubtargetInfo(*T, createAArch64MCSubtargetInfo);
153
154 // Register the MC Code Emitter
155 TargetRegistry::RegisterMCCodeEmitter(*T, createAArch64MCCodeEmitter);
156
Rafael Espindolacd584a82015-03-19 01:50:16 +0000157 // Register the obj streamers.
158 TargetRegistry::RegisterELFStreamer(*T, createELFStreamer);
159 TargetRegistry::RegisterMachOStreamer(*T, createMachOStreamer);
160
161 // Register the obj target streamer.
162 TargetRegistry::RegisterObjectTargetStreamer(
163 *T, createAArch64ObjectTargetStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000164
165 // Register the asm streamer.
166 TargetRegistry::RegisterAsmTargetStreamer(*T,
167 createAArch64AsmTargetStreamer);
168 // Register the MCInstPrinter.
169 TargetRegistry::RegisterMCInstPrinter(*T, createAArch64MCInstPrinter);
170 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000171
172 // Register the asm backend.
Rafael Espindola69244c32015-03-18 23:15:49 +0000173 for (Target *T : {&TheAArch64leTarget, &TheARM64Target})
174 TargetRegistry::RegisterMCAsmBackend(*T, createAArch64leAsmBackend);
Tim Northover3b0846e2014-05-24 12:50:23 +0000175 TargetRegistry::RegisterMCAsmBackend(TheAArch64beTarget,
176 createAArch64beAsmBackend);
Tim Northover3b0846e2014-05-24 12:50:23 +0000177}