blob: 657cacaa792ca2dd4fba602a20d507576cc2436d [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Sam Koltonf7659d712017-05-23 10:08:55 +000051class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
52 bits<8> vdst;
53 bits<9> src1;
54
55 let Inst{8-0} = 0xf9; // sdwa
56 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
57 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
58 let Inst{30-25} = op;
59 let Inst{31} = 0x0; // encoding
60 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
61}
62
Valery Pykhtin355103f2016-09-23 09:08:07 +000063class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
64 InstSI <P.Outs32, P.Ins32, "", pattern>,
65 VOP <opName>,
66 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
67 MnemonicAlias<opName#suffix, opName> {
68
69 let isPseudo = 1;
70 let isCodeGenOnly = 1;
71 let UseNamedOperandTable = 1;
72
73 string Mnemonic = opName;
74 string AsmOperands = P.Asm32;
75
76 let Size = 4;
77 let mayLoad = 0;
78 let mayStore = 0;
79 let hasSideEffects = 0;
80 let SubtargetPredicate = isGCN;
81
82 let VOP2 = 1;
83 let VALU = 1;
84 let Uses = [EXEC];
85
86 let AsmVariantName = AMDGPUAsmVariants.Default;
87
88 VOPProfile Pfl = P;
89}
90
91class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
92 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
93 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
94
95 let isPseudo = 0;
96 let isCodeGenOnly = 0;
97
Sam Koltona6792a32016-12-22 11:30:48 +000098 let Constraints = ps.Constraints;
99 let DisableEncoding = ps.DisableEncoding;
100
Valery Pykhtin355103f2016-09-23 09:08:07 +0000101 // copy relevant pseudo op flags
102 let SubtargetPredicate = ps.SubtargetPredicate;
103 let AsmMatchConverter = ps.AsmMatchConverter;
104 let AsmVariantName = ps.AsmVariantName;
105 let Constraints = ps.Constraints;
106 let DisableEncoding = ps.DisableEncoding;
107 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000108 let UseNamedOperandTable = ps.UseNamedOperandTable;
109 let Uses = ps.Uses;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000110}
111
Sam Koltona568e3d2016-12-22 12:57:41 +0000112class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
113 VOP_SDWA_Pseudo <OpName, P, pattern> {
114 let AsmMatchConverter = "cvtSdwaVOP2";
115}
116
Sam Koltonf7659d712017-05-23 10:08:55 +0000117class VOP2_SDWA9_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
118 VOP_SDWA9_Pseudo <OpName, P, pattern> {
119 let AsmMatchConverter = "cvtSdwaVOP2";
120}
121
Valery Pykhtin355103f2016-09-23 09:08:07 +0000122class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
123 list<dag> ret = !if(P.HasModifiers,
124 [(set P.DstVT:$vdst,
125 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
126 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
127 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
128}
129
130multiclass VOP2Inst <string opName,
131 VOPProfile P,
132 SDPatternOperator node = null_frag,
133 string revOp = opName> {
134
135 def _e32 : VOP2_Pseudo <opName, P>,
136 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
137
138 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
139 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000140
Sam Koltonf7659d712017-05-23 10:08:55 +0000141 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
142 def _sdwa9 : VOP2_SDWA9_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000143}
144
145multiclass VOP2bInst <string opName,
146 VOPProfile P,
147 SDPatternOperator node = null_frag,
148 string revOp = opName,
149 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
150
151 let SchedRW = [Write32Bit, WriteSALU] in {
152 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
153 def _e32 : VOP2_Pseudo <opName, P>,
154 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000155
Sam Koltonf7659d712017-05-23 10:08:55 +0000156 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
157 let AsmMatchConverter = "cvtSdwaVOP2b";
158 }
159
160 def _sdwa9 : VOP2_SDWA9_Pseudo <opName, P> {
161 let AsmMatchConverter = "cvtSdwaVOP2b";
162 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000163 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000164
Valery Pykhtin355103f2016-09-23 09:08:07 +0000165 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
166 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
167 }
168}
169
170multiclass VOP2eInst <string opName,
171 VOPProfile P,
172 SDPatternOperator node = null_frag,
173 string revOp = opName,
174 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
175
176 let SchedRW = [Write32Bit] in {
177 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
178 def _e32 : VOP2_Pseudo <opName, P>,
179 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
180 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000181
Valery Pykhtin355103f2016-09-23 09:08:07 +0000182 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
183 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
184 }
185}
186
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000187class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000188 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
189 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000190 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000191
192 // Hack to stop printing _e64
193 let DstRC = RegisterOperand<VGPR_32>;
194 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000195}
196
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000197def VOP_MADAK_F16 : VOP_MADAK <f16>;
198def VOP_MADAK_F32 : VOP_MADAK <f32>;
199
200class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000201 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
202 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000203 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000204
205 // Hack to stop printing _e64
206 let DstRC = RegisterOperand<VGPR_32>;
207 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000208}
209
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000210def VOP_MADMK_F16 : VOP_MADMK <f16>;
211def VOP_MADMK_F32 : VOP_MADMK <f32>;
212
Matt Arsenault678e1112017-04-10 17:58:06 +0000213// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
214// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000215class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000216 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
217 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000218 HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Sam Kolton9772eb32017-01-11 11:46:30 +0000219 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
220 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000221 VGPR_32:$src2, // stub argument
222 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
223 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton9772eb32017-01-11 11:46:30 +0000224 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
225 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000226 VGPR_32:$src2, // stub argument
227 clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused,
228 src0_sel:$src0_sel, src1_sel:$src1_sel);
Sam Koltonf7659d712017-05-23 10:08:55 +0000229 let InsSDWA9 = (ins Src0ModSDWA9:$src0_modifiers, Src0SDWA9:$src0,
230 Src1ModSDWA9:$src1_modifiers, Src1SDWA9:$src1,
231 VGPR_32:$src2, // stub argument
232 clampmod:$clamp, omod:$omod,
233 dst_sel:$dst_sel, dst_unused:$dst_unused,
234 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000235 let Asm32 = getAsm32<1, 2, vt>.ret;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000236 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000237 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000238 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
239 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000240 let HasSrc2 = 0;
241 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000242 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000243 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000244}
245
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000246def VOP_MAC_F16 : VOP_MAC <f16> {
247 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
248 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000249 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f16>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000250}
251
252def VOP_MAC_F32 : VOP_MAC <f32> {
253 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
254 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000255 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f32>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000256}
257
Valery Pykhtin355103f2016-09-23 09:08:07 +0000258// Write out to vcc or arbitrary SGPR.
259def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
260 let Asm32 = "$vdst, vcc, $src0, $src1";
261 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000262 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000263 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000264 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000265 let Outs32 = (outs DstRC:$vdst);
266 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
267}
268
269// Write out to vcc or arbitrary SGPR and read in from vcc or
270// arbitrary SGPR.
271def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
272 // We use VCSrc_b32 to exclude literal constants, even though the
273 // encoding normally allows them since the implicit VCC use means
274 // using one would always violate the constant bus
275 // restriction. SGPRs are still allowed because it should
276 // technically be possible to use VCC again as src0.
277 let Src0RC32 = VCSrc_b32;
278 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
279 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000280 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000281 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000282 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000283 let Outs32 = (outs DstRC:$vdst);
284 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
285
286 // Suppress src2 implied by type since the 32-bit encoding uses an
287 // implicit VCC use.
288 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000289
Sam Koltonf7659d712017-05-23 10:08:55 +0000290 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
291 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000292 clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused,
293 src0_sel:$src0_sel, src1_sel:$src1_sel);
294
Sam Koltonf7659d712017-05-23 10:08:55 +0000295 let InsSDWA9 = (ins Src0ModSDWA9:$src0_modifiers, Src0SDWA9:$src0,
296 Src1ModSDWA9:$src1_modifiers, Src1SDWA9:$src1,
297 clampmod:$clamp, omod:$omod,
298 dst_sel:$dst_sel, dst_unused:$dst_unused,
299 src0_sel:$src0_sel, src1_sel:$src1_sel);
300
Sam Koltone66365e2016-12-27 10:06:42 +0000301 let InsDPP = (ins Src0Mod:$src0_modifiers, Src0DPP:$src0,
302 Src1Mod:$src1_modifiers, Src1DPP:$src1,
303 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
304 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
305 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000306 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000307}
308
309// Read in from vcc or arbitrary SGPR
310def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
311 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
312 let Asm32 = "$vdst, $src0, $src1, vcc";
313 let Asm64 = "$vdst, $src0, $src1, $src2";
314 let Outs32 = (outs DstRC:$vdst);
315 let Outs64 = (outs DstRC:$vdst);
316
317 // Suppress src2 implied by type since the 32-bit encoding uses an
318 // implicit VCC use.
319 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
320}
321
322def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
323 let Outs32 = (outs SReg_32:$vdst);
324 let Outs64 = Outs32;
325 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
326 let Ins64 = Ins32;
327 let Asm32 = " $vdst, $src0, $src1";
328 let Asm64 = Asm32;
329}
330
331def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
332 let Outs32 = (outs VGPR_32:$vdst);
333 let Outs64 = Outs32;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000334 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000335 let Ins64 = Ins32;
336 let Asm32 = " $vdst, $src0, $src1";
337 let Asm64 = Asm32;
338}
339
340//===----------------------------------------------------------------------===//
341// VOP2 Instructions
342//===----------------------------------------------------------------------===//
343
344let SubtargetPredicate = isGCN in {
345
346defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000347def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000348
349let isCommutable = 1 in {
350defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
351defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
352defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
353defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
354defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
355defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
356defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
357defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
358defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
359defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
360defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
361defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
362defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
363defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
364defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
365defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
366defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
367defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
368defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
369defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
370defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
371
372let Constraints = "$vdst = $src2", DisableEncoding="$src2",
373 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000374defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000375}
376
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000377def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000378
379// No patterns so that the scalar instructions are always selected.
380// The scalar versions will be replaced with vector when needed later.
381
382// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
383// but the VI instructions behave the same as the SI versions.
384defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32>;
385defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32>;
386defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32">;
387defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1>;
388defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1>;
389defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32">;
390} // End isCommutable = 1
391
392// These are special and do not read the exec mask.
393let isConvergent = 1, Uses = []<Register> in {
394def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
395 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
396
397def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
398} // End isConvergent = 1
399
400defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_I32_I32_I32>;
401defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_I32_I32_I32>;
402defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_lo>;
403defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_hi>;
404defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_F32_F32_I32, AMDGPUldexp>;
405defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_I32_F32_I32>; // TODO: set "Uses = dst"
406defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_I32_F32_F32>;
407defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_I32_F32_F32>;
Matt Arsenault1f17c662017-02-22 00:27:34 +0000408defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_I32_F32_F32, AMDGPUpkrtz_f16_f32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000409defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_I32_I32_I32>;
410defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_I32_I32_I32>;
411
412} // End SubtargetPredicate = isGCN
413
414
415// These instructions only exist on SI and CI
416let SubtargetPredicate = isSICI in {
417
418defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
419defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
420
421let isCommutable = 1 in {
422defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
423defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
424defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
425defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
426} // End isCommutable = 1
427
428} // End let SubtargetPredicate = SICI
429
Sam Koltonf7659d712017-05-23 10:08:55 +0000430let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000431
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000432def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000433defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
434defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000435defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000436defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000437
438let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000439defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
440defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000441defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000442defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000443def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000444defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
445defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000446defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000447defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000448defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
449defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000450defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
451defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
452defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
453defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000454
455let Constraints = "$vdst = $src2", DisableEncoding="$src2",
456 isConvertibleToThreeAddress = 1 in {
457defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
458}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000459} // End isCommutable = 1
460
Sam Koltonf7659d712017-05-23 10:08:55 +0000461} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000462
Tom Stellard115a6152016-11-10 16:02:37 +0000463// Note: 16-bit instructions produce a 0 result in the high 16-bits.
464multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
465
466def : Pat<
467 (op i16:$src0, i16:$src1),
468 (inst $src0, $src1)
469>;
470
471def : Pat<
472 (i32 (zext (op i16:$src0, i16:$src1))),
473 (inst $src0, $src1)
474>;
475
476def : Pat<
477 (i64 (zext (op i16:$src0, i16:$src1))),
478 (REG_SEQUENCE VReg_64,
479 (inst $src0, $src1), sub0,
480 (V_MOV_B32_e32 (i32 0)), sub1)
481>;
482
483}
484
485multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
486
487def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000488 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000489 (inst $src1, $src0)
490>;
491
492def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000493 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000494 (inst $src1, $src0)
495>;
496
497
498def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000499 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000500 (REG_SEQUENCE VReg_64,
501 (inst $src1, $src0), sub0,
502 (V_MOV_B32_e32 (i32 0)), sub1)
503>;
504}
505
506class ZExt_i16_i1_Pat <SDNode ext> : Pat <
507 (i16 (ext i1:$src)),
508 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
509>;
510
Sam Koltonf7659d712017-05-23 10:08:55 +0000511let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000512
Matt Arsenault27c06292016-12-09 06:19:12 +0000513defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
514defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
515defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
516defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
517defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
518defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
519defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000520
Tom Stellard01e65d22016-11-18 13:53:34 +0000521def : Pat <
522 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000523 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000524>;
525
526def : Pat <
527 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000528 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000529>;
530
531def : Pat <
532 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000533 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000534>;
Tom Stellard115a6152016-11-10 16:02:37 +0000535
Matt Arsenault94163282016-12-22 16:36:25 +0000536defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
537defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
538defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000539
540def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000541def : ZExt_i16_i1_Pat<anyext>;
542
Tom Stellardd23de362016-11-15 21:25:56 +0000543def : Pat <
544 (i16 (sext i1:$src)),
545 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
546>;
547
Matt Arsenaultaf635242017-01-30 19:30:24 +0000548// Undo sub x, c -> add x, -c canonicalization since c is more likely
549// an inline immediate than -c.
550// TODO: Also do for 64-bit.
551def : Pat<
552 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
553 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
554>;
555
Sam Koltonf7659d712017-05-23 10:08:55 +0000556} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000557
Valery Pykhtin355103f2016-09-23 09:08:07 +0000558//===----------------------------------------------------------------------===//
559// SI
560//===----------------------------------------------------------------------===//
561
562let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
563
564multiclass VOP2_Real_si <bits<6> op> {
565 def _si :
566 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
567 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
568}
569
570multiclass VOP2_Real_MADK_si <bits<6> op> {
571 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
572 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
573}
574
575multiclass VOP2_Real_e32_si <bits<6> op> {
576 def _e32_si :
577 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
578 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
579}
580
581multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
582 def _e64_si :
583 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
584 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
585}
586
587multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
588 def _e64_si :
589 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
590 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
591}
592
593} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
594
595defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
596defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
597defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
598defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
599defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
600defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
601defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
602defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
603defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
604defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
605defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
606defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
607defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
608defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
609defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
610defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
611defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
612defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
613defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
614defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
615defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
616defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
617defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
618defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
619defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
620defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
621defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
622defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
623defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
624defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
625defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
626
627defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000628
629let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000630defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000631}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000632
633defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
634defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
635defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
636defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
637defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
638defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
639
640defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
641defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
642defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
643defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
644defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
645defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
646defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
647defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
648defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
649defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
650defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
651
652
653//===----------------------------------------------------------------------===//
654// VI
655//===----------------------------------------------------------------------===//
656
Valery Pykhtin355103f2016-09-23 09:08:07 +0000657class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
658 VOP_DPP <ps.OpName, P> {
659 let Defs = ps.Defs;
660 let Uses = ps.Uses;
661 let SchedRW = ps.SchedRW;
662 let hasSideEffects = ps.hasSideEffects;
Sam Koltona6792a32016-12-22 11:30:48 +0000663 let Constraints = ps.Constraints;
664 let DisableEncoding = ps.DisableEncoding;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000665
666 bits<8> vdst;
667 bits<8> src1;
668 let Inst{8-0} = 0xfa; //dpp
669 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
670 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
671 let Inst{30-25} = op;
672 let Inst{31} = 0x0; //encoding
673}
674
675let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
676
677multiclass VOP32_Real_vi <bits<10> op> {
678 def _vi :
679 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
680 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
681}
682
683multiclass VOP2_Real_MADK_vi <bits<6> op> {
684 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
685 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
686}
687
688multiclass VOP2_Real_e32_vi <bits<6> op> {
689 def _e32_vi :
690 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
691 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
692}
693
694multiclass VOP2_Real_e64_vi <bits<10> op> {
695 def _e64_vi :
696 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
697 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
698}
699
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000700multiclass VOP2_Real_e64only_vi <bits<10> op> {
701 def _e64_vi :
702 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
703 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
704 // Hack to stop printing _e64
705 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
706 let OutOperandList = (outs VGPR_32:$vdst);
707 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
708 }
709}
710
Sam Koltone66365e2016-12-27 10:06:42 +0000711multiclass Base_VOP2be_Real_e32e64_vi <bits<6> op> : VOP2_Real_e32_vi<op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000712 def _e64_vi :
713 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
714 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
715}
716
717multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
718 VOP2_Real_e32_vi<op>,
719 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
720
721} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000722
Sam Koltona568e3d2016-12-22 12:57:41 +0000723multiclass VOP2_SDWA_Real <bits<6> op> {
724 def _sdwa_vi :
725 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
726 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
727}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000728
Sam Koltonf7659d712017-05-23 10:08:55 +0000729multiclass VOP2_SDWA9_Real <bits<6> op> {
730 def _sdwa_gfx9 :
731 VOP_SDWA9_Real <!cast<VOP2_SDWA9_Pseudo>(NAME#"_sdwa9")>,
732 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA9_Pseudo>(NAME#"_sdwa9").Pfl>;
733}
734
Sam Koltone66365e2016-12-27 10:06:42 +0000735multiclass VOP2be_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000736 Base_VOP2be_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltone66365e2016-12-27 10:06:42 +0000737 // For now left dpp only for asm/dasm
738 // TODO: add corresponding pseudo
739 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
740}
741
Valery Pykhtin355103f2016-09-23 09:08:07 +0000742multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000743 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltona568e3d2016-12-22 12:57:41 +0000744 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000745 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000746 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
747}
748
749defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
750defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
751defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
752defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
753defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
754defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
755defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
756defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
757defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
758defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
759defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
760defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
761defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
762defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
763defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
764defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
765defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
766defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
767defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
768defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
769defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
770defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
771defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
772defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
773defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
774defm V_ADD_I32 : VOP2be_Real_e32e64_vi <0x19>;
775defm V_SUB_I32 : VOP2be_Real_e32e64_vi <0x1a>;
776defm V_SUBREV_I32 : VOP2be_Real_e32e64_vi <0x1b>;
777defm V_ADDC_U32 : VOP2be_Real_e32e64_vi <0x1c>;
778defm V_SUBB_U32 : VOP2be_Real_e32e64_vi <0x1d>;
779defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi <0x1e>;
780
781defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
782defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
783
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000784defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
785defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
786defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
787defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
788defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
789defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
790defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
791defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
792defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
793defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
794defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000795
796defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
797defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
798defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
799defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
800defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
801defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
802defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
803defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
804defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
805defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
806defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
807defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
808defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000809defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000810defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
811defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
812defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
813defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
814defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
815defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
816defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
817
818let SubtargetPredicate = isVI in {
819
820// Aliases to simplify matching of floating-point instructions that
821// are VOP2 on SI and VOP3 on VI.
822class SI2_VI3Alias <string name, Instruction inst> : InstAlias <
823 name#" $dst, $src0, $src1",
824 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0)
825>, PredicateControl {
826 let UseInstAsmMatchConverter = 0;
827 let AsmVariantName = AMDGPUAsmVariants.VOP3;
828}
829
830def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
831def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
832def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
833def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
834def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
835
836} // End SubtargetPredicate = isVI