blob: a3025ffe2b34de7f44de62fbaefafe540855792b [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
40class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
41 InstSI <P.Outs32, P.Ins32, "", pattern>,
42 VOP <opName>,
43 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
44 MnemonicAlias<opName#suffix, opName> {
45
46 let isPseudo = 1;
47 let isCodeGenOnly = 1;
48 let UseNamedOperandTable = 1;
49
50 string Mnemonic = opName;
51 string AsmOperands = P.Asm32;
52
53 let Size = 4;
54 let mayLoad = 0;
55 let mayStore = 0;
56 let hasSideEffects = 0;
57 let SubtargetPredicate = isGCN;
58
59 let VOP2 = 1;
60 let VALU = 1;
61 let Uses = [EXEC];
62
63 let AsmVariantName = AMDGPUAsmVariants.Default;
64
65 VOPProfile Pfl = P;
66}
67
68class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
69 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
70 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
71
72 let isPseudo = 0;
73 let isCodeGenOnly = 0;
74
Sam Koltona6792a32016-12-22 11:30:48 +000075 let Constraints = ps.Constraints;
76 let DisableEncoding = ps.DisableEncoding;
77
Valery Pykhtin355103f2016-09-23 09:08:07 +000078 // copy relevant pseudo op flags
79 let SubtargetPredicate = ps.SubtargetPredicate;
80 let AsmMatchConverter = ps.AsmMatchConverter;
81 let AsmVariantName = ps.AsmVariantName;
82 let Constraints = ps.Constraints;
83 let DisableEncoding = ps.DisableEncoding;
84 let TSFlags = ps.TSFlags;
85}
86
87class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
88 list<dag> ret = !if(P.HasModifiers,
89 [(set P.DstVT:$vdst,
90 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
91 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
92 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
93}
94
95multiclass VOP2Inst <string opName,
96 VOPProfile P,
97 SDPatternOperator node = null_frag,
98 string revOp = opName> {
99
100 def _e32 : VOP2_Pseudo <opName, P>,
101 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
102
103 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
104 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
105}
106
107multiclass VOP2bInst <string opName,
108 VOPProfile P,
109 SDPatternOperator node = null_frag,
110 string revOp = opName,
111 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
112
113 let SchedRW = [Write32Bit, WriteSALU] in {
114 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
115 def _e32 : VOP2_Pseudo <opName, P>,
116 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
117 }
118 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
119 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
120 }
121}
122
123multiclass VOP2eInst <string opName,
124 VOPProfile P,
125 SDPatternOperator node = null_frag,
126 string revOp = opName,
127 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
128
129 let SchedRW = [Write32Bit] in {
130 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
131 def _e32 : VOP2_Pseudo <opName, P>,
132 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
133 }
134 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
135 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
136 }
137}
138
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000139class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000140 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
141 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000142 field string Asm32 = "$vdst, $src0, $src1, $imm";
143 field bit HasExt = 0;
144}
145
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000146def VOP_MADAK_F16 : VOP_MADAK <f16>;
147def VOP_MADAK_F32 : VOP_MADAK <f32>;
148
149class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000150 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
151 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000152 field string Asm32 = "$vdst, $src0, $imm, $src1";
153 field bit HasExt = 0;
154}
155
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000156def VOP_MADMK_F16 : VOP_MADMK <f16>;
157def VOP_MADMK_F32 : VOP_MADMK <f32>;
158
159class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000160 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
161 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
162 HasModifiers, Src0Mod, Src1Mod, Src2Mod>.ret;
Sam Koltona6792a32016-12-22 11:30:48 +0000163 let InsDPP = (ins FP32InputMods:$src0_modifiers, Src0DPP:$src0,
164 FP32InputMods:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000165 VGPR_32:$src2, // stub argument
166 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
167 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Koltona6792a32016-12-22 11:30:48 +0000168 let InsSDWA = (ins FP32InputMods:$src0_modifiers, Src0SDWA:$src0,
169 FP32InputMods:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000170 VGPR_32:$src2, // stub argument
171 clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused,
172 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000173 let Asm32 = getAsm32<1, 2, vt>.ret;
174 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
175 let AsmSDWA = getAsmSDWA<1, 2, HasModifiers, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000176 let HasSrc2 = 0;
177 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000178 let HasExt = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000179}
180
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000181def VOP_MAC_F16 : VOP_MAC <f16> {
182 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
183 // 'not a string initializer' error.
184 let Asm64 = getAsm64<1, 2, HasModifiers, f16>.ret;
185}
186
187def VOP_MAC_F32 : VOP_MAC <f32> {
188 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
189 // 'not a string initializer' error.
190 let Asm64 = getAsm64<1, 2, HasModifiers, f32>.ret;
191}
192
Valery Pykhtin355103f2016-09-23 09:08:07 +0000193// Write out to vcc or arbitrary SGPR.
194def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
195 let Asm32 = "$vdst, vcc, $src0, $src1";
196 let Asm64 = "$vdst, $sdst, $src0, $src1";
197 let Outs32 = (outs DstRC:$vdst);
198 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
199}
200
201// Write out to vcc or arbitrary SGPR and read in from vcc or
202// arbitrary SGPR.
203def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
204 // We use VCSrc_b32 to exclude literal constants, even though the
205 // encoding normally allows them since the implicit VCC use means
206 // using one would always violate the constant bus
207 // restriction. SGPRs are still allowed because it should
208 // technically be possible to use VCC again as src0.
209 let Src0RC32 = VCSrc_b32;
210 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
211 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
212 let Outs32 = (outs DstRC:$vdst);
213 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
214
215 // Suppress src2 implied by type since the 32-bit encoding uses an
216 // implicit VCC use.
217 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
218}
219
220// Read in from vcc or arbitrary SGPR
221def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
222 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
223 let Asm32 = "$vdst, $src0, $src1, vcc";
224 let Asm64 = "$vdst, $src0, $src1, $src2";
225 let Outs32 = (outs DstRC:$vdst);
226 let Outs64 = (outs DstRC:$vdst);
227
228 // Suppress src2 implied by type since the 32-bit encoding uses an
229 // implicit VCC use.
230 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
231}
232
233def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
234 let Outs32 = (outs SReg_32:$vdst);
235 let Outs64 = Outs32;
236 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
237 let Ins64 = Ins32;
238 let Asm32 = " $vdst, $src0, $src1";
239 let Asm64 = Asm32;
240}
241
242def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
243 let Outs32 = (outs VGPR_32:$vdst);
244 let Outs64 = Outs32;
245 let Ins32 = (ins SReg_32:$src0, SCSrc_b32:$src1);
246 let Ins64 = Ins32;
247 let Asm32 = " $vdst, $src0, $src1";
248 let Asm64 = Asm32;
249}
250
251//===----------------------------------------------------------------------===//
252// VOP2 Instructions
253//===----------------------------------------------------------------------===//
254
255let SubtargetPredicate = isGCN in {
256
257defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000258def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000259
260let isCommutable = 1 in {
261defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
262defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
263defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
264defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
265defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
266defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
267defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
268defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
269defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
270defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
271defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
272defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
273defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
274defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
275defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
276defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
277defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
278defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
279defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
280defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
281defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
282
283let Constraints = "$vdst = $src2", DisableEncoding="$src2",
284 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000285defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000286}
287
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000288def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000289
290// No patterns so that the scalar instructions are always selected.
291// The scalar versions will be replaced with vector when needed later.
292
293// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
294// but the VI instructions behave the same as the SI versions.
295defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32>;
296defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32>;
297defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32">;
298defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1>;
299defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1>;
300defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32">;
301} // End isCommutable = 1
302
303// These are special and do not read the exec mask.
304let isConvergent = 1, Uses = []<Register> in {
305def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
306 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
307
308def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
309} // End isConvergent = 1
310
311defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_I32_I32_I32>;
312defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_I32_I32_I32>;
313defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_lo>;
314defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_hi>;
315defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_F32_F32_I32, AMDGPUldexp>;
316defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_I32_F32_I32>; // TODO: set "Uses = dst"
317defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_I32_F32_F32>;
318defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_I32_F32_F32>;
319defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_I32_F32_F32, int_SI_packf16>;
320defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_I32_I32_I32>;
321defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_I32_I32_I32>;
322
323} // End SubtargetPredicate = isGCN
324
325
326// These instructions only exist on SI and CI
327let SubtargetPredicate = isSICI in {
328
329defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
330defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
331
332let isCommutable = 1 in {
333defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
334defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
335defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
336defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
337} // End isCommutable = 1
338
339} // End let SubtargetPredicate = SICI
340
341let SubtargetPredicate = isVI in {
342
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000343def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000344defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
345defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000346defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000347defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000348
349let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000350defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
351defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000352defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000353defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
354def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000355defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
356defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000357defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000358defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000359defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
360defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000361defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
362defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
363defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
364defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000365
366let Constraints = "$vdst = $src2", DisableEncoding="$src2",
367 isConvertibleToThreeAddress = 1 in {
368defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
369}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000370} // End isCommutable = 1
371
372} // End SubtargetPredicate = isVI
373
Tom Stellard115a6152016-11-10 16:02:37 +0000374// Note: 16-bit instructions produce a 0 result in the high 16-bits.
375multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
376
377def : Pat<
378 (op i16:$src0, i16:$src1),
379 (inst $src0, $src1)
380>;
381
382def : Pat<
383 (i32 (zext (op i16:$src0, i16:$src1))),
384 (inst $src0, $src1)
385>;
386
387def : Pat<
388 (i64 (zext (op i16:$src0, i16:$src1))),
389 (REG_SEQUENCE VReg_64,
390 (inst $src0, $src1), sub0,
391 (V_MOV_B32_e32 (i32 0)), sub1)
392>;
393
394}
395
396multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
397
398def : Pat<
399 (op i16:$src0, i32:$src1),
400 (inst $src1, $src0)
401>;
402
403def : Pat<
404 (i32 (zext (op i16:$src0, i32:$src1))),
405 (inst $src1, $src0)
406>;
407
408
409def : Pat<
410 (i64 (zext (op i16:$src0, i32:$src1))),
411 (REG_SEQUENCE VReg_64,
412 (inst $src1, $src0), sub0,
413 (V_MOV_B32_e32 (i32 0)), sub1)
414>;
415}
416
417class ZExt_i16_i1_Pat <SDNode ext> : Pat <
418 (i16 (ext i1:$src)),
419 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
420>;
421
422let Predicates = [isVI] in {
423
Matt Arsenault27c06292016-12-09 06:19:12 +0000424defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
425defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
426defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
427defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
428defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
429defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
430defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000431
Tom Stellard01e65d22016-11-18 13:53:34 +0000432def : Pat <
433 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000434 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000435>;
436
437def : Pat <
438 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000439 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000440>;
441
442def : Pat <
443 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000444 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000445>;
Tom Stellard115a6152016-11-10 16:02:37 +0000446
447defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e32>;
448defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e32>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000449defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e32>;
Tom Stellard115a6152016-11-10 16:02:37 +0000450
451def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000452def : ZExt_i16_i1_Pat<anyext>;
453
Tom Stellardd23de362016-11-15 21:25:56 +0000454def : Pat <
455 (i16 (sext i1:$src)),
456 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
457>;
458
Tom Stellard115a6152016-11-10 16:02:37 +0000459} // End Predicates = [isVI]
460
Valery Pykhtin355103f2016-09-23 09:08:07 +0000461//===----------------------------------------------------------------------===//
462// SI
463//===----------------------------------------------------------------------===//
464
465let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
466
467multiclass VOP2_Real_si <bits<6> op> {
468 def _si :
469 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
470 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
471}
472
473multiclass VOP2_Real_MADK_si <bits<6> op> {
474 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
475 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
476}
477
478multiclass VOP2_Real_e32_si <bits<6> op> {
479 def _e32_si :
480 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
481 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
482}
483
484multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
485 def _e64_si :
486 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
487 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
488}
489
490multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
491 def _e64_si :
492 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
493 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
494}
495
496} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
497
498defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
499defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
500defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
501defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
502defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
503defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
504defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
505defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
506defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
507defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
508defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
509defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
510defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
511defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
512defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
513defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
514defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
515defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
516defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
517defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
518defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
519defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
520defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
521defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
522defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
523defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
524defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
525defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
526defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
527defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
528defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
529
530defm V_READLANE_B32 : VOP2_Real_si <0x01>;
531defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
532
533defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
534defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
535defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
536defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
537defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
538defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
539
540defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
541defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
542defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
543defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
544defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
545defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
546defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
547defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
548defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
549defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
550defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
551
552
553//===----------------------------------------------------------------------===//
554// VI
555//===----------------------------------------------------------------------===//
556
557class VOP2_SDWA <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
558 VOP_SDWA <ps.OpName, P> {
559 let Defs = ps.Defs;
560 let Uses = ps.Uses;
561 let SchedRW = ps.SchedRW;
562 let hasSideEffects = ps.hasSideEffects;
Sam Koltona6792a32016-12-22 11:30:48 +0000563 let Constraints = ps.Constraints;
564 let DisableEncoding = ps.DisableEncoding;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000565 let AsmMatchConverter = "cvtSdwaVOP2";
566
567 bits<8> vdst;
568 bits<8> src1;
569 let Inst{8-0} = 0xf9; // sdwa
570 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
571 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
572 let Inst{30-25} = op;
573 let Inst{31} = 0x0; // encoding
574}
575
576class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
577 VOP_DPP <ps.OpName, P> {
578 let Defs = ps.Defs;
579 let Uses = ps.Uses;
580 let SchedRW = ps.SchedRW;
581 let hasSideEffects = ps.hasSideEffects;
Sam Koltona6792a32016-12-22 11:30:48 +0000582 let Constraints = ps.Constraints;
583 let DisableEncoding = ps.DisableEncoding;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000584
585 bits<8> vdst;
586 bits<8> src1;
587 let Inst{8-0} = 0xfa; //dpp
588 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
589 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
590 let Inst{30-25} = op;
591 let Inst{31} = 0x0; //encoding
592}
593
594let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
595
596multiclass VOP32_Real_vi <bits<10> op> {
597 def _vi :
598 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
599 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
600}
601
602multiclass VOP2_Real_MADK_vi <bits<6> op> {
603 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
604 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
605}
606
607multiclass VOP2_Real_e32_vi <bits<6> op> {
608 def _e32_vi :
609 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
610 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
611}
612
613multiclass VOP2_Real_e64_vi <bits<10> op> {
614 def _e64_vi :
615 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
616 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
617}
618
619multiclass VOP2be_Real_e32e64_vi <bits<6> op> : VOP2_Real_e32_vi<op> {
620 def _e64_vi :
621 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
622 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
623}
624
625multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
626 VOP2_Real_e32_vi<op>,
627 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
628
629} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
630
631multiclass VOP2_Real_e32e64_vi <bits<6> op> :
632 Base_VOP2_Real_e32e64_vi<op> {
633 // for now left sdwa/dpp only for asm/dasm
634 // TODO: add corresponding pseudo
635 def _sdwa : VOP2_SDWA<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
636 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
637}
638
639defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
640defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
641defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
642defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
643defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
644defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
645defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
646defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
647defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
648defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
649defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
650defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
651defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
652defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
653defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
654defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
655defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
656defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
657defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
658defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
659defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
660defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
661defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
662defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
663defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
664defm V_ADD_I32 : VOP2be_Real_e32e64_vi <0x19>;
665defm V_SUB_I32 : VOP2be_Real_e32e64_vi <0x1a>;
666defm V_SUBREV_I32 : VOP2be_Real_e32e64_vi <0x1b>;
667defm V_ADDC_U32 : VOP2be_Real_e32e64_vi <0x1c>;
668defm V_SUBB_U32 : VOP2be_Real_e32e64_vi <0x1d>;
669defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi <0x1e>;
670
671defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
672defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
673
674defm V_BFM_B32 : VOP2_Real_e64_vi <0x293>;
675defm V_BCNT_U32_B32 : VOP2_Real_e64_vi <0x28b>;
676defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64_vi <0x28c>;
677defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64_vi <0x28d>;
678defm V_LDEXP_F32 : VOP2_Real_e64_vi <0x288>;
679defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64_vi <0x1f0>;
680defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64_vi <0x294>;
681defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64_vi <0x295>;
682defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64_vi <0x296>;
683defm V_CVT_PK_U16_U32 : VOP2_Real_e64_vi <0x297>;
684defm V_CVT_PK_I16_I32 : VOP2_Real_e64_vi <0x298>;
685
686defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
687defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
688defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
689defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
690defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
691defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
692defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
693defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
694defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
695defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
696defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
697defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
698defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000699defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000700defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
701defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
702defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
703defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
704defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
705defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
706defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
707
708let SubtargetPredicate = isVI in {
709
710// Aliases to simplify matching of floating-point instructions that
711// are VOP2 on SI and VOP3 on VI.
712class SI2_VI3Alias <string name, Instruction inst> : InstAlias <
713 name#" $dst, $src0, $src1",
714 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0)
715>, PredicateControl {
716 let UseInstAsmMatchConverter = 0;
717 let AsmVariantName = AMDGPUAsmVariants.VOP3;
718}
719
720def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
721def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
722def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
723def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
724def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
725
726} // End SubtargetPredicate = isVI