blob: 9d16d4eb64d26178b4b22f367a1c3f30f23d6aaa [file] [log] [blame]
Simon Pilgrima271c542017-05-03 15:42:29 +00001//===-- Host.cpp - Implement OS Host Concept --------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the operating system Host concept.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Support/Host.h"
Craig Topperc77d00e2017-11-10 17:10:57 +000015#include "llvm/Support/TargetParser.h"
Simon Pilgrima271c542017-05-03 15:42:29 +000016#include "llvm/ADT/SmallSet.h"
17#include "llvm/ADT/SmallVector.h"
18#include "llvm/ADT/StringRef.h"
19#include "llvm/ADT/StringSwitch.h"
20#include "llvm/ADT/Triple.h"
21#include "llvm/Config/config.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/FileSystem.h"
24#include "llvm/Support/MemoryBuffer.h"
25#include "llvm/Support/raw_ostream.h"
26#include <assert.h>
27#include <string.h>
28
29// Include the platform-specific parts of this class.
30#ifdef LLVM_ON_UNIX
31#include "Unix/Host.inc"
32#endif
33#ifdef LLVM_ON_WIN32
34#include "Windows/Host.inc"
35#endif
36#ifdef _MSC_VER
37#include <intrin.h>
38#endif
39#if defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
40#include <mach/host_info.h>
41#include <mach/mach.h>
42#include <mach/mach_host.h>
43#include <mach/machine.h>
44#endif
45
46#define DEBUG_TYPE "host-detection"
47
48//===----------------------------------------------------------------------===//
49//
50// Implementations of the CPU detection routines
51//
52//===----------------------------------------------------------------------===//
53
54using namespace llvm;
55
56static std::unique_ptr<llvm::MemoryBuffer>
57 LLVM_ATTRIBUTE_UNUSED getProcCpuinfoContent() {
58 llvm::ErrorOr<std::unique_ptr<llvm::MemoryBuffer>> Text =
59 llvm::MemoryBuffer::getFileAsStream("/proc/cpuinfo");
60 if (std::error_code EC = Text.getError()) {
61 llvm::errs() << "Can't read "
62 << "/proc/cpuinfo: " << EC.message() << "\n";
63 return nullptr;
64 }
65 return std::move(*Text);
66}
67
68StringRef sys::detail::getHostCPUNameForPowerPC(
69 const StringRef &ProcCpuinfoContent) {
70 // Access to the Processor Version Register (PVR) on PowerPC is privileged,
71 // and so we must use an operating-system interface to determine the current
72 // processor type. On Linux, this is exposed through the /proc/cpuinfo file.
73 const char *generic = "generic";
74
75 // The cpu line is second (after the 'processor: 0' line), so if this
76 // buffer is too small then something has changed (or is wrong).
77 StringRef::const_iterator CPUInfoStart = ProcCpuinfoContent.begin();
78 StringRef::const_iterator CPUInfoEnd = ProcCpuinfoContent.end();
79
80 StringRef::const_iterator CIP = CPUInfoStart;
81
82 StringRef::const_iterator CPUStart = 0;
83 size_t CPULen = 0;
84
85 // We need to find the first line which starts with cpu, spaces, and a colon.
86 // After the colon, there may be some additional spaces and then the cpu type.
87 while (CIP < CPUInfoEnd && CPUStart == 0) {
88 if (CIP < CPUInfoEnd && *CIP == '\n')
89 ++CIP;
90
91 if (CIP < CPUInfoEnd && *CIP == 'c') {
92 ++CIP;
93 if (CIP < CPUInfoEnd && *CIP == 'p') {
94 ++CIP;
95 if (CIP < CPUInfoEnd && *CIP == 'u') {
96 ++CIP;
97 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
98 ++CIP;
99
100 if (CIP < CPUInfoEnd && *CIP == ':') {
101 ++CIP;
102 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
103 ++CIP;
104
105 if (CIP < CPUInfoEnd) {
106 CPUStart = CIP;
107 while (CIP < CPUInfoEnd && (*CIP != ' ' && *CIP != '\t' &&
108 *CIP != ',' && *CIP != '\n'))
109 ++CIP;
110 CPULen = CIP - CPUStart;
111 }
112 }
113 }
114 }
115 }
116
117 if (CPUStart == 0)
118 while (CIP < CPUInfoEnd && *CIP != '\n')
119 ++CIP;
120 }
121
122 if (CPUStart == 0)
123 return generic;
124
125 return StringSwitch<const char *>(StringRef(CPUStart, CPULen))
126 .Case("604e", "604e")
127 .Case("604", "604")
128 .Case("7400", "7400")
129 .Case("7410", "7400")
130 .Case("7447", "7400")
131 .Case("7455", "7450")
132 .Case("G4", "g4")
133 .Case("POWER4", "970")
134 .Case("PPC970FX", "970")
135 .Case("PPC970MP", "970")
136 .Case("G5", "g5")
137 .Case("POWER5", "g5")
138 .Case("A2", "a2")
139 .Case("POWER6", "pwr6")
140 .Case("POWER7", "pwr7")
141 .Case("POWER8", "pwr8")
142 .Case("POWER8E", "pwr8")
143 .Case("POWER8NVL", "pwr8")
144 .Case("POWER9", "pwr9")
145 .Default(generic);
146}
147
148StringRef sys::detail::getHostCPUNameForARM(
149 const StringRef &ProcCpuinfoContent) {
150 // The cpuid register on arm is not accessible from user space. On Linux,
151 // it is exposed through the /proc/cpuinfo file.
152
153 // Read 32 lines from /proc/cpuinfo, which should contain the CPU part line
154 // in all cases.
155 SmallVector<StringRef, 32> Lines;
156 ProcCpuinfoContent.split(Lines, "\n");
157
158 // Look for the CPU implementer line.
159 StringRef Implementer;
160 StringRef Hardware;
161 for (unsigned I = 0, E = Lines.size(); I != E; ++I) {
162 if (Lines[I].startswith("CPU implementer"))
163 Implementer = Lines[I].substr(15).ltrim("\t :");
164 if (Lines[I].startswith("Hardware"))
165 Hardware = Lines[I].substr(8).ltrim("\t :");
166 }
167
168 if (Implementer == "0x41") { // ARM Ltd.
169 // MSM8992/8994 may give cpu part for the core that the kernel is running on,
170 // which is undeterministic and wrong. Always return cortex-a53 for these SoC.
171 if (Hardware.endswith("MSM8994") || Hardware.endswith("MSM8996"))
172 return "cortex-a53";
173
174
175 // Look for the CPU part line.
176 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
177 if (Lines[I].startswith("CPU part"))
178 // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
179 // values correspond to the "Part number" in the CP15/c0 register. The
180 // contents are specified in the various processor manuals.
181 return StringSwitch<const char *>(Lines[I].substr(8).ltrim("\t :"))
182 .Case("0x926", "arm926ej-s")
183 .Case("0xb02", "mpcore")
184 .Case("0xb36", "arm1136j-s")
185 .Case("0xb56", "arm1156t2-s")
186 .Case("0xb76", "arm1176jz-s")
187 .Case("0xc08", "cortex-a8")
188 .Case("0xc09", "cortex-a9")
189 .Case("0xc0f", "cortex-a15")
190 .Case("0xc20", "cortex-m0")
191 .Case("0xc23", "cortex-m3")
192 .Case("0xc24", "cortex-m4")
193 .Case("0xd04", "cortex-a35")
194 .Case("0xd03", "cortex-a53")
195 .Case("0xd07", "cortex-a57")
196 .Case("0xd08", "cortex-a72")
197 .Case("0xd09", "cortex-a73")
198 .Default("generic");
199 }
200
201 if (Implementer == "0x51") // Qualcomm Technologies, Inc.
202 // Look for the CPU part line.
203 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
204 if (Lines[I].startswith("CPU part"))
205 // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
206 // values correspond to the "Part number" in the CP15/c0 register. The
207 // contents are specified in the various processor manuals.
208 return StringSwitch<const char *>(Lines[I].substr(8).ltrim("\t :"))
209 .Case("0x06f", "krait") // APQ8064
210 .Case("0x201", "kryo")
211 .Case("0x205", "kryo")
Eli Friedmanbde9fc72017-09-13 21:48:00 +0000212 .Case("0x211", "kryo")
213 .Case("0x800", "cortex-a73")
214 .Case("0x801", "cortex-a73")
Balaram Makama1e7ecc72017-09-22 17:46:36 +0000215 .Case("0xc00", "falkor")
Chad Rosier71070852017-09-25 14:05:00 +0000216 .Case("0xc01", "saphira")
Simon Pilgrima271c542017-05-03 15:42:29 +0000217 .Default("generic");
218
219 return "generic";
220}
221
222StringRef sys::detail::getHostCPUNameForS390x(
223 const StringRef &ProcCpuinfoContent) {
224 // STIDP is a privileged operation, so use /proc/cpuinfo instead.
225
226 // The "processor 0:" line comes after a fair amount of other information,
227 // including a cache breakdown, but this should be plenty.
228 SmallVector<StringRef, 32> Lines;
229 ProcCpuinfoContent.split(Lines, "\n");
230
231 // Look for the CPU features.
232 SmallVector<StringRef, 32> CPUFeatures;
233 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
234 if (Lines[I].startswith("features")) {
235 size_t Pos = Lines[I].find(":");
236 if (Pos != StringRef::npos) {
237 Lines[I].drop_front(Pos + 1).split(CPUFeatures, ' ');
238 break;
239 }
240 }
241
242 // We need to check for the presence of vector support independently of
243 // the machine type, since we may only use the vector register set when
244 // supported by the kernel (and hypervisor).
245 bool HaveVectorSupport = false;
246 for (unsigned I = 0, E = CPUFeatures.size(); I != E; ++I) {
247 if (CPUFeatures[I] == "vx")
248 HaveVectorSupport = true;
249 }
250
251 // Now check the processor machine type.
252 for (unsigned I = 0, E = Lines.size(); I != E; ++I) {
253 if (Lines[I].startswith("processor ")) {
254 size_t Pos = Lines[I].find("machine = ");
255 if (Pos != StringRef::npos) {
256 Pos += sizeof("machine = ") - 1;
257 unsigned int Id;
258 if (!Lines[I].drop_front(Pos).getAsInteger(10, Id)) {
Ulrich Weigand2b3482f2017-07-17 17:41:11 +0000259 if (Id >= 3906 && HaveVectorSupport)
260 return "z14";
Simon Pilgrima271c542017-05-03 15:42:29 +0000261 if (Id >= 2964 && HaveVectorSupport)
262 return "z13";
263 if (Id >= 2827)
264 return "zEC12";
265 if (Id >= 2817)
266 return "z196";
267 }
268 }
269 break;
270 }
271 }
272
273 return "generic";
274}
275
Yonghong Songdc1dbf62017-08-23 04:25:57 +0000276StringRef sys::detail::getHostCPUNameForBPF() {
277#if !defined(__linux__) || !defined(__x86_64__)
278 return "generic";
279#else
280 uint8_t insns[40] __attribute__ ((aligned (8))) =
281 /* BPF_MOV64_IMM(BPF_REG_0, 0) */
282 { 0xb7, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
283 /* BPF_MOV64_IMM(BPF_REG_2, 1) */
284 0xb7, 0x2, 0x0, 0x0, 0x1, 0x0, 0x0, 0x0,
285 /* BPF_JMP_REG(BPF_JLT, BPF_REG_0, BPF_REG_2, 1) */
286 0xad, 0x20, 0x1, 0x0, 0x0, 0x0, 0x0, 0x0,
287 /* BPF_MOV64_IMM(BPF_REG_0, 1) */
288 0xb7, 0x0, 0x0, 0x0, 0x1, 0x0, 0x0, 0x0,
289 /* BPF_EXIT_INSN() */
290 0x95, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 };
291
292 struct bpf_prog_load_attr {
293 uint32_t prog_type;
294 uint32_t insn_cnt;
295 uint64_t insns;
296 uint64_t license;
297 uint32_t log_level;
298 uint32_t log_size;
299 uint64_t log_buf;
300 uint32_t kern_version;
301 uint32_t prog_flags;
302 } attr = {};
303 attr.prog_type = 1; /* BPF_PROG_TYPE_SOCKET_FILTER */
304 attr.insn_cnt = 5;
305 attr.insns = (uint64_t)insns;
306 attr.license = (uint64_t)"DUMMY";
307
308 int fd = syscall(321 /* __NR_bpf */, 5 /* BPF_PROG_LOAD */, &attr, sizeof(attr));
Yonghong Songc6d25712017-08-23 16:24:31 +0000309 if (fd >= 0) {
310 close(fd);
311 return "v2";
312 }
313 return "v1";
Yonghong Songdc1dbf62017-08-23 04:25:57 +0000314#endif
315}
316
Simon Pilgrima271c542017-05-03 15:42:29 +0000317#if defined(__i386__) || defined(_M_IX86) || \
318 defined(__x86_64__) || defined(_M_X64)
319
320enum VendorSignatures {
321 SIG_INTEL = 0x756e6547 /* Genu */,
322 SIG_AMD = 0x68747541 /* Auth */
323};
324
Simon Pilgrima271c542017-05-03 15:42:29 +0000325enum ProcessorFeatures {
326 FEATURE_CMOV = 0,
327 FEATURE_MMX,
328 FEATURE_POPCNT,
329 FEATURE_SSE,
330 FEATURE_SSE2,
331 FEATURE_SSE3,
332 FEATURE_SSSE3,
333 FEATURE_SSE4_1,
334 FEATURE_SSE4_2,
335 FEATURE_AVX,
336 FEATURE_AVX2,
Craig Topper3a5d0822017-07-12 06:49:58 +0000337 FEATURE_SSE4_A,
338 FEATURE_FMA4,
339 FEATURE_XOP,
340 FEATURE_FMA,
341 FEATURE_AVX512F,
342 FEATURE_BMI,
343 FEATURE_BMI2,
344 FEATURE_AES,
345 FEATURE_PCLMUL,
346 FEATURE_AVX512VL,
347 FEATURE_AVX512BW,
348 FEATURE_AVX512DQ,
349 FEATURE_AVX512CD,
350 FEATURE_AVX512ER,
351 FEATURE_AVX512PF,
352 FEATURE_AVX512VBMI,
353 FEATURE_AVX512IFMA,
354 FEATURE_AVX5124VNNIW,
355 FEATURE_AVX5124FMAPS,
356 FEATURE_AVX512VPOPCNTDQ,
357 // Only one bit free left in the first 32 features.
358 FEATURE_MOVBE = 32,
Simon Pilgrima271c542017-05-03 15:42:29 +0000359 FEATURE_ADX,
Craig Topper4eda7562017-07-27 03:26:52 +0000360 FEATURE_EM64T,
361 FEATURE_CLFLUSHOPT,
362 FEATURE_SHA,
Simon Pilgrima271c542017-05-03 15:42:29 +0000363};
364
365// The check below for i386 was copied from clang's cpuid.h (__get_cpuid_max).
366// Check motivated by bug reports for OpenSSL crashing on CPUs without CPUID
367// support. Consequently, for i386, the presence of CPUID is checked first
368// via the corresponding eflags bit.
369// Removal of cpuid.h header motivated by PR30384
370// Header cpuid.h and method __get_cpuid_max are not used in llvm, clang, openmp
371// or test-suite, but are used in external projects e.g. libstdcxx
372static bool isCpuIdSupported() {
373#if defined(__GNUC__) || defined(__clang__)
374#if defined(__i386__)
375 int __cpuid_supported;
376 __asm__(" pushfl\n"
377 " popl %%eax\n"
378 " movl %%eax,%%ecx\n"
379 " xorl $0x00200000,%%eax\n"
380 " pushl %%eax\n"
381 " popfl\n"
382 " pushfl\n"
383 " popl %%eax\n"
384 " movl $0,%0\n"
385 " cmpl %%eax,%%ecx\n"
386 " je 1f\n"
387 " movl $1,%0\n"
388 "1:"
389 : "=r"(__cpuid_supported)
390 :
391 : "eax", "ecx");
392 if (!__cpuid_supported)
393 return false;
394#endif
395 return true;
396#endif
397 return true;
398}
399
400/// getX86CpuIDAndInfo - Execute the specified cpuid and return the 4 values in
401/// the specified arguments. If we can't run cpuid on the host, return true.
402static bool getX86CpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
403 unsigned *rECX, unsigned *rEDX) {
Simon Pilgrima271c542017-05-03 15:42:29 +0000404#if defined(__GNUC__) || defined(__clang__)
405#if defined(__x86_64__)
406 // gcc doesn't know cpuid would clobber ebx/rbx. Preserve it manually.
407 // FIXME: should we save this for Clang?
408 __asm__("movq\t%%rbx, %%rsi\n\t"
409 "cpuid\n\t"
410 "xchgq\t%%rbx, %%rsi\n\t"
411 : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
412 : "a"(value));
Craig Topper1efd10a2017-07-10 06:04:11 +0000413 return false;
Simon Pilgrima271c542017-05-03 15:42:29 +0000414#elif defined(__i386__)
415 __asm__("movl\t%%ebx, %%esi\n\t"
416 "cpuid\n\t"
417 "xchgl\t%%ebx, %%esi\n\t"
418 : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
419 : "a"(value));
Craig Topper1efd10a2017-07-10 06:04:11 +0000420 return false;
Simon Pilgrima271c542017-05-03 15:42:29 +0000421#else
Craig Topper1efd10a2017-07-10 06:04:11 +0000422 return true;
Simon Pilgrima271c542017-05-03 15:42:29 +0000423#endif
424#elif defined(_MSC_VER)
425 // The MSVC intrinsic is portable across x86 and x64.
426 int registers[4];
427 __cpuid(registers, value);
428 *rEAX = registers[0];
429 *rEBX = registers[1];
430 *rECX = registers[2];
431 *rEDX = registers[3];
Simon Pilgrima271c542017-05-03 15:42:29 +0000432 return false;
433#else
434 return true;
435#endif
436}
437
438/// getX86CpuIDAndInfoEx - Execute the specified cpuid with subleaf and return
439/// the 4 values in the specified arguments. If we can't run cpuid on the host,
440/// return true.
441static bool getX86CpuIDAndInfoEx(unsigned value, unsigned subleaf,
442 unsigned *rEAX, unsigned *rEBX, unsigned *rECX,
443 unsigned *rEDX) {
Simon Pilgrima271c542017-05-03 15:42:29 +0000444#if defined(__GNUC__) || defined(__clang__)
Craig Topper828cf302017-07-17 05:16:16 +0000445#if defined(__x86_64__)
Craig Topperada983a2017-07-10 06:09:22 +0000446 // gcc doesn't know cpuid would clobber ebx/rbx. Preserve it manually.
Simon Pilgrima271c542017-05-03 15:42:29 +0000447 // FIXME: should we save this for Clang?
448 __asm__("movq\t%%rbx, %%rsi\n\t"
449 "cpuid\n\t"
450 "xchgq\t%%rbx, %%rsi\n\t"
451 : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
452 : "a"(value), "c"(subleaf));
Craig Topper1efd10a2017-07-10 06:04:11 +0000453 return false;
Craig Topper828cf302017-07-17 05:16:16 +0000454#elif defined(__i386__)
455 __asm__("movl\t%%ebx, %%esi\n\t"
456 "cpuid\n\t"
457 "xchgl\t%%ebx, %%esi\n\t"
458 : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
459 : "a"(value), "c"(subleaf));
460 return false;
461#else
462 return true;
463#endif
Simon Pilgrima271c542017-05-03 15:42:29 +0000464#elif defined(_MSC_VER)
465 int registers[4];
466 __cpuidex(registers, value, subleaf);
467 *rEAX = registers[0];
468 *rEBX = registers[1];
469 *rECX = registers[2];
470 *rEDX = registers[3];
Craig Topper1efd10a2017-07-10 06:04:11 +0000471 return false;
472#else
473 return true;
Simon Pilgrima271c542017-05-03 15:42:29 +0000474#endif
Simon Pilgrima271c542017-05-03 15:42:29 +0000475}
476
Craig Topperf3af64e2017-07-12 06:49:57 +0000477// Read control register 0 (XCR0). Used to detect features such as AVX.
Simon Pilgrima271c542017-05-03 15:42:29 +0000478static bool getX86XCR0(unsigned *rEAX, unsigned *rEDX) {
479#if defined(__GNUC__) || defined(__clang__)
480 // Check xgetbv; this uses a .byte sequence instead of the instruction
481 // directly because older assemblers do not include support for xgetbv and
482 // there is no easy way to conditionally compile based on the assembler used.
483 __asm__(".byte 0x0f, 0x01, 0xd0" : "=a"(*rEAX), "=d"(*rEDX) : "c"(0));
484 return false;
485#elif defined(_MSC_FULL_VER) && defined(_XCR_XFEATURE_ENABLED_MASK)
486 unsigned long long Result = _xgetbv(_XCR_XFEATURE_ENABLED_MASK);
487 *rEAX = Result;
488 *rEDX = Result >> 32;
489 return false;
490#else
491 return true;
492#endif
493}
494
495static void detectX86FamilyModel(unsigned EAX, unsigned *Family,
496 unsigned *Model) {
497 *Family = (EAX >> 8) & 0xf; // Bits 8 - 11
498 *Model = (EAX >> 4) & 0xf; // Bits 4 - 7
499 if (*Family == 6 || *Family == 0xf) {
500 if (*Family == 0xf)
501 // Examine extended family ID if family ID is F.
502 *Family += (EAX >> 20) & 0xff; // Bits 20 - 27
503 // Examine extended model ID if family ID is 6 or F.
504 *Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
505 }
506}
507
508static void
Craig Topperc6bbe4b2017-07-08 05:16:14 +0000509getIntelProcessorTypeAndSubtype(unsigned Family, unsigned Model,
510 unsigned Brand_id, unsigned Features,
Craig Topper3a5d0822017-07-12 06:49:58 +0000511 unsigned Features2, unsigned *Type,
512 unsigned *Subtype) {
Simon Pilgrima271c542017-05-03 15:42:29 +0000513 if (Brand_id != 0)
514 return;
515 switch (Family) {
516 case 3:
Craig Topperc77d00e2017-11-10 17:10:57 +0000517 *Type = X86::INTEL_i386;
Simon Pilgrima271c542017-05-03 15:42:29 +0000518 break;
519 case 4:
Craig Topperc77d00e2017-11-10 17:10:57 +0000520 *Type = X86::INTEL_i486;
Simon Pilgrima271c542017-05-03 15:42:29 +0000521 break;
522 case 5:
Craig Topper094d7912017-11-02 03:32:49 +0000523 if (Features & (1 << FEATURE_MMX)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000524 *Type = X86::INTEL_PENTIUM_MMX;
Simon Pilgrima271c542017-05-03 15:42:29 +0000525 break;
526 }
Craig Topperc77d00e2017-11-10 17:10:57 +0000527 *Type = X86::INTEL_PENTIUM;
Simon Pilgrima271c542017-05-03 15:42:29 +0000528 break;
529 case 6:
530 switch (Model) {
531 case 0x01: // Pentium Pro processor
Craig Topperc77d00e2017-11-10 17:10:57 +0000532 *Type = X86::INTEL_PENTIUM_PRO;
Simon Pilgrima271c542017-05-03 15:42:29 +0000533 break;
534 case 0x03: // Intel Pentium II OverDrive processor, Pentium II processor,
535 // model 03
536 case 0x05: // Pentium II processor, model 05, Pentium II Xeon processor,
537 // model 05, and Intel Celeron processor, model 05
538 case 0x06: // Celeron processor, model 06
Craig Topperc77d00e2017-11-10 17:10:57 +0000539 *Type = X86::INTEL_PENTIUM_II;
Simon Pilgrima271c542017-05-03 15:42:29 +0000540 break;
541 case 0x07: // Pentium III processor, model 07, and Pentium III Xeon
542 // processor, model 07
543 case 0x08: // Pentium III processor, model 08, Pentium III Xeon processor,
544 // model 08, and Celeron processor, model 08
545 case 0x0a: // Pentium III Xeon processor, model 0Ah
546 case 0x0b: // Pentium III processor, model 0Bh
Craig Topperc77d00e2017-11-10 17:10:57 +0000547 *Type = X86::INTEL_PENTIUM_III;
Simon Pilgrima271c542017-05-03 15:42:29 +0000548 break;
549 case 0x09: // Intel Pentium M processor, Intel Celeron M processor model 09.
550 case 0x0d: // Intel Pentium M processor, Intel Celeron M processor, model
551 // 0Dh. All processors are manufactured using the 90 nm process.
552 case 0x15: // Intel EP80579 Integrated Processor and Intel EP80579
553 // Integrated Processor with Intel QuickAssist Technology
Craig Topperc77d00e2017-11-10 17:10:57 +0000554 *Type = X86::INTEL_PENTIUM_M;
Simon Pilgrima271c542017-05-03 15:42:29 +0000555 break;
556 case 0x0e: // Intel Core Duo processor, Intel Core Solo processor, model
557 // 0Eh. All processors are manufactured using the 65 nm process.
Craig Topperc77d00e2017-11-10 17:10:57 +0000558 *Type = X86::INTEL_CORE_DUO;
Simon Pilgrima271c542017-05-03 15:42:29 +0000559 break; // yonah
560 case 0x0f: // Intel Core 2 Duo processor, Intel Core 2 Duo mobile
561 // processor, Intel Core 2 Quad processor, Intel Core 2 Quad
562 // mobile processor, Intel Core 2 Extreme processor, Intel
563 // Pentium Dual-Core processor, Intel Xeon processor, model
564 // 0Fh. All processors are manufactured using the 65 nm process.
565 case 0x16: // Intel Celeron processor model 16h. All processors are
566 // manufactured using the 65 nm process
Craig Topperc77d00e2017-11-10 17:10:57 +0000567 *Type = X86::INTEL_CORE2; // "core2"
568 *Subtype = X86::INTEL_CORE2_65;
Simon Pilgrima271c542017-05-03 15:42:29 +0000569 break;
570 case 0x17: // Intel Core 2 Extreme processor, Intel Xeon processor, model
571 // 17h. All processors are manufactured using the 45 nm process.
572 //
573 // 45nm: Penryn , Wolfdale, Yorkfield (XE)
574 case 0x1d: // Intel Xeon processor MP. All processors are manufactured using
575 // the 45 nm process.
Craig Topperc77d00e2017-11-10 17:10:57 +0000576 *Type = X86::INTEL_CORE2; // "penryn"
577 *Subtype = X86::INTEL_CORE2_45;
Simon Pilgrima271c542017-05-03 15:42:29 +0000578 break;
579 case 0x1a: // Intel Core i7 processor and Intel Xeon processor. All
580 // processors are manufactured using the 45 nm process.
581 case 0x1e: // Intel(R) Core(TM) i7 CPU 870 @ 2.93GHz.
582 // As found in a Summer 2010 model iMac.
583 case 0x1f:
584 case 0x2e: // Nehalem EX
Craig Topperc77d00e2017-11-10 17:10:57 +0000585 *Type = X86::INTEL_COREI7; // "nehalem"
586 *Subtype = X86::INTEL_COREI7_NEHALEM;
Simon Pilgrima271c542017-05-03 15:42:29 +0000587 break;
588 case 0x25: // Intel Core i7, laptop version.
589 case 0x2c: // Intel Core i7 processor and Intel Xeon processor. All
590 // processors are manufactured using the 32 nm process.
591 case 0x2f: // Westmere EX
Craig Topperc77d00e2017-11-10 17:10:57 +0000592 *Type = X86::INTEL_COREI7; // "westmere"
593 *Subtype = X86::INTEL_COREI7_WESTMERE;
Simon Pilgrima271c542017-05-03 15:42:29 +0000594 break;
595 case 0x2a: // Intel Core i7 processor. All processors are manufactured
596 // using the 32 nm process.
597 case 0x2d:
Craig Topperc77d00e2017-11-10 17:10:57 +0000598 *Type = X86::INTEL_COREI7; //"sandybridge"
599 *Subtype = X86::INTEL_COREI7_SANDYBRIDGE;
Simon Pilgrima271c542017-05-03 15:42:29 +0000600 break;
601 case 0x3a:
602 case 0x3e: // Ivy Bridge EP
Craig Topperc77d00e2017-11-10 17:10:57 +0000603 *Type = X86::INTEL_COREI7; // "ivybridge"
604 *Subtype = X86::INTEL_COREI7_IVYBRIDGE;
Simon Pilgrima271c542017-05-03 15:42:29 +0000605 break;
606
607 // Haswell:
608 case 0x3c:
609 case 0x3f:
610 case 0x45:
611 case 0x46:
Craig Topperc77d00e2017-11-10 17:10:57 +0000612 *Type = X86::INTEL_COREI7; // "haswell"
613 *Subtype = X86::INTEL_COREI7_HASWELL;
Simon Pilgrima271c542017-05-03 15:42:29 +0000614 break;
615
616 // Broadwell:
617 case 0x3d:
618 case 0x47:
619 case 0x4f:
620 case 0x56:
Craig Topperc77d00e2017-11-10 17:10:57 +0000621 *Type = X86::INTEL_COREI7; // "broadwell"
622 *Subtype = X86::INTEL_COREI7_BROADWELL;
Simon Pilgrima271c542017-05-03 15:42:29 +0000623 break;
624
625 // Skylake:
626 case 0x4e: // Skylake mobile
627 case 0x5e: // Skylake desktop
628 case 0x8e: // Kaby Lake mobile
629 case 0x9e: // Kaby Lake desktop
Craig Topperc77d00e2017-11-10 17:10:57 +0000630 *Type = X86::INTEL_COREI7; // "skylake"
631 *Subtype = X86::INTEL_COREI7_SKYLAKE;
Simon Pilgrima271c542017-05-03 15:42:29 +0000632 break;
633
634 // Skylake Xeon:
635 case 0x55:
Craig Topperc77d00e2017-11-10 17:10:57 +0000636 *Type = X86::INTEL_COREI7;
637 *Subtype = X86::INTEL_COREI7_SKYLAKE_AVX512; // "skylake-avx512"
Simon Pilgrima271c542017-05-03 15:42:29 +0000638 break;
639
Craig Topper07491862017-11-15 06:02:42 +0000640 // Cannonlake:
641 case 0x66:
642 *Type = X86::INTEL_COREI7;
643 *Subtype = X86::INTEL_COREI7_CANNONLAKE; // "cannonlake"
644 break;
645
Simon Pilgrima271c542017-05-03 15:42:29 +0000646 case 0x1c: // Most 45 nm Intel Atom processors
647 case 0x26: // 45 nm Atom Lincroft
648 case 0x27: // 32 nm Atom Medfield
649 case 0x35: // 32 nm Atom Midview
650 case 0x36: // 32 nm Atom Midview
Craig Topperc77d00e2017-11-10 17:10:57 +0000651 *Type = X86::INTEL_BONNELL;
Simon Pilgrima271c542017-05-03 15:42:29 +0000652 break; // "bonnell"
653
654 // Atom Silvermont codes from the Intel software optimization guide.
655 case 0x37:
656 case 0x4a:
657 case 0x4d:
658 case 0x5a:
659 case 0x5d:
660 case 0x4c: // really airmont
Craig Topperc77d00e2017-11-10 17:10:57 +0000661 *Type = X86::INTEL_SILVERMONT;
Simon Pilgrima271c542017-05-03 15:42:29 +0000662 break; // "silvermont"
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000663 // Goldmont:
Craig Topper0dadfe32017-11-15 06:02:43 +0000664 case 0x5c: // Apollo Lake
665 case 0x5f: // Denverton
666 case 0x7a: // Gemini Lake
Craig Topperc77d00e2017-11-10 17:10:57 +0000667 *Type = X86::INTEL_GOLDMONT;
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000668 break; // "goldmont"
Simon Pilgrima271c542017-05-03 15:42:29 +0000669 case 0x57:
Craig Topperc77d00e2017-11-10 17:10:57 +0000670 *Type = X86::INTEL_KNL; // knl
Simon Pilgrima271c542017-05-03 15:42:29 +0000671 break;
Craig Topper5d692912017-10-13 18:10:17 +0000672 case 0x85:
Craig Topperc77d00e2017-11-10 17:10:57 +0000673 *Type = X86::INTEL_KNM; // knm
Craig Topper5d692912017-10-13 18:10:17 +0000674 break;
Simon Pilgrima271c542017-05-03 15:42:29 +0000675
676 default: // Unknown family 6 CPU, try to guess.
Craig Topper07491862017-11-15 06:02:42 +0000677 if (Features & (1 << FEATURE_AVX512VBMI)) {
678 *Type = X86::INTEL_COREI7;
679 *Subtype = X86::INTEL_COREI7_CANNONLAKE;
Craig Topper4eda7562017-07-27 03:26:52 +0000680 break;
681 }
Craig Topper07491862017-11-15 06:02:42 +0000682
683 if (Features & (1 << FEATURE_AVX512VL)) {
684 *Type = X86::INTEL_COREI7;
685 *Subtype = X86::INTEL_COREI7_SKYLAKE_AVX512;
686 break;
687 }
688
689 if (Features & (1 << FEATURE_AVX512ER)) {
690 *Type = X86::INTEL_KNL; // knl
691 break;
692 }
693
Craig Topper4eda7562017-07-27 03:26:52 +0000694 if (Features2 & (1 << (FEATURE_CLFLUSHOPT - 32))) {
695 if (Features2 & (1 << (FEATURE_SHA - 32))) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000696 *Type = X86::INTEL_GOLDMONT;
Craig Topper4eda7562017-07-27 03:26:52 +0000697 } else {
Craig Topperc77d00e2017-11-10 17:10:57 +0000698 *Type = X86::INTEL_COREI7;
699 *Subtype = X86::INTEL_COREI7_SKYLAKE;
Craig Topper4eda7562017-07-27 03:26:52 +0000700 }
Simon Pilgrima271c542017-05-03 15:42:29 +0000701 break;
702 }
Craig Topper3a5d0822017-07-12 06:49:58 +0000703 if (Features2 & (1 << (FEATURE_ADX - 32))) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000704 *Type = X86::INTEL_COREI7;
705 *Subtype = X86::INTEL_COREI7_BROADWELL;
Simon Pilgrima271c542017-05-03 15:42:29 +0000706 break;
707 }
708 if (Features & (1 << FEATURE_AVX2)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000709 *Type = X86::INTEL_COREI7;
710 *Subtype = X86::INTEL_COREI7_HASWELL;
Simon Pilgrima271c542017-05-03 15:42:29 +0000711 break;
712 }
713 if (Features & (1 << FEATURE_AVX)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000714 *Type = X86::INTEL_COREI7;
715 *Subtype = X86::INTEL_COREI7_SANDYBRIDGE;
Simon Pilgrima271c542017-05-03 15:42:29 +0000716 break;
717 }
718 if (Features & (1 << FEATURE_SSE4_2)) {
Craig Topper3a5d0822017-07-12 06:49:58 +0000719 if (Features2 & (1 << (FEATURE_MOVBE - 32))) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000720 *Type = X86::INTEL_SILVERMONT;
Simon Pilgrima271c542017-05-03 15:42:29 +0000721 } else {
Craig Topperc77d00e2017-11-10 17:10:57 +0000722 *Type = X86::INTEL_COREI7;
723 *Subtype = X86::INTEL_COREI7_NEHALEM;
Simon Pilgrima271c542017-05-03 15:42:29 +0000724 }
725 break;
726 }
727 if (Features & (1 << FEATURE_SSE4_1)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000728 *Type = X86::INTEL_CORE2; // "penryn"
729 *Subtype = X86::INTEL_CORE2_45;
Simon Pilgrima271c542017-05-03 15:42:29 +0000730 break;
731 }
732 if (Features & (1 << FEATURE_SSSE3)) {
Craig Topper3a5d0822017-07-12 06:49:58 +0000733 if (Features2 & (1 << (FEATURE_MOVBE - 32))) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000734 *Type = X86::INTEL_BONNELL; // "bonnell"
Simon Pilgrima271c542017-05-03 15:42:29 +0000735 } else {
Craig Topperc77d00e2017-11-10 17:10:57 +0000736 *Type = X86::INTEL_CORE2; // "core2"
737 *Subtype = X86::INTEL_CORE2_65;
Simon Pilgrima271c542017-05-03 15:42:29 +0000738 }
739 break;
740 }
Craig Topper3a5d0822017-07-12 06:49:58 +0000741 if (Features2 & (1 << (FEATURE_EM64T - 32))) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000742 *Type = X86::INTEL_CORE2; // "core2"
743 *Subtype = X86::INTEL_CORE2_65;
Craig Toppera233e162017-11-02 19:13:32 +0000744 break;
745 }
746 if (Features & (1 << FEATURE_SSE3)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000747 *Type = X86::INTEL_CORE_DUO;
Craig Toppera233e162017-11-02 19:13:32 +0000748 break;
Simon Pilgrima271c542017-05-03 15:42:29 +0000749 }
750 if (Features & (1 << FEATURE_SSE2)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000751 *Type = X86::INTEL_PENTIUM_M;
Simon Pilgrima271c542017-05-03 15:42:29 +0000752 break;
753 }
754 if (Features & (1 << FEATURE_SSE)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000755 *Type = X86::INTEL_PENTIUM_III;
Simon Pilgrima271c542017-05-03 15:42:29 +0000756 break;
757 }
758 if (Features & (1 << FEATURE_MMX)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000759 *Type = X86::INTEL_PENTIUM_II;
Simon Pilgrima271c542017-05-03 15:42:29 +0000760 break;
761 }
Craig Topperc77d00e2017-11-10 17:10:57 +0000762 *Type = X86::INTEL_PENTIUM_PRO;
Simon Pilgrima271c542017-05-03 15:42:29 +0000763 break;
764 }
765 break;
766 case 15: {
Craig Topper14949152017-11-02 19:13:34 +0000767 if (Features2 & (1 << (FEATURE_EM64T - 32))) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000768 *Type = X86::INTEL_NOCONA;
Simon Pilgrima271c542017-05-03 15:42:29 +0000769 break;
770 }
Craig Topper14949152017-11-02 19:13:34 +0000771 if (Features & (1 << FEATURE_SSE3)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000772 *Type = X86::INTEL_PRESCOTT;
Craig Topper14949152017-11-02 19:13:34 +0000773 break;
774 }
Craig Topperc77d00e2017-11-10 17:10:57 +0000775 *Type = X86::INTEL_PENTIUM_IV;
Simon Pilgrima271c542017-05-03 15:42:29 +0000776 break;
777 }
778 default:
779 break; /*"generic"*/
780 }
781}
782
Craig Topper2ace1532017-07-08 06:44:34 +0000783static void getAMDProcessorTypeAndSubtype(unsigned Family, unsigned Model,
784 unsigned Features, unsigned *Type,
Simon Pilgrima271c542017-05-03 15:42:29 +0000785 unsigned *Subtype) {
786 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
787 // appears to be no way to generate the wide variety of AMD-specific targets
788 // from the information returned from CPUID.
789 switch (Family) {
790 case 4:
Craig Topperc77d00e2017-11-10 17:10:57 +0000791 *Type = X86::AMD_i486;
Simon Pilgrima271c542017-05-03 15:42:29 +0000792 break;
793 case 5:
Craig Topperc77d00e2017-11-10 17:10:57 +0000794 *Type = X86::AMDPENTIUM;
Simon Pilgrima271c542017-05-03 15:42:29 +0000795 switch (Model) {
796 case 6:
797 case 7:
Craig Topperc77d00e2017-11-10 17:10:57 +0000798 *Subtype = X86::AMDPENTIUM_K6;
Simon Pilgrima271c542017-05-03 15:42:29 +0000799 break; // "k6"
800 case 8:
Craig Topperc77d00e2017-11-10 17:10:57 +0000801 *Subtype = X86::AMDPENTIUM_K62;
Simon Pilgrima271c542017-05-03 15:42:29 +0000802 break; // "k6-2"
803 case 9:
804 case 13:
Craig Topperc77d00e2017-11-10 17:10:57 +0000805 *Subtype = X86::AMDPENTIUM_K63;
Simon Pilgrima271c542017-05-03 15:42:29 +0000806 break; // "k6-3"
807 case 10:
Craig Topperc77d00e2017-11-10 17:10:57 +0000808 *Subtype = X86::AMDPENTIUM_GEODE;
Simon Pilgrima271c542017-05-03 15:42:29 +0000809 break; // "geode"
810 }
811 break;
812 case 6:
Craig Topperf3de5eb2017-07-13 06:34:10 +0000813 if (Features & (1 << FEATURE_SSE)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000814 *Type = X86::AMD_ATHLON_XP;
Simon Pilgrima271c542017-05-03 15:42:29 +0000815 break; // "athlon-xp"
816 }
Craig Topperc77d00e2017-11-10 17:10:57 +0000817 *Type = X86::AMD_ATHLON;
Craig Topperf3de5eb2017-07-13 06:34:10 +0000818 break; // "athlon"
Simon Pilgrima271c542017-05-03 15:42:29 +0000819 case 15:
Simon Pilgrima271c542017-05-03 15:42:29 +0000820 if (Features & (1 << FEATURE_SSE3)) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000821 *Type = X86::AMD_K8SSE3;
Simon Pilgrima271c542017-05-03 15:42:29 +0000822 break; // "k8-sse3"
823 }
Craig Topperc77d00e2017-11-10 17:10:57 +0000824 *Type = X86::AMD_K8;
Craig Topperf3de5eb2017-07-13 06:34:10 +0000825 break; // "k8"
Simon Pilgrima271c542017-05-03 15:42:29 +0000826 case 16:
Craig Topperc77d00e2017-11-10 17:10:57 +0000827 *Type = X86::AMDFAM10H; // "amdfam10"
Simon Pilgrima271c542017-05-03 15:42:29 +0000828 switch (Model) {
829 case 2:
Craig Topperc77d00e2017-11-10 17:10:57 +0000830 *Subtype = X86::AMDFAM10H_BARCELONA;
Simon Pilgrima271c542017-05-03 15:42:29 +0000831 break;
832 case 4:
Craig Topperc77d00e2017-11-10 17:10:57 +0000833 *Subtype = X86::AMDFAM10H_SHANGHAI;
Simon Pilgrima271c542017-05-03 15:42:29 +0000834 break;
835 case 8:
Craig Topperc77d00e2017-11-10 17:10:57 +0000836 *Subtype = X86::AMDFAM10H_ISTANBUL;
Simon Pilgrima271c542017-05-03 15:42:29 +0000837 break;
838 }
839 break;
840 case 20:
Craig Topperc77d00e2017-11-10 17:10:57 +0000841 *Type = X86::AMD_BTVER1;
Simon Pilgrima271c542017-05-03 15:42:29 +0000842 break; // "btver1";
843 case 21:
Craig Topperc77d00e2017-11-10 17:10:57 +0000844 *Type = X86::AMDFAM15H;
Craig Topper1f9d3c02017-07-08 06:44:35 +0000845 if (Model >= 0x60 && Model <= 0x7f) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000846 *Subtype = X86::AMDFAM15H_BDVER4;
Craig Topper3db11702017-07-12 06:49:56 +0000847 break; // "bdver4"; 60h-7Fh: Excavator
Simon Pilgrima271c542017-05-03 15:42:29 +0000848 }
849 if (Model >= 0x30 && Model <= 0x3f) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000850 *Subtype = X86::AMDFAM15H_BDVER3;
Simon Pilgrima271c542017-05-03 15:42:29 +0000851 break; // "bdver3"; 30h-3Fh: Steamroller
852 }
853 if (Model >= 0x10 && Model <= 0x1f) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000854 *Subtype = X86::AMDFAM15H_BDVER2;
Simon Pilgrima271c542017-05-03 15:42:29 +0000855 break; // "bdver2"; 10h-1Fh: Piledriver
856 }
857 if (Model <= 0x0f) {
Craig Topperc77d00e2017-11-10 17:10:57 +0000858 *Subtype = X86::AMDFAM15H_BDVER1;
Simon Pilgrima271c542017-05-03 15:42:29 +0000859 break; // "bdver1"; 00h-0Fh: Bulldozer
860 }
861 break;
862 case 22:
Craig Topperc77d00e2017-11-10 17:10:57 +0000863 *Type = X86::AMD_BTVER2;
Simon Pilgrima271c542017-05-03 15:42:29 +0000864 break; // "btver2"
865 case 23:
Craig Topperc77d00e2017-11-10 17:10:57 +0000866 *Type = X86::AMDFAM17H;
867 *Subtype = X86::AMDFAM17H_ZNVER1;
Simon Pilgrima271c542017-05-03 15:42:29 +0000868 break;
869 default:
870 break; // "generic"
871 }
872}
873
Craig Topper3a5d0822017-07-12 06:49:58 +0000874static void getAvailableFeatures(unsigned ECX, unsigned EDX, unsigned MaxLeaf,
875 unsigned *FeaturesOut,
876 unsigned *Features2Out) {
Simon Pilgrima271c542017-05-03 15:42:29 +0000877 unsigned Features = 0;
Craig Topper3a5d0822017-07-12 06:49:58 +0000878 unsigned Features2 = 0;
Craig Topperc6bbe4b2017-07-08 05:16:14 +0000879 unsigned EAX, EBX;
Craig Topper3a5d0822017-07-12 06:49:58 +0000880
881 if ((EDX >> 15) & 1)
882 Features |= 1 << FEATURE_CMOV;
883 if ((EDX >> 23) & 1)
884 Features |= 1 << FEATURE_MMX;
885 if ((EDX >> 25) & 1)
886 Features |= 1 << FEATURE_SSE;
887 if ((EDX >> 26) & 1)
888 Features |= 1 << FEATURE_SSE2;
889
890 if ((ECX >> 0) & 1)
891 Features |= 1 << FEATURE_SSE3;
892 if ((ECX >> 1) & 1)
893 Features |= 1 << FEATURE_PCLMUL;
894 if ((ECX >> 9) & 1)
895 Features |= 1 << FEATURE_SSSE3;
896 if ((ECX >> 12) & 1)
897 Features |= 1 << FEATURE_FMA;
898 if ((ECX >> 19) & 1)
899 Features |= 1 << FEATURE_SSE4_1;
900 if ((ECX >> 20) & 1)
901 Features |= 1 << FEATURE_SSE4_2;
902 if ((ECX >> 23) & 1)
903 Features |= 1 << FEATURE_POPCNT;
904 if ((ECX >> 25) & 1)
905 Features |= 1 << FEATURE_AES;
906
907 if ((ECX >> 22) & 1)
908 Features2 |= 1 << (FEATURE_MOVBE - 32);
Simon Pilgrima271c542017-05-03 15:42:29 +0000909
910 // If CPUID indicates support for XSAVE, XRESTORE and AVX, and XGETBV
911 // indicates that the AVX registers will be saved and restored on context
912 // switch, then we have full AVX support.
913 const unsigned AVXBits = (1 << 27) | (1 << 28);
914 bool HasAVX = ((ECX & AVXBits) == AVXBits) && !getX86XCR0(&EAX, &EDX) &&
915 ((EAX & 0x6) == 0x6);
916 bool HasAVX512Save = HasAVX && ((EAX & 0xe0) == 0xe0);
Craig Topper3a5d0822017-07-12 06:49:58 +0000917
918 if (HasAVX)
919 Features |= 1 << FEATURE_AVX;
920
Simon Pilgrima271c542017-05-03 15:42:29 +0000921 bool HasLeaf7 =
922 MaxLeaf >= 0x7 && !getX86CpuIDAndInfoEx(0x7, 0x0, &EAX, &EBX, &ECX, &EDX);
Craig Topper3a5d0822017-07-12 06:49:58 +0000923
924 if (HasLeaf7 && ((EBX >> 3) & 1))
925 Features |= 1 << FEATURE_BMI;
926 if (HasLeaf7 && ((EBX >> 5) & 1) && HasAVX)
927 Features |= 1 << FEATURE_AVX2;
928 if (HasLeaf7 && ((EBX >> 9) & 1))
929 Features |= 1 << FEATURE_BMI2;
930 if (HasLeaf7 && ((EBX >> 16) & 1) && HasAVX512Save)
931 Features |= 1 << FEATURE_AVX512F;
932 if (HasLeaf7 && ((EBX >> 17) & 1) && HasAVX512Save)
933 Features |= 1 << FEATURE_AVX512DQ;
934 if (HasLeaf7 && ((EBX >> 19) & 1))
935 Features2 |= 1 << (FEATURE_ADX - 32);
936 if (HasLeaf7 && ((EBX >> 21) & 1) && HasAVX512Save)
937 Features |= 1 << FEATURE_AVX512IFMA;
Craig Topper4eda7562017-07-27 03:26:52 +0000938 if (HasLeaf7 && ((EBX >> 23) & 1))
939 Features2 |= 1 << (FEATURE_CLFLUSHOPT - 32);
Craig Topper3a5d0822017-07-12 06:49:58 +0000940 if (HasLeaf7 && ((EBX >> 26) & 1) && HasAVX512Save)
941 Features |= 1 << FEATURE_AVX512PF;
942 if (HasLeaf7 && ((EBX >> 27) & 1) && HasAVX512Save)
943 Features |= 1 << FEATURE_AVX512ER;
944 if (HasLeaf7 && ((EBX >> 28) & 1) && HasAVX512Save)
945 Features |= 1 << FEATURE_AVX512CD;
Craig Topper4eda7562017-07-27 03:26:52 +0000946 if (HasLeaf7 && ((EBX >> 29) & 1))
947 Features2 |= 1 << (FEATURE_SHA - 32);
Craig Topper3a5d0822017-07-12 06:49:58 +0000948 if (HasLeaf7 && ((EBX >> 30) & 1) && HasAVX512Save)
949 Features |= 1 << FEATURE_AVX512BW;
950 if (HasLeaf7 && ((EBX >> 31) & 1) && HasAVX512Save)
951 Features |= 1 << FEATURE_AVX512VL;
952
953 if (HasLeaf7 && ((ECX >> 1) & 1) && HasAVX512Save)
954 Features |= 1 << FEATURE_AVX512VBMI;
955 if (HasLeaf7 && ((ECX >> 14) & 1) && HasAVX512Save)
956 Features |= 1 << FEATURE_AVX512VPOPCNTDQ;
957
958 if (HasLeaf7 && ((EDX >> 2) & 1) && HasAVX512Save)
959 Features |= 1 << FEATURE_AVX5124VNNIW;
960 if (HasLeaf7 && ((EDX >> 3) & 1) && HasAVX512Save)
961 Features |= 1 << FEATURE_AVX5124FMAPS;
Simon Pilgrima271c542017-05-03 15:42:29 +0000962
Craig Topperbb8c7992017-07-08 05:16:13 +0000963 unsigned MaxExtLevel;
964 getX86CpuIDAndInfo(0x80000000, &MaxExtLevel, &EBX, &ECX, &EDX);
965
966 bool HasExtLeaf1 = MaxExtLevel >= 0x80000001 &&
967 !getX86CpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
Craig Topper3a5d0822017-07-12 06:49:58 +0000968 if (HasExtLeaf1 && ((ECX >> 6) & 1))
969 Features |= 1 << FEATURE_SSE4_A;
970 if (HasExtLeaf1 && ((ECX >> 11) & 1))
971 Features |= 1 << FEATURE_XOP;
972 if (HasExtLeaf1 && ((ECX >> 16) & 1))
973 Features |= 1 << FEATURE_FMA4;
Craig Topperbb8c7992017-07-08 05:16:13 +0000974
Craig Topper3a5d0822017-07-12 06:49:58 +0000975 if (HasExtLeaf1 && ((EDX >> 29) & 1))
976 Features2 |= 1 << (FEATURE_EM64T - 32);
977
978 *FeaturesOut = Features;
979 *Features2Out = Features2;
Simon Pilgrima271c542017-05-03 15:42:29 +0000980}
981
982StringRef sys::getHostCPUName() {
983 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
984 unsigned MaxLeaf, Vendor;
985
986#if defined(__GNUC__) || defined(__clang__)
987 //FIXME: include cpuid.h from clang or copy __get_cpuid_max here
988 // and simplify it to not invoke __cpuid (like cpu_model.c in
989 // compiler-rt/lib/builtins/cpu_model.c?
990 // Opting for the second option.
991 if(!isCpuIdSupported())
992 return "generic";
993#endif
Craig Topperbb8c7992017-07-08 05:16:13 +0000994 if (getX86CpuIDAndInfo(0, &MaxLeaf, &Vendor, &ECX, &EDX) || MaxLeaf < 1)
Simon Pilgrima271c542017-05-03 15:42:29 +0000995 return "generic";
Craig Topperbb8c7992017-07-08 05:16:13 +0000996 getX86CpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
Simon Pilgrima271c542017-05-03 15:42:29 +0000997
998 unsigned Brand_id = EBX & 0xff;
999 unsigned Family = 0, Model = 0;
Craig Topper3a5d0822017-07-12 06:49:58 +00001000 unsigned Features = 0, Features2 = 0;
Simon Pilgrima271c542017-05-03 15:42:29 +00001001 detectX86FamilyModel(EAX, &Family, &Model);
Craig Topper3a5d0822017-07-12 06:49:58 +00001002 getAvailableFeatures(ECX, EDX, MaxLeaf, &Features, &Features2);
Simon Pilgrima271c542017-05-03 15:42:29 +00001003
Craig Topper741e7e62017-11-03 18:02:44 +00001004 unsigned Type = 0;
1005 unsigned Subtype = 0;
Simon Pilgrima271c542017-05-03 15:42:29 +00001006
1007 if (Vendor == SIG_INTEL) {
Craig Topper3a5d0822017-07-12 06:49:58 +00001008 getIntelProcessorTypeAndSubtype(Family, Model, Brand_id, Features,
1009 Features2, &Type, &Subtype);
Simon Pilgrima271c542017-05-03 15:42:29 +00001010 } else if (Vendor == SIG_AMD) {
1011 getAMDProcessorTypeAndSubtype(Family, Model, Features, &Type, &Subtype);
Simon Pilgrima271c542017-05-03 15:42:29 +00001012 }
Craig Topperc77d00e2017-11-10 17:10:57 +00001013
1014 // Check subtypes first since those are more specific.
1015#define X86_CPU_SUBTYPE(ARCHNAME, ENUM) \
1016 if (Subtype == X86::ENUM) \
1017 return ARCHNAME;
1018#include "llvm/Support/X86TargetParser.def"
1019
1020 // Now check types.
1021#define X86_CPU_SUBTYPE(ARCHNAME, ENUM) \
1022 if (Type == X86::ENUM) \
1023 return ARCHNAME;
1024#include "llvm/Support/X86TargetParser.def"
1025
Simon Pilgrima271c542017-05-03 15:42:29 +00001026 return "generic";
1027}
1028
1029#elif defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
1030StringRef sys::getHostCPUName() {
1031 host_basic_info_data_t hostInfo;
1032 mach_msg_type_number_t infoCount;
1033
1034 infoCount = HOST_BASIC_INFO_COUNT;
1035 host_info(mach_host_self(), HOST_BASIC_INFO, (host_info_t)&hostInfo,
1036 &infoCount);
1037
1038 if (hostInfo.cpu_type != CPU_TYPE_POWERPC)
1039 return "generic";
1040
1041 switch (hostInfo.cpu_subtype) {
1042 case CPU_SUBTYPE_POWERPC_601:
1043 return "601";
1044 case CPU_SUBTYPE_POWERPC_602:
1045 return "602";
1046 case CPU_SUBTYPE_POWERPC_603:
1047 return "603";
1048 case CPU_SUBTYPE_POWERPC_603e:
1049 return "603e";
1050 case CPU_SUBTYPE_POWERPC_603ev:
1051 return "603ev";
1052 case CPU_SUBTYPE_POWERPC_604:
1053 return "604";
1054 case CPU_SUBTYPE_POWERPC_604e:
1055 return "604e";
1056 case CPU_SUBTYPE_POWERPC_620:
1057 return "620";
1058 case CPU_SUBTYPE_POWERPC_750:
1059 return "750";
1060 case CPU_SUBTYPE_POWERPC_7400:
1061 return "7400";
1062 case CPU_SUBTYPE_POWERPC_7450:
1063 return "7450";
1064 case CPU_SUBTYPE_POWERPC_970:
1065 return "970";
1066 default:;
1067 }
1068
1069 return "generic";
1070}
1071#elif defined(__linux__) && (defined(__ppc__) || defined(__powerpc__))
1072StringRef sys::getHostCPUName() {
1073 std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1074 const StringRef& Content = P ? P->getBuffer() : "";
1075 return detail::getHostCPUNameForPowerPC(Content);
1076}
1077#elif defined(__linux__) && (defined(__arm__) || defined(__aarch64__))
1078StringRef sys::getHostCPUName() {
1079 std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1080 const StringRef& Content = P ? P->getBuffer() : "";
1081 return detail::getHostCPUNameForARM(Content);
1082}
1083#elif defined(__linux__) && defined(__s390x__)
1084StringRef sys::getHostCPUName() {
1085 std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1086 const StringRef& Content = P ? P->getBuffer() : "";
1087 return detail::getHostCPUNameForS390x(Content);
1088}
1089#else
1090StringRef sys::getHostCPUName() { return "generic"; }
1091#endif
1092
1093#if defined(__linux__) && defined(__x86_64__)
1094// On Linux, the number of physical cores can be computed from /proc/cpuinfo,
1095// using the number of unique physical/core id pairs. The following
1096// implementation reads the /proc/cpuinfo format on an x86_64 system.
1097static int computeHostNumPhysicalCores() {
1098 // Read /proc/cpuinfo as a stream (until EOF reached). It cannot be
1099 // mmapped because it appears to have 0 size.
1100 llvm::ErrorOr<std::unique_ptr<llvm::MemoryBuffer>> Text =
1101 llvm::MemoryBuffer::getFileAsStream("/proc/cpuinfo");
1102 if (std::error_code EC = Text.getError()) {
1103 llvm::errs() << "Can't read "
1104 << "/proc/cpuinfo: " << EC.message() << "\n";
1105 return -1;
1106 }
1107 SmallVector<StringRef, 8> strs;
1108 (*Text)->getBuffer().split(strs, "\n", /*MaxSplit=*/-1,
1109 /*KeepEmpty=*/false);
1110 int CurPhysicalId = -1;
1111 int CurCoreId = -1;
1112 SmallSet<std::pair<int, int>, 32> UniqueItems;
1113 for (auto &Line : strs) {
1114 Line = Line.trim();
1115 if (!Line.startswith("physical id") && !Line.startswith("core id"))
1116 continue;
1117 std::pair<StringRef, StringRef> Data = Line.split(':');
1118 auto Name = Data.first.trim();
1119 auto Val = Data.second.trim();
1120 if (Name == "physical id") {
1121 assert(CurPhysicalId == -1 &&
1122 "Expected a core id before seeing another physical id");
1123 Val.getAsInteger(10, CurPhysicalId);
1124 }
1125 if (Name == "core id") {
1126 assert(CurCoreId == -1 &&
1127 "Expected a physical id before seeing another core id");
1128 Val.getAsInteger(10, CurCoreId);
1129 }
1130 if (CurPhysicalId != -1 && CurCoreId != -1) {
1131 UniqueItems.insert(std::make_pair(CurPhysicalId, CurCoreId));
1132 CurPhysicalId = -1;
1133 CurCoreId = -1;
1134 }
1135 }
1136 return UniqueItems.size();
1137}
1138#elif defined(__APPLE__) && defined(__x86_64__)
1139#include <sys/param.h>
1140#include <sys/sysctl.h>
1141
1142// Gets the number of *physical cores* on the machine.
1143static int computeHostNumPhysicalCores() {
1144 uint32_t count;
1145 size_t len = sizeof(count);
1146 sysctlbyname("hw.physicalcpu", &count, &len, NULL, 0);
1147 if (count < 1) {
1148 int nm[2];
1149 nm[0] = CTL_HW;
1150 nm[1] = HW_AVAILCPU;
1151 sysctl(nm, 2, &count, &len, NULL, 0);
1152 if (count < 1)
1153 return -1;
1154 }
1155 return count;
1156}
1157#else
1158// On other systems, return -1 to indicate unknown.
1159static int computeHostNumPhysicalCores() { return -1; }
1160#endif
1161
1162int sys::getHostNumPhysicalCores() {
1163 static int NumCores = computeHostNumPhysicalCores();
1164 return NumCores;
1165}
1166
1167#if defined(__i386__) || defined(_M_IX86) || \
1168 defined(__x86_64__) || defined(_M_X64)
1169bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
1170 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
1171 unsigned MaxLevel;
1172 union {
1173 unsigned u[3];
1174 char c[12];
1175 } text;
1176
1177 if (getX86CpuIDAndInfo(0, &MaxLevel, text.u + 0, text.u + 2, text.u + 1) ||
1178 MaxLevel < 1)
1179 return false;
1180
1181 getX86CpuIDAndInfo(1, &EAX, &EBX, &ECX, &EDX);
1182
1183 Features["cmov"] = (EDX >> 15) & 1;
1184 Features["mmx"] = (EDX >> 23) & 1;
1185 Features["sse"] = (EDX >> 25) & 1;
1186 Features["sse2"] = (EDX >> 26) & 1;
1187 Features["sse3"] = (ECX >> 0) & 1;
1188 Features["ssse3"] = (ECX >> 9) & 1;
1189 Features["sse4.1"] = (ECX >> 19) & 1;
1190 Features["sse4.2"] = (ECX >> 20) & 1;
1191
1192 Features["pclmul"] = (ECX >> 1) & 1;
1193 Features["cx16"] = (ECX >> 13) & 1;
1194 Features["movbe"] = (ECX >> 22) & 1;
1195 Features["popcnt"] = (ECX >> 23) & 1;
1196 Features["aes"] = (ECX >> 25) & 1;
1197 Features["rdrnd"] = (ECX >> 30) & 1;
1198
1199 // If CPUID indicates support for XSAVE, XRESTORE and AVX, and XGETBV
1200 // indicates that the AVX registers will be saved and restored on context
1201 // switch, then we have full AVX support.
1202 bool HasAVXSave = ((ECX >> 27) & 1) && ((ECX >> 28) & 1) &&
1203 !getX86XCR0(&EAX, &EDX) && ((EAX & 0x6) == 0x6);
1204 Features["avx"] = HasAVXSave;
1205 Features["fma"] = HasAVXSave && (ECX >> 12) & 1;
1206 Features["f16c"] = HasAVXSave && (ECX >> 29) & 1;
1207
1208 // Only enable XSAVE if OS has enabled support for saving YMM state.
1209 Features["xsave"] = HasAVXSave && (ECX >> 26) & 1;
1210
1211 // AVX512 requires additional context to be saved by the OS.
1212 bool HasAVX512Save = HasAVXSave && ((EAX & 0xe0) == 0xe0);
1213
1214 unsigned MaxExtLevel;
1215 getX86CpuIDAndInfo(0x80000000, &MaxExtLevel, &EBX, &ECX, &EDX);
1216
1217 bool HasExtLeaf1 = MaxExtLevel >= 0x80000001 &&
1218 !getX86CpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
1219 Features["lzcnt"] = HasExtLeaf1 && ((ECX >> 5) & 1);
1220 Features["sse4a"] = HasExtLeaf1 && ((ECX >> 6) & 1);
1221 Features["prfchw"] = HasExtLeaf1 && ((ECX >> 8) & 1);
1222 Features["xop"] = HasExtLeaf1 && ((ECX >> 11) & 1) && HasAVXSave;
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001223 Features["lwp"] = HasExtLeaf1 && ((ECX >> 15) & 1);
Simon Pilgrima271c542017-05-03 15:42:29 +00001224 Features["fma4"] = HasExtLeaf1 && ((ECX >> 16) & 1) && HasAVXSave;
1225 Features["tbm"] = HasExtLeaf1 && ((ECX >> 21) & 1);
1226 Features["mwaitx"] = HasExtLeaf1 && ((ECX >> 29) & 1);
1227
1228 bool HasExtLeaf8 = MaxExtLevel >= 0x80000008 &&
1229 !getX86CpuIDAndInfoEx(0x80000008,0x0, &EAX, &EBX, &ECX, &EDX);
1230 Features["clzero"] = HasExtLeaf8 && ((EBX >> 0) & 1);
1231
1232 bool HasLeaf7 =
1233 MaxLevel >= 7 && !getX86CpuIDAndInfoEx(0x7, 0x0, &EAX, &EBX, &ECX, &EDX);
1234
1235 // AVX2 is only supported if we have the OS save support from AVX.
1236 Features["avx2"] = HasAVXSave && HasLeaf7 && ((EBX >> 5) & 1);
1237
1238 Features["fsgsbase"] = HasLeaf7 && ((EBX >> 0) & 1);
1239 Features["sgx"] = HasLeaf7 && ((EBX >> 2) & 1);
1240 Features["bmi"] = HasLeaf7 && ((EBX >> 3) & 1);
1241 Features["bmi2"] = HasLeaf7 && ((EBX >> 8) & 1);
1242 Features["rtm"] = HasLeaf7 && ((EBX >> 11) & 1);
1243 Features["rdseed"] = HasLeaf7 && ((EBX >> 18) & 1);
1244 Features["adx"] = HasLeaf7 && ((EBX >> 19) & 1);
1245 Features["clflushopt"] = HasLeaf7 && ((EBX >> 23) & 1);
1246 Features["clwb"] = HasLeaf7 && ((EBX >> 24) & 1);
1247 Features["sha"] = HasLeaf7 && ((EBX >> 29) & 1);
1248
1249 // AVX512 is only supported if the OS supports the context save for it.
1250 Features["avx512f"] = HasLeaf7 && ((EBX >> 16) & 1) && HasAVX512Save;
1251 Features["avx512dq"] = HasLeaf7 && ((EBX >> 17) & 1) && HasAVX512Save;
1252 Features["avx512ifma"] = HasLeaf7 && ((EBX >> 21) & 1) && HasAVX512Save;
1253 Features["avx512pf"] = HasLeaf7 && ((EBX >> 26) & 1) && HasAVX512Save;
1254 Features["avx512er"] = HasLeaf7 && ((EBX >> 27) & 1) && HasAVX512Save;
1255 Features["avx512cd"] = HasLeaf7 && ((EBX >> 28) & 1) && HasAVX512Save;
1256 Features["avx512bw"] = HasLeaf7 && ((EBX >> 30) & 1) && HasAVX512Save;
1257 Features["avx512vl"] = HasLeaf7 && ((EBX >> 31) & 1) && HasAVX512Save;
1258
1259 Features["prefetchwt1"] = HasLeaf7 && (ECX & 1);
1260 Features["avx512vbmi"] = HasLeaf7 && ((ECX >> 1) & 1) && HasAVX512Save;
Yonghong Songdc1dbf62017-08-23 04:25:57 +00001261 Features["avx512vpopcntdq"] = HasLeaf7 && ((ECX >> 14) & 1) && HasAVX512Save;
Simon Pilgrima271c542017-05-03 15:42:29 +00001262 // Enable protection keys
1263 Features["pku"] = HasLeaf7 && ((ECX >> 4) & 1);
1264
1265 bool HasLeafD = MaxLevel >= 0xd &&
1266 !getX86CpuIDAndInfoEx(0xd, 0x1, &EAX, &EBX, &ECX, &EDX);
1267
1268 // Only enable XSAVE if OS has enabled support for saving YMM state.
1269 Features["xsaveopt"] = HasAVXSave && HasLeafD && ((EAX >> 0) & 1);
1270 Features["xsavec"] = HasAVXSave && HasLeafD && ((EAX >> 1) & 1);
1271 Features["xsaves"] = HasAVXSave && HasLeafD && ((EAX >> 3) & 1);
1272
1273 return true;
1274}
1275#elif defined(__linux__) && (defined(__arm__) || defined(__aarch64__))
1276bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
1277 std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1278 if (!P)
1279 return false;
1280
1281 SmallVector<StringRef, 32> Lines;
1282 P->getBuffer().split(Lines, "\n");
1283
1284 SmallVector<StringRef, 32> CPUFeatures;
1285
1286 // Look for the CPU features.
1287 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
1288 if (Lines[I].startswith("Features")) {
1289 Lines[I].split(CPUFeatures, ' ');
1290 break;
1291 }
1292
1293#if defined(__aarch64__)
1294 // Keep track of which crypto features we have seen
1295 enum { CAP_AES = 0x1, CAP_PMULL = 0x2, CAP_SHA1 = 0x4, CAP_SHA2 = 0x8 };
1296 uint32_t crypto = 0;
1297#endif
1298
1299 for (unsigned I = 0, E = CPUFeatures.size(); I != E; ++I) {
1300 StringRef LLVMFeatureStr = StringSwitch<StringRef>(CPUFeatures[I])
1301#if defined(__aarch64__)
1302 .Case("asimd", "neon")
1303 .Case("fp", "fp-armv8")
1304 .Case("crc32", "crc")
1305#else
1306 .Case("half", "fp16")
1307 .Case("neon", "neon")
1308 .Case("vfpv3", "vfp3")
1309 .Case("vfpv3d16", "d16")
1310 .Case("vfpv4", "vfp4")
1311 .Case("idiva", "hwdiv-arm")
1312 .Case("idivt", "hwdiv")
1313#endif
1314 .Default("");
1315
1316#if defined(__aarch64__)
1317 // We need to check crypto separately since we need all of the crypto
1318 // extensions to enable the subtarget feature
1319 if (CPUFeatures[I] == "aes")
1320 crypto |= CAP_AES;
1321 else if (CPUFeatures[I] == "pmull")
1322 crypto |= CAP_PMULL;
1323 else if (CPUFeatures[I] == "sha1")
1324 crypto |= CAP_SHA1;
1325 else if (CPUFeatures[I] == "sha2")
1326 crypto |= CAP_SHA2;
1327#endif
1328
1329 if (LLVMFeatureStr != "")
1330 Features[LLVMFeatureStr] = true;
1331 }
1332
1333#if defined(__aarch64__)
1334 // If we have all crypto bits we can add the feature
1335 if (crypto == (CAP_AES | CAP_PMULL | CAP_SHA1 | CAP_SHA2))
1336 Features["crypto"] = true;
1337#endif
1338
1339 return true;
1340}
1341#else
1342bool sys::getHostCPUFeatures(StringMap<bool> &Features) { return false; }
1343#endif
1344
1345std::string sys::getProcessTriple() {
Alex Lorenz3803df32017-07-07 09:53:47 +00001346 std::string TargetTripleString = updateTripleOSVersion(LLVM_HOST_TRIPLE);
1347 Triple PT(Triple::normalize(TargetTripleString));
Simon Pilgrima271c542017-05-03 15:42:29 +00001348
1349 if (sizeof(void *) == 8 && PT.isArch32Bit())
1350 PT = PT.get64BitArchVariant();
1351 if (sizeof(void *) == 4 && PT.isArch64Bit())
1352 PT = PT.get32BitArchVariant();
1353
1354 return PT.str();
1355}