blob: 1621faad9773000a93910153ab9e758230b98e89 [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000017#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000018#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000019#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000020#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000021#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000023#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000024#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000025#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000026#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000027#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000028#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000029#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000030#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000031#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000032#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000033#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000035#include "llvm/CodeGen/MachineLoopInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000037#include "llvm/CodeGen/RegAllocRegistry.h"
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000038#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/CodeGen/VirtRegMap.h"
40#include "llvm/PassAnalysisSupport.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000041#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000042#include "llvm/Support/Debug.h"
43#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000044#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000046#include <queue>
47
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000048using namespace llvm;
49
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000050STATISTIC(NumGlobalSplits, "Number of split global live ranges");
51STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000052STATISTIC(NumEvicted, "Number of interferences evicted");
53
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000054static cl::opt<SplitEditor::ComplementSpillMode>
55SplitSpillMode("split-spill-mode", cl::Hidden,
56 cl::desc("Spill mode for splitting live ranges"),
57 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
58 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
59 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed"),
60 clEnumValEnd),
61 cl::init(SplitEditor::SM_Partition));
62
Quentin Colombet87769712014-02-05 22:13:59 +000063static cl::opt<unsigned>
64LastChanceRecoloringMaxDepth("lcr-max-depth", cl::Hidden,
65 cl::desc("Last chance recoloring max depth"),
66 cl::init(5));
67
68static cl::opt<unsigned> LastChanceRecoloringMaxInterference(
69 "lcr-max-interf", cl::Hidden,
70 cl::desc("Last chance recoloring maximum number of considered"
71 " interference at a time"),
72 cl::init(8));
73
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000074static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
75 createGreedyRegisterAllocator);
76
77namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +000078class RAGreedy : public MachineFunctionPass,
79 public RegAllocBase,
80 private LiveRangeEdit::Delegate {
Quentin Colombet87769712014-02-05 22:13:59 +000081 // Convenient shortcuts.
82 typedef std::priority_queue<std::pair<unsigned, unsigned> > PQueue;
83 typedef SmallPtrSet<LiveInterval *, 4> SmallLISet;
84 typedef SmallSet<unsigned, 16> SmallVirtRegSet;
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +000085
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000086 // context
87 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000088
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000089 // Shortcuts to some useful interface.
90 const TargetInstrInfo *TII;
91 const TargetRegisterInfo *TRI;
92 RegisterClassInfo RCI;
93
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000094 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000095 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +000096 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000097 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000098 MachineLoopInfo *Loops;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000099 EdgeBundles *Bundles;
100 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +0000101 LiveDebugVariables *DebugVars;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000102
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000103 // state
Ahmed Charles56440fd2014-03-06 05:51:42 +0000104 std::unique_ptr<Spiller> SpillerInstance;
Quentin Colombet87769712014-02-05 22:13:59 +0000105 PQueue Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000106 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000107
108 // Live ranges pass through a number of stages as we try to allocate them.
109 // Some of the stages may also create new live ranges:
110 //
111 // - Region splitting.
112 // - Per-block splitting.
113 // - Local splitting.
114 // - Spilling.
115 //
116 // Ranges produced by one of the stages skip the previous stages when they are
117 // dequeued. This improves performance because we can skip interference checks
118 // that are unlikely to give any results. It also guarantees that the live
119 // range splitting algorithm terminates, something that is otherwise hard to
120 // ensure.
121 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000122 /// Newly created live range that has never been queued.
123 RS_New,
124
125 /// Only attempt assignment and eviction. Then requeue as RS_Split.
126 RS_Assign,
127
128 /// Attempt live range splitting if assignment is impossible.
129 RS_Split,
130
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000131 /// Attempt more aggressive live range splitting that is guaranteed to make
132 /// progress. This is used for split products that may not be making
133 /// progress.
134 RS_Split2,
135
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000136 /// Live range will be spilled. No more splitting will be attempted.
137 RS_Spill,
138
139 /// There is nothing more we can do to this live range. Abort compilation
140 /// if it can't be assigned.
141 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000142 };
143
Eli Friedman78bffa52013-09-10 23:18:14 +0000144#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000145 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000146#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000147
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000148 // RegInfo - Keep additional information about each live range.
149 struct RegInfo {
150 LiveRangeStage Stage;
151
152 // Cascade - Eviction loop prevention. See canEvictInterference().
153 unsigned Cascade;
154
155 RegInfo() : Stage(RS_New), Cascade(0) {}
156 };
157
158 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000159
160 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000161 return ExtraRegInfo[VirtReg.reg].Stage;
162 }
163
164 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
165 ExtraRegInfo.resize(MRI->getNumVirtRegs());
166 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000167 }
168
169 template<typename Iterator>
170 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000171 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000172 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000173 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000174 if (ExtraRegInfo[Reg].Stage == RS_New)
175 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000176 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000177 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000178
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000179 /// Cost of evicting interference.
180 struct EvictionCost {
181 unsigned BrokenHints; ///< Total number of broken hints.
182 float MaxWeight; ///< Maximum spill weight evicted.
183
Andrew Trick3621b8a2013-11-22 19:07:38 +0000184 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000185
Andrew Trick84852572013-07-25 18:35:14 +0000186 bool isMax() const { return BrokenHints == ~0u; }
187
Andrew Trick3621b8a2013-11-22 19:07:38 +0000188 void setMax() { BrokenHints = ~0u; }
189
190 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
191
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000192 bool operator<(const EvictionCost &O) const {
Benjamin Kramerb2f034b2014-03-03 19:58:30 +0000193 return std::tie(BrokenHints, MaxWeight) <
194 std::tie(O.BrokenHints, O.MaxWeight);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000195 }
196 };
197
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000198 // splitting state.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000199 std::unique_ptr<SplitAnalysis> SA;
200 std::unique_ptr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000201
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000202 /// Cached per-block interference maps
203 InterferenceCache IntfCache;
204
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000205 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000206 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000207
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000208 /// Global live range splitting candidate info.
209 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000210 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000211 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000212
213 // SplitKit interval index for this candidate.
214 unsigned IntvIdx;
215
216 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000217 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000218
219 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000220 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000221 SmallVector<unsigned, 8> ActiveBlocks;
222
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000223 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000224 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000225 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000226 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000227 LiveBundles.clear();
228 ActiveBlocks.clear();
229 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000230
231 // Set B[i] = C for every live bundle where B[i] was NoCand.
232 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
233 unsigned Count = 0;
234 for (int i = LiveBundles.find_first(); i >= 0;
235 i = LiveBundles.find_next(i))
236 if (B[i] == NoCand) {
237 B[i] = C;
238 Count++;
239 }
240 return Count;
241 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000242 };
243
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000244 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000245 /// This vector never shrinks, but grows to the size of the largest register
246 /// class.
247 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
248
Alp Toker61007d82014-03-02 03:20:38 +0000249 enum : unsigned { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000250
251 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
252 /// NoCand which indicates the stack interval.
253 SmallVector<unsigned, 32> BundleCand;
254
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000255public:
256 RAGreedy();
257
258 /// Return the pass name.
259 virtual const char* getPassName() const {
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +0000260 return "Greedy Register Allocator";
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000261 }
262
263 /// RAGreedy analysis usage.
264 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000265 virtual void releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000266 virtual Spiller &spiller() { return *SpillerInstance; }
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000267 virtual void enqueue(LiveInterval *LI);
268 virtual LiveInterval *dequeue();
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +0000269 virtual unsigned selectOrSplit(LiveInterval&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000270 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000271
272 /// Perform register allocation.
273 virtual bool runOnMachineFunction(MachineFunction &mf);
274
275 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000276
277private:
Quentin Colombet87769712014-02-05 22:13:59 +0000278 unsigned selectOrSplitImpl(LiveInterval &, SmallVectorImpl<unsigned> &,
279 SmallVirtRegSet &, unsigned = 0);
280
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000281 bool LRE_CanEraseVirtReg(unsigned);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000282 void LRE_WillShrinkVirtReg(unsigned);
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000283 void LRE_DidCloneVirtReg(unsigned, unsigned);
Quentin Colombet87769712014-02-05 22:13:59 +0000284 void enqueue(PQueue &CurQueue, LiveInterval *LI);
285 LiveInterval *dequeue(PQueue &CurQueue);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000286
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000287 BlockFrequency calcSpillCost();
288 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000289 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000290 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000291 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000292 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000293 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000294 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000295 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000296 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
297 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
298 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000299 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000300 bool mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
301 SmallLISet &RecoloringCandidates,
302 const SmallVirtRegSet &FixedRegisters);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000303
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000304 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000305 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000306 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000307 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000308 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000309 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000310 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000311 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000312 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000313 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000314 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000315 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000316 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000317 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000318 unsigned tryLastChanceRecoloring(LiveInterval &, AllocationOrder &,
319 SmallVectorImpl<unsigned> &,
320 SmallVirtRegSet &, unsigned);
321 bool tryRecoloringCandidates(PQueue &, SmallVectorImpl<unsigned> &,
322 SmallVirtRegSet &, unsigned);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000323};
324} // end anonymous namespace
325
326char RAGreedy::ID = 0;
327
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000328#ifndef NDEBUG
329const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000330 "RS_New",
331 "RS_Assign",
332 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000333 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000334 "RS_Spill",
335 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000336};
337#endif
338
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000339// Hysteresis to use when comparing floats.
340// This helps stabilize decisions based on float comparisons.
NAKAMURA Takumia71003a2014-02-04 06:29:38 +0000341const float Hysteresis = (2007 / 2048.0f); // 0.97998046875
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000342
343
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000344FunctionPass* llvm::createGreedyRegisterAllocator() {
345 return new RAGreedy();
346}
347
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000348RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000349 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000350 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000351 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
352 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Rafael Espindola676c4052011-06-26 22:34:10 +0000353 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Tricke1c034f2012-01-17 06:55:03 +0000354 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000355 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
356 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
357 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
358 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000359 initializeLiveRegMatrixPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000360 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
361 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000362}
363
364void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
365 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000366 AU.addRequired<MachineBlockFrequencyInfo>();
367 AU.addPreserved<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000368 AU.addRequired<AliasAnalysis>();
369 AU.addPreserved<AliasAnalysis>();
370 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000371 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000372 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000373 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000374 AU.addRequired<LiveDebugVariables>();
375 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000376 AU.addRequired<LiveStacks>();
377 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000378 AU.addRequired<MachineDominatorTree>();
379 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000380 AU.addRequired<MachineLoopInfo>();
381 AU.addPreserved<MachineLoopInfo>();
382 AU.addRequired<VirtRegMap>();
383 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000384 AU.addRequired<LiveRegMatrix>();
385 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000386 AU.addRequired<EdgeBundles>();
387 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000388 MachineFunctionPass::getAnalysisUsage(AU);
389}
390
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000391
392//===----------------------------------------------------------------------===//
393// LiveRangeEdit delegate methods
394//===----------------------------------------------------------------------===//
395
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000396bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000397 if (VRM->hasPhys(VirtReg)) {
398 Matrix->unassign(LIS->getInterval(VirtReg));
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000399 return true;
400 }
401 // Unassigned virtreg is probably in the priority queue.
402 // RegAllocBase will erase it after dequeueing.
403 return false;
404}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000405
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000406void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000407 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000408 return;
409
410 // Register is assigned, put it back on the queue for reassignment.
411 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000412 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000413 enqueue(&LI);
414}
415
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000416void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000417 // Cloning a register we haven't even heard about yet? Just ignore it.
418 if (!ExtraRegInfo.inBounds(Old))
419 return;
420
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000421 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000422 // be split into connected components. The new components are much smaller
423 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000424 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000425 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000426 ExtraRegInfo.grow(New);
427 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000428}
429
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000430void RAGreedy::releaseMemory() {
431 SpillerInstance.reset(0);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000432 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000433 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000434}
435
Quentin Colombet87769712014-02-05 22:13:59 +0000436void RAGreedy::enqueue(LiveInterval *LI) { enqueue(Queue, LI); }
437
438void RAGreedy::enqueue(PQueue &CurQueue, LiveInterval *LI) {
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000439 // Prioritize live ranges by size, assigning larger ranges first.
440 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000441 const unsigned Size = LI->getSize();
442 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000443 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
444 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000445 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000446
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000447 ExtraRegInfo.grow(Reg);
448 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000449 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000450
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000451 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000452 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000453 // everything else has been allocated.
454 Prio = Size;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000455 } else {
Andrew Trick52a00932014-02-26 22:07:26 +0000456 // Giant live ranges fall back to the global assignment heuristic, which
457 // prevents excessive spilling in pathological cases.
458 bool ReverseLocal = TRI->reverseLocalAssignment();
Andrew Trickb1531e52014-02-27 21:37:33 +0000459 bool ForceGlobal = !ReverseLocal && TRI->mayOverrideLocalAssignment() &&
Andrew Trick52a00932014-02-26 22:07:26 +0000460 (Size / SlotIndex::InstrDist) > (2 * MRI->getRegClass(Reg)->getNumRegs());
461
462 if (ExtraRegInfo[Reg].Stage == RS_Assign && !ForceGlobal && !LI->empty() &&
Andrew Trick84852572013-07-25 18:35:14 +0000463 LIS->intervalIsInOneMBB(*LI)) {
464 // Allocate original local ranges in linear instruction order. Since they
465 // are singly defined, this produces optimal coloring in the absence of
466 // global interference and other constraints.
Andrew Trick52a00932014-02-26 22:07:26 +0000467 if (!ReverseLocal)
Andrew Trick2d8826a2013-12-11 03:40:15 +0000468 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
469 else {
470 // Allocating bottom up may allow many short LRGs to be assigned first
471 // to one of the cheap registers. This could be much faster for very
472 // large blocks on targets with many physical registers.
473 Prio = Indexes->getZeroIndex().getInstrDistance(LI->beginIndex());
474 }
Andrew Trick84852572013-07-25 18:35:14 +0000475 }
476 else {
477 // Allocate global and split ranges in long->short order. Long ranges that
478 // don't fit should be spilled (or split) ASAP so they don't create
479 // interference. Mark a bit to prioritize global above local ranges.
480 Prio = (1u << 29) + Size;
481 }
482 // Mark a higher bit to prioritize global and local above RS_Split.
483 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000484
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000485 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000486 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000487 Prio |= (1u << 30);
488 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000489 // The virtual register number is a tie breaker for same-sized ranges.
490 // Give lower vreg numbers higher priority to assign them first.
Quentin Colombet87769712014-02-05 22:13:59 +0000491 CurQueue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000492}
493
Quentin Colombet87769712014-02-05 22:13:59 +0000494LiveInterval *RAGreedy::dequeue() { return dequeue(Queue); }
495
496LiveInterval *RAGreedy::dequeue(PQueue &CurQueue) {
497 if (CurQueue.empty())
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000498 return 0;
Quentin Colombet87769712014-02-05 22:13:59 +0000499 LiveInterval *LI = &LIS->getInterval(~CurQueue.top().second);
500 CurQueue.pop();
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000501 return LI;
502}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000503
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000504
505//===----------------------------------------------------------------------===//
506// Direct Assignment
507//===----------------------------------------------------------------------===//
508
509/// tryAssign - Try to assign VirtReg to an available register.
510unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
511 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000512 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000513 Order.rewind();
514 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000515 while ((PhysReg = Order.next()))
516 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000517 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000518 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000519 return PhysReg;
520
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000521 // PhysReg is available, but there may be a better choice.
522
523 // If we missed a simple hint, try to cheaply evict interference from the
524 // preferred register.
525 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000526 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000527 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000528 EvictionCost MaxCost;
529 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000530 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
531 evictInterference(VirtReg, Hint, NewVRegs);
532 return Hint;
533 }
534 }
535
536 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000537 unsigned Cost = TRI->getCostPerUse(PhysReg);
538
539 // Most registers have 0 additional cost.
540 if (!Cost)
541 return PhysReg;
542
543 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
544 << '\n');
545 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
546 return CheapReg ? CheapReg : PhysReg;
547}
548
549
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000550//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000551// Interference eviction
552//===----------------------------------------------------------------------===//
553
Andrew Trick8bb0a252013-07-25 18:35:19 +0000554unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
555 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
556 unsigned PhysReg;
557 while ((PhysReg = Order.next())) {
558 if (PhysReg == PrevReg)
559 continue;
560
561 MCRegUnitIterator Units(PhysReg, TRI);
562 for (; Units.isValid(); ++Units) {
563 // Instantiate a "subquery", not to be confused with the Queries array.
564 LiveIntervalUnion::Query subQ(&VirtReg, &Matrix->getLiveUnions()[*Units]);
565 if (subQ.checkInterference())
566 break;
567 }
568 // If no units have interference, break out with the current PhysReg.
569 if (!Units.isValid())
570 break;
571 }
572 if (PhysReg)
573 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
574 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
575 << '\n');
576 return PhysReg;
577}
578
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000579/// shouldEvict - determine if A should evict the assigned live range B. The
580/// eviction policy defined by this function together with the allocation order
581/// defined by enqueue() decides which registers ultimately end up being split
582/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000583///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000584/// Cascade numbers are used to prevent infinite loops if this function is a
585/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000586///
587/// @param A The live range to be assigned.
588/// @param IsHint True when A is about to be assigned to its preferred
589/// register.
590/// @param B The live range to be evicted.
591/// @param BreaksHint True when B is already assigned to its preferred register.
592bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
593 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000594 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000595
596 // Be fairly aggressive about following hints as long as the evictee can be
597 // split.
598 if (CanSplit && IsHint && !BreaksHint)
599 return true;
600
Andrew Trick059e8002013-11-22 19:07:42 +0000601 if (A.weight > B.weight) {
602 DEBUG(dbgs() << "should evict: " << B << " w= " << B.weight << '\n');
603 return true;
604 }
605 return false;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000606}
607
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000608/// canEvictInterference - Return true if all interferences between VirtReg and
Manman Renfa32ca12014-02-25 19:47:15 +0000609/// PhysReg can be evicted.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000610///
611/// @param VirtReg Live range that is about to be assigned.
612/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000613/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000614/// @param MaxCost Only look for cheaper candidates and update with new cost
615/// when returning true.
616/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000617bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000618 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000619 // It is only possible to evict virtual register interference.
620 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
621 return false;
622
Andrew Trick84852572013-07-25 18:35:14 +0000623 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
624
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000625 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
626 // involved in an eviction before. If a cascade number was assigned, deny
627 // evicting anything with the same or a newer cascade number. This prevents
628 // infinite eviction loops.
629 //
630 // This works out so a register without a cascade number is allowed to evict
631 // anything, and it can be evicted by anything.
632 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
633 if (!Cascade)
634 Cascade = NextCascade;
635
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000636 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000637 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
638 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000639 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000640 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000641 return false;
642
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000643 // Check if any interfering live range is heavier than MaxWeight.
644 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
645 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000646 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
647 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000648 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000649 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000650 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000651 // Once a live range becomes small enough, it is urgent that we find a
652 // register for it. This is indicated by an infinite spill weight. These
653 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000654 //
655 // Also allow urgent evictions of unspillable ranges from a strictly
656 // larger allocation order.
657 bool Urgent = !VirtReg.isSpillable() &&
658 (Intf->isSpillable() ||
659 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
660 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000661 // Only evict older cascades or live ranges without a cascade.
662 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
663 if (Cascade <= IntfCascade) {
664 if (!Urgent)
665 return false;
666 // We permit breaking cascades for urgent evictions. It should be the
667 // last resort, though, so make it really expensive.
668 Cost.BrokenHints += 10;
669 }
670 // Would this break a satisfied hint?
671 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
672 // Update eviction cost.
673 Cost.BrokenHints += BreaksHint;
674 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
675 // Abort if this would be too expensive.
676 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000677 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000678 if (Urgent)
679 continue;
Andrew Trickc2ab53a2013-11-29 23:49:38 +0000680 // Apply the eviction policy for non-urgent evictions.
681 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
682 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000683 // If !MaxCost.isMax(), then we're just looking for a cheap register.
684 // Evicting another local live range in this case could lead to suboptimal
685 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000686 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
687 !canReassign(*Intf, PhysReg)) {
Andrew Trick84852572013-07-25 18:35:14 +0000688 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000689 }
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000690 }
691 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000692 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000693 return true;
694}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000695
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000696/// evictInterference - Evict any interferring registers that prevent VirtReg
697/// from being assigned to Physreg. This assumes that canEvictInterference
698/// returned true.
699void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000700 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000701 // Make sure that VirtReg has a cascade number, and assign that cascade
702 // number to every evicted register. These live ranges than then only be
703 // evicted by a newer cascade, preventing infinite loops.
704 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
705 if (!Cascade)
706 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
707
708 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
709 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000710
711 // Collect all interfering virtregs first.
712 SmallVector<LiveInterval*, 8> Intfs;
713 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
714 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000715 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000716 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
717 Intfs.append(IVR.begin(), IVR.end());
718 }
719
720 // Evict them second. This will invalidate the queries.
721 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
722 LiveInterval *Intf = Intfs[i];
723 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
724 if (!VRM->hasPhys(Intf->reg))
725 continue;
726 Matrix->unassign(*Intf);
727 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
728 VirtReg.isSpillable() < Intf->isSpillable()) &&
729 "Cannot decrease cascade number, illegal eviction");
730 ExtraRegInfo[Intf->reg].Cascade = Cascade;
731 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000732 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000733 }
734}
735
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000736/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000737/// @param VirtReg Currently unassigned virtual register.
738/// @param Order Physregs to try.
739/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000740unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
741 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000742 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000743 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000744 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
745
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000746 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000747 EvictionCost BestCost;
748 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000749 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000750 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000751
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000752 // When we are just looking for a reduced cost per use, don't break any
753 // hints, and only evict smaller spill weights.
754 if (CostPerUseLimit < ~0u) {
755 BestCost.BrokenHints = 0;
756 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000757
758 // Check of any registers in RC are below CostPerUseLimit.
759 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
760 unsigned MinCost = RegClassInfo.getMinCost(RC);
761 if (MinCost >= CostPerUseLimit) {
762 DEBUG(dbgs() << RC->getName() << " minimum cost = " << MinCost
763 << ", no cheaper registers to be found.\n");
764 return 0;
765 }
766
767 // It is normal for register classes to have a long tail of registers with
768 // the same cost. We don't need to look at them if they're too expensive.
769 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
770 OrderLimit = RegClassInfo.getLastCostChange(RC);
771 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
772 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000773 }
774
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000775 Order.rewind();
Aditya Nandakumar73f3d332013-12-05 21:18:40 +0000776 while (unsigned PhysReg = Order.next(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000777 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
778 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000779 // The first use of a callee-saved register in a function has cost 1.
780 // Don't start using a CSR when the CostPerUseLimit is low.
781 if (CostPerUseLimit == 1)
782 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
783 if (!MRI->isPhysRegUsed(CSR)) {
784 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
785 << PrintReg(CSR, TRI) << '\n');
786 continue;
787 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000788
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000789 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000790 continue;
791
792 // Best so far.
793 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000794
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000795 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000796 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000797 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000798 }
799
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000800 if (!BestPhys)
801 return 0;
802
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000803 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000804 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000805}
806
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000807
808//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000809// Region Splitting
810//===----------------------------------------------------------------------===//
811
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000812/// addSplitConstraints - Fill out the SplitConstraints vector based on the
813/// interference pattern in Physreg and its aliases. Add the constraints to
814/// SpillPlacement and return the static cost of this split in Cost, assuming
815/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000816/// Return false if there are no bundles with positive bias.
817bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000818 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000819 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000820
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000821 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000822 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000823 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000824 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
825 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000826 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000827
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000828 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000829 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000830 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
831 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000832 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000833
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000834 if (!Intf.hasInterference())
835 continue;
836
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000837 // Number of spill code instructions to insert.
838 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000839
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000840 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000841 if (BI.LiveIn) {
Jakob Stoklund Olesen89339072011-04-04 15:32:15 +0000842 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000843 BC.Entry = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000844 else if (Intf.first() < BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000845 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000846 else if (Intf.first() < BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000847 ++Ins;
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +0000848 }
849
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000850 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000851 if (BI.LiveOut) {
Jakob Stoklund Olesend93b0e32011-04-05 04:20:29 +0000852 if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000853 BC.Exit = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000854 else if (Intf.last() > BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000855 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000856 else if (Intf.last() > BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000857 ++Ins;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000858 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000859
860 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000861 while (Ins--)
862 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000863 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000864 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000865
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000866 // Add constraints for use-blocks. Note that these are the only constraints
867 // that may add a positive bias, it is downhill from here.
868 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000869 return SpillPlacer->scanActiveBundles();
870}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000871
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000872
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000873/// addThroughConstraints - Add constraints and links to SpillPlacer from the
874/// live-through blocks in Blocks.
875void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
876 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000877 const unsigned GroupSize = 8;
878 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000879 unsigned TBS[GroupSize];
880 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000881
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000882 for (unsigned i = 0; i != Blocks.size(); ++i) {
883 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000884 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000885
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000886 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000887 assert(T < GroupSize && "Array overflow");
888 TBS[T] = Number;
889 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000890 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000891 T = 0;
892 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000893 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000894 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000895
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000896 assert(B < GroupSize && "Array overflow");
897 BCS[B].Number = Number;
898
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000899 // Interference for the live-in value.
900 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
901 BCS[B].Entry = SpillPlacement::MustSpill;
902 else
903 BCS[B].Entry = SpillPlacement::PrefSpill;
904
905 // Interference for the live-out value.
906 if (Intf.last() >= SA->getLastSplitPoint(Number))
907 BCS[B].Exit = SpillPlacement::MustSpill;
908 else
909 BCS[B].Exit = SpillPlacement::PrefSpill;
910
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000911 if (++B == GroupSize) {
912 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
913 SpillPlacer->addConstraints(Array);
914 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000915 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000916 }
917
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000918 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
919 SpillPlacer->addConstraints(Array);
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000920 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000921}
922
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000923void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000924 // Keep track of through blocks that have not been added to SpillPlacer.
925 BitVector Todo = SA->getThroughBlocks();
926 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
927 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000928#ifndef NDEBUG
929 unsigned Visited = 0;
930#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000931
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000932 for (;;) {
933 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000934 // Find new through blocks in the periphery of PrefRegBundles.
935 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
936 unsigned Bundle = NewBundles[i];
937 // Look at all blocks connected to Bundle in the full graph.
938 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
939 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
940 I != E; ++I) {
941 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000942 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000943 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000944 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000945 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000946 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000947#ifndef NDEBUG
948 ++Visited;
949#endif
950 }
951 }
952 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +0000953 if (ActiveBlocks.size() == AddedTo)
954 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +0000955
956 // Compute through constraints from the interference, or assume that all
957 // through blocks prefer spilling when forming compact regions.
958 ArrayRef<unsigned> NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
959 if (Cand.PhysReg)
960 addThroughConstraints(Cand.Intf, NewBlocks);
961 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +0000962 // Provide a strong negative bias on through blocks to prevent unwanted
963 // liveness on loop backedges.
964 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +0000965 AddedTo = ActiveBlocks.size();
966
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000967 // Perhaps iterating can enable more bundles?
968 SpillPlacer->iterate();
969 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000970 DEBUG(dbgs() << ", v=" << Visited);
971}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000972
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000973/// calcCompactRegion - Compute the set of edge bundles that should be live
974/// when splitting the current live range into compact regions. Compact
975/// regions can be computed without looking at interference. They are the
976/// regions formed by removing all the live-through blocks from the live range.
977///
978/// Returns false if the current live range is already compact, or if the
979/// compact regions would form single block regions anyway.
980bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
981 // Without any through blocks, the live range is already compact.
982 if (!SA->getNumThroughBlocks())
983 return false;
984
985 // Compact regions don't correspond to any physreg.
986 Cand.reset(IntfCache, 0);
987
988 DEBUG(dbgs() << "Compact region bundles");
989
990 // Use the spill placer to determine the live bundles. GrowRegion pretends
991 // that all the through blocks have interference when PhysReg is unset.
992 SpillPlacer->prepare(Cand.LiveBundles);
993
994 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000995 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000996 if (!addSplitConstraints(Cand.Intf, Cost)) {
997 DEBUG(dbgs() << ", none.\n");
998 return false;
999 }
1000
1001 growRegion(Cand);
1002 SpillPlacer->finish();
1003
1004 if (!Cand.LiveBundles.any()) {
1005 DEBUG(dbgs() << ", none.\n");
1006 return false;
1007 }
1008
1009 DEBUG({
1010 for (int i = Cand.LiveBundles.find_first(); i>=0;
1011 i = Cand.LiveBundles.find_next(i))
1012 dbgs() << " EB#" << i;
1013 dbgs() << ".\n";
1014 });
1015 return true;
1016}
1017
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001018/// calcSpillCost - Compute how expensive it would be to split the live range in
1019/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001020BlockFrequency RAGreedy::calcSpillCost() {
1021 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001022 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1023 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1024 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1025 unsigned Number = BI.MBB->getNumber();
1026 // We normally only need one spill instruction - a load or a store.
1027 Cost += SpillPlacer->getBlockFrequency(Number);
1028
1029 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +00001030 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
1031 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001032 }
1033 return Cost;
1034}
1035
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001036/// calcGlobalSplitCost - Return the global split cost of following the split
1037/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001038/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001039///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001040BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
1041 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001042 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001043 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1044 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1045 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001046 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001047 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
1048 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
1049 unsigned Ins = 0;
1050
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001051 if (BI.LiveIn)
1052 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
1053 if (BI.LiveOut)
1054 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001055 while (Ins--)
1056 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001057 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001058
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001059 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1060 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001061 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1062 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001063 if (!RegIn && !RegOut)
1064 continue;
1065 if (RegIn && RegOut) {
1066 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001067 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001068 if (Cand.Intf.hasInterference()) {
1069 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1070 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1071 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001072 continue;
1073 }
1074 // live-in / stack-out or stack-in live-out.
1075 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001076 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001077 return GlobalCost;
1078}
1079
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001080/// splitAroundRegion - Split the current live range around the regions
1081/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001082///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001083/// Before calling this function, GlobalCand and BundleCand must be initialized
1084/// so each bundle is assigned to a valid candidate, or NoCand for the
1085/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1086/// objects must be initialized for the current live range, and intervals
1087/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001088///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001089/// @param LREdit The LiveRangeEdit object handling the current split.
1090/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1091/// must appear in this list.
1092void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1093 ArrayRef<unsigned> UsedCands) {
1094 // These are the intervals created for new global ranges. We may create more
1095 // intervals for local ranges.
1096 const unsigned NumGlobalIntvs = LREdit.size();
1097 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1098 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001099
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001100 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001101 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001102 // is all copies.
1103 unsigned Reg = SA->getParent().reg;
1104 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1105
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001106 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001107 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1108 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1109 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001110 unsigned Number = BI.MBB->getNumber();
1111 unsigned IntvIn = 0, IntvOut = 0;
1112 SlotIndex IntfIn, IntfOut;
1113 if (BI.LiveIn) {
1114 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1115 if (CandIn != NoCand) {
1116 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1117 IntvIn = Cand.IntvIdx;
1118 Cand.Intf.moveToBlock(Number);
1119 IntfIn = Cand.Intf.first();
1120 }
1121 }
1122 if (BI.LiveOut) {
1123 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1124 if (CandOut != NoCand) {
1125 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1126 IntvOut = Cand.IntvIdx;
1127 Cand.Intf.moveToBlock(Number);
1128 IntfOut = Cand.Intf.last();
1129 }
1130 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001131
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001132 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001133 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001134 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001135 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001136 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001137 continue;
1138 }
1139
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001140 if (IntvIn && IntvOut)
1141 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1142 else if (IntvIn)
1143 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001144 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001145 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001146 }
1147
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001148 // Handle live-through blocks. The relevant live-through blocks are stored in
1149 // the ActiveBlocks list with each candidate. We need to filter out
1150 // duplicates.
1151 BitVector Todo = SA->getThroughBlocks();
1152 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1153 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1154 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1155 unsigned Number = Blocks[i];
1156 if (!Todo.test(Number))
1157 continue;
1158 Todo.reset(Number);
1159
1160 unsigned IntvIn = 0, IntvOut = 0;
1161 SlotIndex IntfIn, IntfOut;
1162
1163 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1164 if (CandIn != NoCand) {
1165 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1166 IntvIn = Cand.IntvIdx;
1167 Cand.Intf.moveToBlock(Number);
1168 IntfIn = Cand.Intf.first();
1169 }
1170
1171 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1172 if (CandOut != NoCand) {
1173 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1174 IntvOut = Cand.IntvIdx;
1175 Cand.Intf.moveToBlock(Number);
1176 IntfOut = Cand.Intf.last();
1177 }
1178 if (!IntvIn && !IntvOut)
1179 continue;
1180 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1181 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001182 }
1183
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001184 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001185
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001186 SmallVector<unsigned, 8> IntvMap;
1187 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001188 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001189
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001190 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001191 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001192
1193 // Sort out the new intervals created by splitting. We get four kinds:
1194 // - Remainder intervals should not be split again.
1195 // - Candidate intervals can be assigned to Cand.PhysReg.
1196 // - Block-local splits are candidates for local splitting.
1197 // - DCE leftovers should go back on the queue.
1198 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001199 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001200
1201 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001202 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001203 continue;
1204
1205 // Remainder interval. Don't try splitting again, spill if it doesn't
1206 // allocate.
1207 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001208 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001209 continue;
1210 }
1211
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001212 // Global intervals. Allow repeated splitting as long as the number of live
1213 // blocks is strictly decreasing.
1214 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001215 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001216 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1217 << " blocks as original.\n");
1218 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001219 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001220 }
1221 continue;
1222 }
1223
1224 // Other intervals are treated as new. This includes local intervals created
1225 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001226 }
1227
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001228 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001229 MF->verify(this, "After splitting live range around region");
1230}
1231
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001232unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001233 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001234 unsigned NumCands = 0;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001235 unsigned BestCand = NoCand;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001236 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001237 SmallVector<unsigned, 8> UsedCands;
1238
1239 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001240 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001241 if (HasCompact) {
1242 // Yes, keep GlobalCand[0] as the compact region candidate.
1243 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001244 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001245 } else {
1246 // No benefit from the compact region, our fallback will be per-block
1247 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001248 BestCost = calcSpillCost();
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001249 DEBUG(dbgs() << "Cost of isolating all blocks = ";
1250 MBFI->printBlockFreq(dbgs(), BestCost) << '\n');
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001251 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001252
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001253 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001254 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001255 // Discard bad candidates before we run out of interference cache cursors.
1256 // This will only affect register classes with a lot of registers (>32).
1257 if (NumCands == IntfCache.getMaxCursors()) {
1258 unsigned WorstCount = ~0u;
1259 unsigned Worst = 0;
1260 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001261 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001262 continue;
1263 unsigned Count = GlobalCand[i].LiveBundles.count();
1264 if (Count < WorstCount)
1265 Worst = i, WorstCount = Count;
1266 }
1267 --NumCands;
1268 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001269 if (BestCand == NumCands)
1270 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001271 }
1272
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001273 if (GlobalCand.size() <= NumCands)
1274 GlobalCand.resize(NumCands+1);
1275 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1276 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001277
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001278 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001279 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001280 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001281 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001282 continue;
1283 }
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001284 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = ";
1285 MBFI->printBlockFreq(dbgs(), Cost));
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001286 if (Cost >= BestCost) {
1287 DEBUG({
1288 if (BestCand == NoCand)
1289 dbgs() << " worse than no bundles\n";
1290 else
1291 dbgs() << " worse than "
1292 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1293 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001294 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001295 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001296 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001297
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001298 SpillPlacer->finish();
1299
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001300 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001301 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001302 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001303 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001304 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001305
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001306 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001307 DEBUG({
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001308 dbgs() << ", total = "; MBFI->printBlockFreq(dbgs(), Cost)
1309 << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001310 for (int i = Cand.LiveBundles.find_first(); i>=0;
1311 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001312 dbgs() << " EB#" << i;
1313 dbgs() << ".\n";
1314 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001315 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001316 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001317 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001318 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001319 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001320 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001321
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001322 // No solutions found, fall back to single block splitting.
1323 if (!HasCompact && BestCand == NoCand)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001324 return 0;
1325
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001326 // Prepare split editor.
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001327 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001328 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001329
1330 // Assign all edge bundles to the preferred candidate, or NoCand.
1331 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1332
1333 // Assign bundles for the best candidate region.
1334 if (BestCand != NoCand) {
1335 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1336 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1337 UsedCands.push_back(BestCand);
1338 Cand.IntvIdx = SE->openIntv();
1339 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1340 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001341 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001342 }
1343 }
1344
1345 // Assign bundles for the compact region.
1346 if (HasCompact) {
1347 GlobalSplitCandidate &Cand = GlobalCand.front();
1348 assert(!Cand.PhysReg && "Compact region has no physreg");
1349 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1350 UsedCands.push_back(0);
1351 Cand.IntvIdx = SE->openIntv();
1352 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1353 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001354 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001355 }
1356 }
1357
1358 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001359 return 0;
1360}
1361
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001362
1363//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001364// Per-Block Splitting
1365//===----------------------------------------------------------------------===//
1366
1367/// tryBlockSplit - Split a global live range around every block with uses. This
1368/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1369/// they don't allocate.
1370unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001371 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001372 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1373 unsigned Reg = VirtReg.reg;
1374 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001375 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001376 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001377 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1378 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1379 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1380 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1381 SE->splitSingleBlock(BI);
1382 }
1383 // No blocks were split.
1384 if (LREdit.empty())
1385 return 0;
1386
1387 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001388 SmallVector<unsigned, 8> IntvMap;
1389 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001390
1391 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001392 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001393
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001394 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1395
1396 // Sort out the new intervals created by splitting. The remainder interval
1397 // goes straight to spilling, the new local ranges get to stay RS_New.
1398 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001399 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001400 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1401 setStage(LI, RS_Spill);
1402 }
1403
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001404 if (VerifyEnabled)
1405 MF->verify(this, "After splitting live range around basic blocks");
1406 return 0;
1407}
1408
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001409
1410//===----------------------------------------------------------------------===//
1411// Per-Instruction Splitting
1412//===----------------------------------------------------------------------===//
1413
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001414/// Get the number of allocatable registers that match the constraints of \p Reg
1415/// on \p MI and that are also in \p SuperRC.
1416static unsigned getNumAllocatableRegsForConstraints(
1417 const MachineInstr *MI, unsigned Reg, const TargetRegisterClass *SuperRC,
1418 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI,
1419 const RegisterClassInfo &RCI) {
1420 assert(SuperRC && "Invalid register class");
1421
1422 const TargetRegisterClass *ConstrainedRC =
1423 MI->getRegClassConstraintEffectForVReg(Reg, SuperRC, TII, TRI,
1424 /* ExploreBundle */ true);
1425 if (!ConstrainedRC)
1426 return 0;
1427 return RCI.getNumAllocatableRegs(ConstrainedRC);
1428}
1429
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001430/// tryInstructionSplit - Split a live range around individual instructions.
1431/// This is normally not worthwhile since the spiller is doing essentially the
1432/// same thing. However, when the live range is in a constrained register
1433/// class, it may help to insert copies such that parts of the live range can
1434/// be moved to a larger register class.
1435///
1436/// This is similar to spilling to a larger register class.
1437unsigned
1438RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001439 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001440 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001441 // There is no point to this if there are no larger sub-classes.
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001442 if (!RegClassInfo.isProperSubClass(CurRC))
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001443 return 0;
1444
1445 // Always enable split spill mode, since we're effectively spilling to a
1446 // register.
1447 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
1448 SE->reset(LREdit, SplitEditor::SM_Size);
1449
1450 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1451 if (Uses.size() <= 1)
1452 return 0;
1453
1454 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1455
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001456 const TargetRegisterClass *SuperRC = TRI->getLargestLegalSuperClass(CurRC);
1457 unsigned SuperRCNumAllocatableRegs = RCI.getNumAllocatableRegs(SuperRC);
1458 // Split around every non-copy instruction if this split will relax
1459 // the constraints on the virtual register.
1460 // Otherwise, splitting just inserts uncoalescable copies that do not help
1461 // the allocation.
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001462 for (unsigned i = 0; i != Uses.size(); ++i) {
1463 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001464 if (MI->isFullCopy() ||
1465 SuperRCNumAllocatableRegs ==
1466 getNumAllocatableRegsForConstraints(MI, VirtReg.reg, SuperRC, TII,
1467 TRI, RCI)) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001468 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1469 continue;
1470 }
1471 SE->openIntv();
1472 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1473 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1474 SE->useIntv(SegStart, SegStop);
1475 }
1476
1477 if (LREdit.empty()) {
1478 DEBUG(dbgs() << "All uses were copies.\n");
1479 return 0;
1480 }
1481
1482 SmallVector<unsigned, 8> IntvMap;
1483 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001484 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001485 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1486
1487 // Assign all new registers to RS_Spill. This was the last chance.
1488 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1489 return 0;
1490}
1491
1492
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001493//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001494// Local Splitting
1495//===----------------------------------------------------------------------===//
1496
1497
1498/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1499/// in order to use PhysReg between two entries in SA->UseSlots.
1500///
1501/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1502///
1503void RAGreedy::calcGapWeights(unsigned PhysReg,
1504 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001505 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1506 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001507 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001508 const unsigned NumGaps = Uses.size()-1;
1509
1510 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001511 SlotIndex StartIdx =
1512 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1513 SlotIndex StopIdx =
1514 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001515
1516 GapWeight.assign(NumGaps, 0.0f);
1517
1518 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001519 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1520 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1521 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001522 continue;
1523
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001524 // We know that VirtReg is a continuous interval from FirstInstr to
1525 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001526 //
1527 // Interference that overlaps an instruction is counted in both gaps
1528 // surrounding the instruction. The exception is interference before
1529 // StartIdx and after StopIdx.
1530 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001531 LiveIntervalUnion::SegmentIter IntI =
1532 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001533 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1534 // Skip the gaps before IntI.
1535 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1536 if (++Gap == NumGaps)
1537 break;
1538 if (Gap == NumGaps)
1539 break;
1540
1541 // Update the gaps covered by IntI.
1542 const float weight = IntI.value()->weight;
1543 for (; Gap != NumGaps; ++Gap) {
1544 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1545 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1546 break;
1547 }
1548 if (Gap == NumGaps)
1549 break;
1550 }
1551 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001552
1553 // Add fixed interference.
1554 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001555 const LiveRange &LR = LIS->getRegUnit(*Units);
1556 LiveRange::const_iterator I = LR.find(StartIdx);
1557 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001558
1559 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1560 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1561 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1562 if (++Gap == NumGaps)
1563 break;
1564 if (Gap == NumGaps)
1565 break;
1566
1567 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001568 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001569 if (Uses[Gap+1].getBaseIndex() >= I->end)
1570 break;
1571 }
1572 if (Gap == NumGaps)
1573 break;
1574 }
1575 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001576}
1577
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001578/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1579/// basic block.
1580///
1581unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001582 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001583 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1584 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001585
1586 // Note that it is possible to have an interval that is live-in or live-out
1587 // while only covering a single block - A phi-def can use undef values from
1588 // predecessors, and the block could be a single-block loop.
1589 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001590 // that the interval is continuous from FirstInstr to LastInstr. We should
1591 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001592
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001593 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001594 if (Uses.size() <= 2)
1595 return 0;
1596 const unsigned NumGaps = Uses.size()-1;
1597
1598 DEBUG({
1599 dbgs() << "tryLocalSplit: ";
1600 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001601 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001602 dbgs() << '\n';
1603 });
1604
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001605 // If VirtReg is live across any register mask operands, compute a list of
1606 // gaps with register masks.
1607 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001608 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001609 // Get regmask slots for the whole block.
1610 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001611 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001612 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001613 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1614 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001615 unsigned re = RMS.size();
1616 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001617 // Look for Uses[i] <= RMS <= Uses[i+1].
1618 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1619 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001620 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001621 // Skip a regmask on the same instruction as the last use. It doesn't
1622 // overlap the live range.
1623 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1624 break;
1625 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001626 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001627 // Advance ri to the next gap. A regmask on one of the uses counts in
1628 // both gaps.
1629 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1630 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001631 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001632 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001633 }
1634
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001635 // Since we allow local split results to be split again, there is a risk of
1636 // creating infinite loops. It is tempting to require that the new live
1637 // ranges have less instructions than the original. That would guarantee
1638 // convergence, but it is too strict. A live range with 3 instructions can be
1639 // split 2+3 (including the COPY), and we want to allow that.
1640 //
1641 // Instead we use these rules:
1642 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001643 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001644 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001645 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001646 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001647 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001648 // smaller ranges are marked RS_New.
1649 //
1650 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1651 // excessive splitting and infinite loops.
1652 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001653 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001654
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001655 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001656 unsigned BestBefore = NumGaps;
1657 unsigned BestAfter = 0;
1658 float BestDiff = 0;
1659
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001660 const float blockFreq =
1661 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
Michael Gottesman5e985ee2013-12-14 02:37:38 +00001662 (1.0f / MBFI->getEntryFreq());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001663 SmallVector<float, 8> GapWeight;
1664
1665 Order.rewind();
1666 while (unsigned PhysReg = Order.next()) {
1667 // Keep track of the largest spill weight that would need to be evicted in
1668 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1669 calcGapWeights(PhysReg, GapWeight);
1670
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001671 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001672 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001673 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001674 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001675
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001676 // Try to find the best sequence of gaps to close.
1677 // The new spill weight must be larger than any gap interference.
1678
1679 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001680 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001681
1682 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1683 // It is the spill weight that needs to be evicted.
1684 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001685
1686 for (;;) {
1687 // Live before/after split?
1688 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1689 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1690
1691 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1692 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1693 << " i=" << MaxGap);
1694
1695 // Stop before the interval gets so big we wouldn't be making progress.
1696 if (!LiveBefore && !LiveAfter) {
1697 DEBUG(dbgs() << " all\n");
1698 break;
1699 }
1700 // Should the interval be extended or shrunk?
1701 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001702
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001703 // How many gaps would the new range have?
1704 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1705
1706 // Legally, without causing looping?
1707 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1708
Aaron Ballman04999042013-11-13 00:15:44 +00001709 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001710 // Estimate the new spill weight. Each instruction reads or writes the
1711 // register. Conservatively assume there are no read-modify-write
1712 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001713 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001714 // Try to guess the size of the new interval.
1715 const float EstWeight = normalizeSpillWeight(blockFreq * (NewGaps + 1),
1716 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1717 (LiveBefore + LiveAfter)*SlotIndex::InstrDist);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001718 // Would this split be possible to allocate?
1719 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001720 DEBUG(dbgs() << " w=" << EstWeight);
1721 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001722 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001723 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001724 if (Diff > BestDiff) {
1725 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001726 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001727 BestBefore = SplitBefore;
1728 BestAfter = SplitAfter;
1729 }
1730 }
1731 }
1732
1733 // Try to shrink.
1734 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001735 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001736 DEBUG(dbgs() << " shrink\n");
1737 // Recompute the max when necessary.
1738 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1739 MaxGap = GapWeight[SplitBefore];
1740 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1741 MaxGap = std::max(MaxGap, GapWeight[i]);
1742 }
1743 continue;
1744 }
1745 MaxGap = 0;
1746 }
1747
1748 // Try to extend the interval.
1749 if (SplitAfter >= NumGaps) {
1750 DEBUG(dbgs() << " end\n");
1751 break;
1752 }
1753
1754 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001755 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001756 }
1757 }
1758
1759 // Didn't find any candidates?
1760 if (BestBefore == NumGaps)
1761 return 0;
1762
1763 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1764 << '-' << Uses[BestAfter] << ", " << BestDiff
1765 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1766
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001767 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001768 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001769
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001770 SE->openIntv();
1771 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1772 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1773 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001774 SmallVector<unsigned, 8> IntvMap;
1775 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001776 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001777
1778 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001779 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001780 // leave the new intervals as RS_New so they can compete.
1781 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1782 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1783 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1784 if (NewGaps >= NumGaps) {
1785 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1786 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001787 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1788 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001789 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1790 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001791 }
1792 DEBUG(dbgs() << '\n');
1793 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001794 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001795
1796 return 0;
1797}
1798
1799//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001800// Live Range Splitting
1801//===----------------------------------------------------------------------===//
1802
1803/// trySplit - Try to split VirtReg or one of its interferences, making it
1804/// assignable.
1805/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1806unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001807 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001808 // Ranges must be Split2 or less.
1809 if (getStage(VirtReg) >= RS_Spill)
1810 return 0;
1811
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001812 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001813 if (LIS->intervalIsInOneMBB(VirtReg)) {
1814 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001815 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001816 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1817 if (PhysReg || !NewVRegs.empty())
1818 return PhysReg;
1819 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001820 }
1821
1822 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001823
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001824 SA->analyze(&VirtReg);
1825
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001826 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1827 // coalescer. That may cause the range to become allocatable which means that
1828 // tryRegionSplit won't be making progress. This check should be replaced with
1829 // an assertion when the coalescer is fixed.
1830 if (SA->didRepairRange()) {
1831 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001832 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001833 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1834 return PhysReg;
1835 }
1836
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001837 // First try to split around a region spanning multiple blocks. RS_Split2
1838 // ranges already made dubious progress with region splitting, so they go
1839 // straight to single block splitting.
1840 if (getStage(VirtReg) < RS_Split2) {
1841 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1842 if (PhysReg || !NewVRegs.empty())
1843 return PhysReg;
1844 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001845
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001846 // Then isolate blocks.
1847 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001848}
1849
Quentin Colombet87769712014-02-05 22:13:59 +00001850//===----------------------------------------------------------------------===//
1851// Last Chance Recoloring
1852//===----------------------------------------------------------------------===//
1853
1854/// mayRecolorAllInterferences - Check if the virtual registers that
1855/// interfere with \p VirtReg on \p PhysReg (or one of its aliases) may be
1856/// recolored to free \p PhysReg.
1857/// When true is returned, \p RecoloringCandidates has been augmented with all
1858/// the live intervals that need to be recolored in order to free \p PhysReg
1859/// for \p VirtReg.
1860/// \p FixedRegisters contains all the virtual registers that cannot be
1861/// recolored.
1862bool
1863RAGreedy::mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
1864 SmallLISet &RecoloringCandidates,
1865 const SmallVirtRegSet &FixedRegisters) {
1866 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
1867
1868 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1869 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
1870 // If there is LastChanceRecoloringMaxInterference or more interferences,
1871 // chances are one would not be recolorable.
1872 if (Q.collectInterferingVRegs(LastChanceRecoloringMaxInterference) >=
1873 LastChanceRecoloringMaxInterference) {
1874 DEBUG(dbgs() << "Early abort: too many interferences.\n");
1875 return false;
1876 }
1877 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
1878 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
1879 // If Intf is done and sit on the same register class as VirtReg,
1880 // it would not be recolorable as it is in the same state as VirtReg.
1881 if ((getStage(*Intf) == RS_Done &&
1882 MRI->getRegClass(Intf->reg) == CurRC) ||
1883 FixedRegisters.count(Intf->reg)) {
1884 DEBUG(dbgs() << "Early abort: the inteference is not recolorable.\n");
1885 return false;
1886 }
1887 RecoloringCandidates.insert(Intf);
1888 }
1889 }
1890 return true;
1891}
1892
1893/// tryLastChanceRecoloring - Try to assign a color to \p VirtReg by recoloring
1894/// its interferences.
1895/// Last chance recoloring chooses a color for \p VirtReg and recolors every
1896/// virtual register that was using it. The recoloring process may recursively
1897/// use the last chance recoloring. Therefore, when a virtual register has been
1898/// assigned a color by this mechanism, it is marked as Fixed, i.e., it cannot
1899/// be last-chance-recolored again during this recoloring "session".
1900/// E.g.,
1901/// Let
1902/// vA can use {R1, R2 }
1903/// vB can use { R2, R3}
1904/// vC can use {R1 }
1905/// Where vA, vB, and vC cannot be split anymore (they are reloads for
1906/// instance) and they all interfere.
1907///
1908/// vA is assigned R1
1909/// vB is assigned R2
1910/// vC tries to evict vA but vA is already done.
1911/// Regular register allocation fails.
1912///
1913/// Last chance recoloring kicks in:
1914/// vC does as if vA was evicted => vC uses R1.
1915/// vC is marked as fixed.
1916/// vA needs to find a color.
1917/// None are available.
1918/// vA cannot evict vC: vC is a fixed virtual register now.
1919/// vA does as if vB was evicted => vA uses R2.
1920/// vB needs to find a color.
1921/// R3 is available.
1922/// Recoloring => vC = R1, vA = R2, vB = R3
1923///
Alp Toker70b36992014-02-25 04:21:15 +00001924/// \p Order defines the preferred allocation order for \p VirtReg.
Quentin Colombet87769712014-02-05 22:13:59 +00001925/// \p NewRegs will contain any new virtual register that have been created
1926/// (split, spill) during the process and that must be assigned.
1927/// \p FixedRegisters contains all the virtual registers that cannot be
1928/// recolored.
1929/// \p Depth gives the current depth of the last chance recoloring.
1930/// \return a physical register that can be used for VirtReg or ~0u if none
1931/// exists.
1932unsigned RAGreedy::tryLastChanceRecoloring(LiveInterval &VirtReg,
1933 AllocationOrder &Order,
1934 SmallVectorImpl<unsigned> &NewVRegs,
1935 SmallVirtRegSet &FixedRegisters,
1936 unsigned Depth) {
1937 DEBUG(dbgs() << "Try last chance recoloring for " << VirtReg << '\n');
1938 // Ranges must be Done.
Quentin Colombet0e3b5e02014-02-13 05:17:37 +00001939 assert((getStage(VirtReg) >= RS_Done || !VirtReg.isSpillable()) &&
Quentin Colombet87769712014-02-05 22:13:59 +00001940 "Last chance recoloring should really be last chance");
1941 // Set the max depth to LastChanceRecoloringMaxDepth.
1942 // We may want to reconsider that if we end up with a too large search space
1943 // for target with hundreds of registers.
1944 // Indeed, in that case we may want to cut the search space earlier.
1945 if (Depth >= LastChanceRecoloringMaxDepth) {
1946 DEBUG(dbgs() << "Abort because max depth has been reached.\n");
1947 return ~0u;
1948 }
1949
1950 // Set of Live intervals that will need to be recolored.
1951 SmallLISet RecoloringCandidates;
1952 // Record the original mapping virtual register to physical register in case
1953 // the recoloring fails.
1954 DenseMap<unsigned, unsigned> VirtRegToPhysReg;
1955 // Mark VirtReg as fixed, i.e., it will not be recolored pass this point in
1956 // this recoloring "session".
1957 FixedRegisters.insert(VirtReg.reg);
1958
1959 Order.rewind();
1960 while (unsigned PhysReg = Order.next()) {
1961 DEBUG(dbgs() << "Try to assign: " << VirtReg << " to "
1962 << PrintReg(PhysReg, TRI) << '\n');
1963 RecoloringCandidates.clear();
1964 VirtRegToPhysReg.clear();
1965
1966 // It is only possible to recolor virtual register interference.
1967 if (Matrix->checkInterference(VirtReg, PhysReg) >
1968 LiveRegMatrix::IK_VirtReg) {
1969 DEBUG(dbgs() << "Some inteferences are not with virtual registers.\n");
1970
1971 continue;
1972 }
1973
1974 // Early give up on this PhysReg if it is obvious we cannot recolor all
1975 // the interferences.
1976 if (!mayRecolorAllInterferences(PhysReg, VirtReg, RecoloringCandidates,
1977 FixedRegisters)) {
1978 DEBUG(dbgs() << "Some inteferences cannot be recolored.\n");
1979 continue;
1980 }
1981
1982 // RecoloringCandidates contains all the virtual registers that interfer
1983 // with VirtReg on PhysReg (or one of its aliases).
1984 // Enqueue them for recoloring and perform the actual recoloring.
1985 PQueue RecoloringQueue;
1986 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
1987 EndIt = RecoloringCandidates.end();
1988 It != EndIt; ++It) {
1989 unsigned ItVirtReg = (*It)->reg;
1990 enqueue(RecoloringQueue, *It);
1991 assert(VRM->hasPhys(ItVirtReg) &&
1992 "Interferences are supposed to be with allocated vairables");
1993
1994 // Record the current allocation.
1995 VirtRegToPhysReg[ItVirtReg] = VRM->getPhys(ItVirtReg);
1996 // unset the related struct.
1997 Matrix->unassign(**It);
1998 }
1999
2000 // Do as if VirtReg was assigned to PhysReg so that the underlying
2001 // recoloring has the right information about the interferes and
2002 // available colors.
2003 Matrix->assign(VirtReg, PhysReg);
2004
2005 // Save the current recoloring state.
2006 // If we cannot recolor all the interferences, we will have to start again
2007 // at this point for the next physical register.
2008 SmallVirtRegSet SaveFixedRegisters(FixedRegisters);
2009 if (tryRecoloringCandidates(RecoloringQueue, NewVRegs, FixedRegisters,
2010 Depth)) {
2011 // Do not mess up with the global assignment process.
2012 // I.e., VirtReg must be unassigned.
2013 Matrix->unassign(VirtReg);
2014 return PhysReg;
2015 }
2016
2017 DEBUG(dbgs() << "Fail to assign: " << VirtReg << " to "
2018 << PrintReg(PhysReg, TRI) << '\n');
2019
2020 // The recoloring attempt failed, undo the changes.
2021 FixedRegisters = SaveFixedRegisters;
2022 Matrix->unassign(VirtReg);
2023
2024 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2025 EndIt = RecoloringCandidates.end();
2026 It != EndIt; ++It) {
2027 unsigned ItVirtReg = (*It)->reg;
2028 if (VRM->hasPhys(ItVirtReg))
2029 Matrix->unassign(**It);
2030 Matrix->assign(**It, VirtRegToPhysReg[ItVirtReg]);
2031 }
2032 }
2033
2034 // Last chance recoloring did not worked either, give up.
2035 return ~0u;
2036}
2037
2038/// tryRecoloringCandidates - Try to assign a new color to every register
2039/// in \RecoloringQueue.
2040/// \p NewRegs will contain any new virtual register created during the
2041/// recoloring process.
2042/// \p FixedRegisters[in/out] contains all the registers that have been
2043/// recolored.
2044/// \return true if all virtual registers in RecoloringQueue were successfully
2045/// recolored, false otherwise.
2046bool RAGreedy::tryRecoloringCandidates(PQueue &RecoloringQueue,
2047 SmallVectorImpl<unsigned> &NewVRegs,
2048 SmallVirtRegSet &FixedRegisters,
2049 unsigned Depth) {
2050 while (!RecoloringQueue.empty()) {
2051 LiveInterval *LI = dequeue(RecoloringQueue);
2052 DEBUG(dbgs() << "Try to recolor: " << *LI << '\n');
2053 unsigned PhysReg;
2054 PhysReg = selectOrSplitImpl(*LI, NewVRegs, FixedRegisters, Depth + 1);
2055 if (PhysReg == ~0u || !PhysReg)
2056 return false;
2057 DEBUG(dbgs() << "Recoloring of " << *LI
2058 << " succeeded with: " << PrintReg(PhysReg, TRI) << '\n');
2059 Matrix->assign(*LI, PhysReg);
2060 FixedRegisters.insert(LI->reg);
2061 }
2062 return true;
2063}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002064
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002065//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002066// Main Entry Point
2067//===----------------------------------------------------------------------===//
2068
2069unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00002070 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet87769712014-02-05 22:13:59 +00002071 SmallVirtRegSet FixedRegisters;
2072 return selectOrSplitImpl(VirtReg, NewVRegs, FixedRegisters);
2073}
2074
2075unsigned RAGreedy::selectOrSplitImpl(LiveInterval &VirtReg,
2076 SmallVectorImpl<unsigned> &NewVRegs,
2077 SmallVirtRegSet &FixedRegisters,
2078 unsigned Depth) {
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002079 // First try assigning a free register.
Jakob Stoklund Olesenb8bf3c02011-06-03 20:34:53 +00002080 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +00002081 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
2082 return PhysReg;
Andrew Trickccef0982010-12-09 18:15:21 +00002083
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002084 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002085 DEBUG(dbgs() << StageName[Stage]
2086 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002087
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002088 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002089 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002090 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002091 if (Stage != RS_Split)
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002092 if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs))
2093 return PhysReg;
Andrew Trickccef0982010-12-09 18:15:21 +00002094
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002095 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
2096
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002097 // The first time we see a live range, don't try to split or spill.
2098 // Wait until the second time, when all smaller ranges have been allocated.
2099 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002100 if (Stage < RS_Split) {
2101 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00002102 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00002103 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002104 return 0;
2105 }
2106
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00002107 // If we couldn't allocate a register from spilling, there is probably some
2108 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002109 if (Stage >= RS_Done || !VirtReg.isSpillable())
Quentin Colombet87769712014-02-05 22:13:59 +00002110 return tryLastChanceRecoloring(VirtReg, Order, NewVRegs, FixedRegisters,
2111 Depth);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002112
Jakob Stoklund Olesen903b6d32010-12-14 00:37:49 +00002113 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002114 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
2115 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +00002116 return PhysReg;
2117
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002118 // Finally spill VirtReg itself.
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +00002119 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00002120 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +00002121 spiller().spill(LRE);
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002122 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002123
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00002124 if (VerifyEnabled)
2125 MF->verify(this, "After spilling");
2126
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002127 // The live virtual register requesting allocation was spilled, so tell
2128 // the caller not to allocate anything during this round.
2129 return 0;
2130}
2131
2132bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
2133 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00002134 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002135
2136 MF = &mf;
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00002137 TRI = MF->getTarget().getRegisterInfo();
2138 TII = MF->getTarget().getInstrInfo();
2139 RCI.runOnMachineFunction(mf);
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002140 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00002141 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002142
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00002143 RegAllocBase::init(getAnalysis<VirtRegMap>(),
2144 getAnalysis<LiveIntervals>(),
2145 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002146 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002147 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00002148 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00002149 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002150 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002151 Bundles = &getAnalysis<EdgeBundles>();
2152 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00002153 DebugVars = &getAnalysis<LiveDebugVariables>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002154
Arnaud A. de Grandmaisonea3ac162013-11-11 19:04:45 +00002155 calculateSpillWeightsAndHints(*LIS, mf, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00002156
Andrew Trick97064962013-07-25 07:26:26 +00002157 DEBUG(LIS->dump());
2158
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00002159 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002160 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002161 ExtraRegInfo.clear();
2162 ExtraRegInfo.resize(MRI->getNumVirtRegs());
2163 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002164 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00002165 GlobalCand.resize(32); // This will grow as needed.
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002166
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002167 allocatePhysRegs();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002168 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002169 return true;
2170}