blob: 5ee5f4202efad9f417fb870974ed00b4ba8f793f [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "t2-reduce-size"
11#include "ARM.h"
12#include "ARMBaseRegisterInfo.h"
13#include "ARMBaseInstrInfo.h"
Bob Wilsona2881ee2011-04-19 18:11:49 +000014#include "ARMSubtarget.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000015#include "Thumb2InstrInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000017#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengf16a1d52009-08-10 07:20:37 +000020#include "llvm/Support/CommandLine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000021#include "llvm/Support/Debug.h"
Chris Lattnera6f074f2009-08-23 03:41:05 +000022#include "llvm/Support/raw_ostream.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/Statistic.h"
25using namespace llvm;
26
Evan Cheng1f5bee12009-08-10 06:57:42 +000027STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
28STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000029STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000030
Evan Chengcc9ca352009-08-11 21:11:32 +000031static cl::opt<int> ReduceLimit("t2-reduce-limit",
32 cl::init(-1), cl::Hidden);
33static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
34 cl::init(-1), cl::Hidden);
35static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
36 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000037
Evan Cheng1be453b2009-08-08 03:21:23 +000038namespace {
39 /// ReduceTable - A static table with information on mapping from wide
40 /// opcodes to narrow
41 struct ReduceEntry {
42 unsigned WideOpc; // Wide opcode
43 unsigned NarrowOpc1; // Narrow opcode to transform to
44 unsigned NarrowOpc2; // Narrow opcode when it's two-address
45 uint8_t Imm1Limit; // Limit of immediate field (bits)
46 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
47 unsigned LowRegs1 : 1; // Only possible if low-registers are used
48 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000049 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000050 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000051 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000052 unsigned PredCC2 : 2;
Bob Wilsona2881ee2011-04-19 18:11:49 +000053 unsigned PartFlag : 1; // 16-bit instruction does partial flag update
Evan Cheng1be453b2009-08-08 03:21:23 +000054 unsigned Special : 1; // Needs to be dealt with specially
55 };
56
57 static const ReduceEntry ReduceTable[] = {
Bob Wilsona2881ee2011-04-19 18:11:49 +000058 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, PF, S
59 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0 },
Jim Grosbacha8a80672011-06-29 23:25:04 +000060 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000061 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000062 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1 },
63 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1 },
64 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0 },
65 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
66 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0 },
67 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0 },
Jim Grosbach267430f2010-01-22 00:08:13 +000068 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
Bob Wilsona2881ee2011-04-19 18:11:49 +000069 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0 },
70 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0 },
71 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1 },
72 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0 },
Evan Chengdb73d682009-08-14 00:32:16 +000073 // FIXME: adr.n immediate offset must be multiple of 4.
Bob Wilsona2881ee2011-04-19 18:11:49 +000074 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0 },
75 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0 },
76 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0 },
77 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
78 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0 },
79 // FIXME: tMOVi8 and tMVN also partially update CPSR but they are less
80 // likely to cause issue in the loop. As a size / performance workaround,
81 // they are not marked as such.
82 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,0 },
83 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,1 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000084 // FIXME: Do we need the 16-bit 'S' variant?
Jim Grosbache9cc9012011-06-30 23:38:17 +000085 { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000086 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0 },
87 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0 },
88 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0 },
89 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0 },
90 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0 },
91 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0 },
92 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0 },
93 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
94 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1 },
95 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0 },
96 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0 },
97 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0 },
98 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0 },
99 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0 },
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000100 { ARM::t2SXTB, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,1 },
101 { ARM::t2SXTH, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,1 },
Bob Wilsona2881ee2011-04-19 18:11:49 +0000102 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0 },
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000103 { ARM::t2UXTB, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,1 },
104 { ARM::t2UXTH, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,1 },
Evan Cheng36064672009-08-11 08:52:18 +0000105
106 // FIXME: Clean this up after splitting each Thumb load / store opcode
107 // into multiple ones.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000108 { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1 },
109 { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
110 { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
111 { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
112 { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
113 { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
114 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
115 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1 },
116 { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1 },
117 { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
118 { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
119 { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
120 { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
121 { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000122
Bob Wilsona2881ee2011-04-19 18:11:49 +0000123 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1 },
124 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1 },
125 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1 },
Bob Wilson947f04b2010-03-13 01:08:20 +0000126 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent
Bob Wilsona2881ee2011-04-19 18:11:49 +0000127 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1 },
128 { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1 },
Evan Cheng1be453b2009-08-08 03:21:23 +0000129 };
130
Nick Lewycky02d5f772009-10-25 06:33:48 +0000131 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000132 public:
133 static char ID;
134 Thumb2SizeReduce();
135
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000136 const Thumb2InstrInfo *TII;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000137 const ARMSubtarget *STI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000138
139 virtual bool runOnMachineFunction(MachineFunction &MF);
140
141 virtual const char *getPassName() const {
142 return "Thumb2 instruction size reduction pass";
143 }
144
145 private:
146 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
147 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
148
Evan Chengf4807a12011-10-27 21:21:05 +0000149 bool canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use,
150 bool IsSelfLoop);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000151
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000152 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
153 bool is2Addr, ARMCC::CondCodes Pred,
154 bool LiveCPSR, bool &HasCC, bool &CCDead);
155
Evan Cheng36064672009-08-11 08:52:18 +0000156 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
157 const ReduceEntry &Entry);
158
159 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000160 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000161 MachineInstr *CPSRDef, bool IsSelfLoop);
Evan Cheng36064672009-08-11 08:52:18 +0000162
Evan Cheng1be453b2009-08-08 03:21:23 +0000163 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
164 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000165 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
166 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000167 bool LiveCPSR, MachineInstr *CPSRDef,
168 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000169
170 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
171 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000172 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
173 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000174 bool LiveCPSR, MachineInstr *CPSRDef,
175 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000176
177 /// ReduceMBB - Reduce width of instructions in the specified basic block.
178 bool ReduceMBB(MachineBasicBlock &MBB);
179 };
180 char Thumb2SizeReduce::ID = 0;
181}
182
Owen Andersona7aed182010-08-06 18:33:48 +0000183Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) {
Evan Cheng1be453b2009-08-08 03:21:23 +0000184 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
185 unsigned FromOpc = ReduceTable[i].WideOpc;
186 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
187 assert(false && "Duplicated entries?");
188 }
189}
190
Evan Cheng6cc775f2011-06-28 19:10:37 +0000191static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) {
192 for (const unsigned *Regs = MCID.ImplicitDefs; *Regs; ++Regs)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000193 if (*Regs == ARM::CPSR)
194 return true;
195 return false;
196}
197
Bob Wilsona2881ee2011-04-19 18:11:49 +0000198/// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations,
199/// the 's' 16-bit instruction partially update CPSR. Abort the
200/// transformation to avoid adding false dependency on last CPSR setting
201/// instruction which hurts the ability for out-of-order execution engine
202/// to do register renaming magic.
203/// This function checks if there is a read-of-write dependency between the
204/// last instruction that defines the CPSR and the current instruction. If there
205/// is, then there is no harm done since the instruction cannot be retired
206/// before the CPSR setting instruction anyway.
207/// Note, we are not doing full dependency analysis here for the sake of compile
208/// time. We're not looking for cases like:
209/// r0 = muls ...
210/// r1 = add.w r0, ...
211/// ...
212/// = mul.w r1
213/// In this case it would have been ok to narrow the mul.w to muls since there
214/// are indirect RAW dependency between the muls and the mul.w
215bool
Evan Chengf4807a12011-10-27 21:21:05 +0000216Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use,
217 bool FirstInSelfLoop) {
218 // FIXME: Disable check for -Oz (aka OptimizeForSizeHarder).
219 if (!STI->avoidCPSRPartialUpdate())
Bob Wilsona2881ee2011-04-19 18:11:49 +0000220 return false;
221
Evan Chengf4807a12011-10-27 21:21:05 +0000222 if (!Def)
223 // If this BB loops back to itself, conservatively avoid narrowing the
224 // first instruction that does partial flag update.
225 return FirstInSelfLoop;
226
Bob Wilsona2881ee2011-04-19 18:11:49 +0000227 SmallSet<unsigned, 2> Defs;
228 for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) {
229 const MachineOperand &MO = Def->getOperand(i);
230 if (!MO.isReg() || MO.isUndef() || MO.isUse())
231 continue;
232 unsigned Reg = MO.getReg();
233 if (Reg == 0 || Reg == ARM::CPSR)
234 continue;
235 Defs.insert(Reg);
236 }
237
238 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
239 const MachineOperand &MO = Use->getOperand(i);
240 if (!MO.isReg() || MO.isUndef() || MO.isDef())
241 continue;
242 unsigned Reg = MO.getReg();
243 if (Defs.count(Reg))
244 return false;
245 }
246
247 // No read-after-write dependency. The narrowing will add false dependency.
248 return true;
249}
250
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000251bool
252Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
253 bool is2Addr, ARMCC::CondCodes Pred,
254 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000255 if ((is2Addr && Entry.PredCC2 == 0) ||
256 (!is2Addr && Entry.PredCC1 == 0)) {
257 if (Pred == ARMCC::AL) {
258 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000259 if (!HasCC) {
260 // Original instruction was not setting CPSR, but CPSR is not
261 // currently live anyway. It's ok to set it. The CPSR def is
262 // dead though.
263 if (!LiveCPSR) {
264 HasCC = true;
265 CCDead = true;
266 return true;
267 }
268 return false;
269 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000270 } else {
271 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000272 if (HasCC)
273 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000274 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000275 } else if ((is2Addr && Entry.PredCC2 == 2) ||
276 (!is2Addr && Entry.PredCC1 == 2)) {
277 /// Old opcode has an optional def of CPSR.
278 if (HasCC)
279 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000280 // If old opcode does not implicitly define CPSR, then it's not ok since
281 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000282 if (!HasImplicitCPSRDef(MI->getDesc()))
283 return false;
284 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000285 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000286 // 16-bit instruction does not set CPSR.
287 if (HasCC)
288 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000289 }
290
291 return true;
292}
293
Evan Chengcc9ca352009-08-11 21:11:32 +0000294static bool VerifyLowRegs(MachineInstr *MI) {
295 unsigned Opc = MI->getOpcode();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000296 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA ||
297 Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD ||
Owen Anderson4ebf4712011-02-08 22:39:40 +0000298 Opc == ARM::t2LDMDB_UPD);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000299 bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000300 bool isSPOk = isPCOk || isLROk;
Evan Chengcc9ca352009-08-11 21:11:32 +0000301 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
302 const MachineOperand &MO = MI->getOperand(i);
303 if (!MO.isReg() || MO.isImplicit())
304 continue;
305 unsigned Reg = MO.getReg();
306 if (Reg == 0 || Reg == ARM::CPSR)
307 continue;
308 if (isPCOk && Reg == ARM::PC)
309 continue;
310 if (isLROk && Reg == ARM::LR)
311 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000312 if (Reg == ARM::SP) {
313 if (isSPOk)
314 continue;
315 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
316 // Special case for these ldr / str with sp as base register.
317 continue;
318 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000319 if (!isARMLowRegister(Reg))
320 return false;
321 }
322 return true;
323}
324
Evan Cheng1be453b2009-08-08 03:21:23 +0000325bool
Evan Cheng36064672009-08-11 08:52:18 +0000326Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
327 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000328 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
329 return false;
330
Evan Cheng36064672009-08-11 08:52:18 +0000331 unsigned Scale = 1;
332 bool HasImmOffset = false;
333 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000334 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000335 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000336 unsigned Opc = Entry.NarrowOpc1;
337 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000338 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000339
Evan Cheng36064672009-08-11 08:52:18 +0000340 switch (Entry.WideOpc) {
341 default:
342 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
343 case ARM::t2LDRi12:
Bill Wendling092a7bd2010-12-14 03:36:38 +0000344 case ARM::t2STRi12:
345 if (MI->getOperand(1).getReg() == ARM::SP) {
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000346 Opc = Entry.NarrowOpc2;
347 ImmLimit = Entry.Imm2Limit;
348 HasOffReg = false;
349 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000350
Evan Cheng36064672009-08-11 08:52:18 +0000351 Scale = 4;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000352 HasImmOffset = true;
353 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000354 break;
355 case ARM::t2LDRBi12:
356 case ARM::t2STRBi12:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000357 HasImmOffset = true;
358 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000359 break;
360 case ARM::t2LDRHi12:
361 case ARM::t2STRHi12:
362 Scale = 2;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000363 HasImmOffset = true;
364 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000365 break;
366 case ARM::t2LDRs:
367 case ARM::t2LDRBs:
368 case ARM::t2LDRHs:
369 case ARM::t2LDRSBs:
370 case ARM::t2LDRSHs:
371 case ARM::t2STRs:
372 case ARM::t2STRBs:
373 case ARM::t2STRHs:
374 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000375 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000376 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000377 case ARM::t2LDMIA:
378 case ARM::t2LDMDB: {
Evan Chengcc9ca352009-08-11 21:11:32 +0000379 unsigned BaseReg = MI->getOperand(0).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000380 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA)
Bob Wilson947f04b2010-03-13 01:08:20 +0000381 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000382
Jim Grosbach88628e92010-09-07 22:30:53 +0000383 // For the non-writeback version (this one), the base register must be
384 // one of the registers being loaded.
385 bool isOK = false;
386 for (unsigned i = 4; i < MI->getNumOperands(); ++i) {
387 if (MI->getOperand(i).getReg() == BaseReg) {
388 isOK = true;
389 break;
390 }
391 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000392
Jim Grosbach88628e92010-09-07 22:30:53 +0000393 if (!isOK)
394 return false;
395
Bob Wilson947f04b2010-03-13 01:08:20 +0000396 OpNum = 0;
397 isLdStMul = true;
398 break;
399 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000400 case ARM::t2LDMIA_RET: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000401 unsigned BaseReg = MI->getOperand(1).getReg();
402 if (BaseReg != ARM::SP)
403 return false;
404 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000405 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000406 isLdStMul = true;
407 break;
408 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000409 case ARM::t2LDMIA_UPD:
410 case ARM::t2LDMDB_UPD:
411 case ARM::t2STMIA_UPD:
412 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000413 OpNum = 0;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000414
Bob Wilson947f04b2010-03-13 01:08:20 +0000415 unsigned BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000416 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000417 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
418 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000419 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000420 OpNum = 2;
421 } else if (!isARMLowRegister(BaseReg) ||
422 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
423 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000424 return false;
425 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000426
Evan Chengcc9ca352009-08-11 21:11:32 +0000427 isLdStMul = true;
428 break;
429 }
Evan Cheng36064672009-08-11 08:52:18 +0000430 }
431
432 unsigned OffsetReg = 0;
433 bool OffsetKill = false;
434 if (HasShift) {
435 OffsetReg = MI->getOperand(2).getReg();
436 OffsetKill = MI->getOperand(2).isKill();
Bill Wendling092a7bd2010-12-14 03:36:38 +0000437
Evan Cheng36064672009-08-11 08:52:18 +0000438 if (MI->getOperand(3).getImm())
439 // Thumb1 addressing mode doesn't support shift.
440 return false;
441 }
442
443 unsigned OffsetImm = 0;
444 if (HasImmOffset) {
445 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000446 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000447
448 if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset)
Evan Cheng36064672009-08-11 08:52:18 +0000449 // Make sure the immediate field fits.
450 return false;
451 }
452
453 // Add the 16-bit load / store instruction.
Evan Cheng36064672009-08-11 08:52:18 +0000454 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000455 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc));
Evan Chengcc9ca352009-08-11 21:11:32 +0000456 if (!isLdStMul) {
Owen Anderson99ea8a32010-12-07 00:45:21 +0000457 MIB.addOperand(MI->getOperand(0));
Owen Anderson4ebf4712011-02-08 22:39:40 +0000458 MIB.addOperand(MI->getOperand(1));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000459
460 if (HasImmOffset)
461 MIB.addImm(OffsetImm / Scale);
462
Evan Chengcc9ca352009-08-11 21:11:32 +0000463 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
464
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000465 if (HasOffReg)
466 MIB.addReg(OffsetReg, getKillRegState(OffsetKill));
Evan Cheng36064672009-08-11 08:52:18 +0000467 }
Evan Cheng806845d2009-08-11 09:37:40 +0000468
Evan Cheng36064672009-08-11 08:52:18 +0000469 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000470 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
471 MIB.addOperand(MI->getOperand(OpNum));
472
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000473 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000474 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000475
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000476 // Transfer MI flags.
477 MIB.setMIFlags(MI->getFlags());
478
Chris Lattnera6f074f2009-08-23 03:41:05 +0000479 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000480
Evan Cheng7fae11b2011-12-14 02:11:42 +0000481 MBB.erase_instr(MI);
Evan Cheng36064672009-08-11 08:52:18 +0000482 ++NumLdSts;
483 return true;
484}
485
Evan Cheng36064672009-08-11 08:52:18 +0000486bool
487Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
488 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000489 bool LiveCPSR, MachineInstr *CPSRDef,
490 bool IsSelfLoop) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000491 unsigned Opc = MI->getOpcode();
492 if (Opc == ARM::t2ADDri) {
493 // If the source register is SP, try to reduce to tADDrSPi, otherwise
494 // it's a normal reduce.
495 if (MI->getOperand(1).getReg() != ARM::SP) {
Evan Chengf4807a12011-10-27 21:21:05 +0000496 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop))
Jim Grosbacha8a80672011-06-29 23:25:04 +0000497 return true;
Evan Chengf4807a12011-10-27 21:21:05 +0000498 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000499 }
500 // Try to reduce to tADDrSPi.
501 unsigned Imm = MI->getOperand(2).getImm();
502 // The immediate must be in range, the destination register must be a low
Jim Grosbached5134a2011-06-30 02:22:49 +0000503 // reg, the predicate must be "always" and the condition flags must not
504 // be being set.
Jim Grosbach68b0e842011-07-01 19:07:09 +0000505 if (Imm & 3 || Imm > 1020)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000506 return false;
507 if (!isARMLowRegister(MI->getOperand(0).getReg()))
508 return false;
Jim Grosbached5134a2011-06-30 02:22:49 +0000509 if (MI->getOperand(3).getImm() != ARMCC::AL)
510 return false;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000511 const MCInstrDesc &MCID = MI->getDesc();
512 if (MCID.hasOptionalDef() &&
513 MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR)
514 return false;
515
Evan Cheng7fae11b2011-12-14 02:11:42 +0000516 MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(),
Jim Grosbacha8a80672011-06-29 23:25:04 +0000517 TII->get(ARM::tADDrSPi))
518 .addOperand(MI->getOperand(0))
519 .addOperand(MI->getOperand(1))
520 .addImm(Imm / 4); // The tADDrSPi has an implied scale by four.
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000521 AddDefaultPred(MIB);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000522
523 // Transfer MI flags.
524 MIB.setMIFlags(MI->getFlags());
525
526 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB);
527
Evan Cheng7fae11b2011-12-14 02:11:42 +0000528 MBB.erase_instr(MI);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000529 ++NumNarrows;
530 return true;
531 }
532
Evan Chengcc9ca352009-08-11 21:11:32 +0000533 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000534 return false;
535
Evan Cheng7f8e5632011-12-07 07:15:52 +0000536 if (MI->mayLoad() || MI->mayStore())
Evan Cheng36064672009-08-11 08:52:18 +0000537 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000538
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000539 switch (Opc) {
540 default: break;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000541 case ARM::t2ADDSri:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000542 case ARM::t2ADDSrr: {
543 unsigned PredReg = 0;
544 if (getInstrPredicate(MI, PredReg) == ARMCC::AL) {
545 switch (Opc) {
546 default: break;
547 case ARM::t2ADDSri: {
Evan Chengf4807a12011-10-27 21:21:05 +0000548 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop))
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000549 return true;
550 // fallthrough
551 }
552 case ARM::t2ADDSrr:
Evan Chengf4807a12011-10-27 21:21:05 +0000553 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000554 }
555 }
556 break;
557 }
558 case ARM::t2RSBri:
559 case ARM::t2RSBSri:
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000560 case ARM::t2SXTB:
561 case ARM::t2SXTH:
562 case ARM::t2UXTB:
563 case ARM::t2UXTH:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000564 if (MI->getOperand(2).getImm() == 0)
Evan Chengf4807a12011-10-27 21:21:05 +0000565 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000566 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000567 case ARM::t2MOVi16:
568 // Can convert only 'pure' immediate operands, not immediates obtained as
569 // globals' addresses.
570 if (MI->getOperand(1).isImm())
Evan Chengf4807a12011-10-27 21:21:05 +0000571 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000572 break;
Jim Grosbach327cf8e2010-12-07 20:41:06 +0000573 case ARM::t2CMPrr: {
Jim Grosbach5bae0542010-12-03 23:54:18 +0000574 // Try to reduce to the lo-reg only version first. Why there are two
575 // versions of the instruction is a mystery.
576 // It would be nice to just have two entries in the master table that
577 // are prioritized, but the table assumes a unique entry for each
578 // source insn opcode. So for now, we hack a local entry record to use.
579 static const ReduceEntry NarrowEntry =
Bob Wilsona2881ee2011-04-19 18:11:49 +0000580 { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1 };
Evan Chengf4807a12011-10-27 21:21:05 +0000581 if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, CPSRDef, IsSelfLoop))
Jim Grosbach5bae0542010-12-03 23:54:18 +0000582 return true;
Evan Chengf4807a12011-10-27 21:21:05 +0000583 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Jim Grosbach5bae0542010-12-03 23:54:18 +0000584 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000585 }
Evan Cheng36064672009-08-11 08:52:18 +0000586 return false;
587}
588
589bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000590Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
591 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000592 bool LiveCPSR, MachineInstr *CPSRDef,
593 bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000594
595 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
596 return false;
597
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000598 unsigned Reg0 = MI->getOperand(0).getReg();
599 unsigned Reg1 = MI->getOperand(1).getReg();
Jim Grosbachc01104d2012-02-24 00:33:36 +0000600 // t2MUL is "special". The tied source operand is second, not first.
601 if (MI->getOpcode() == ARM::t2MUL) {
Jim Grosbach3a21e2c2012-02-24 00:53:11 +0000602 unsigned Reg2 = MI->getOperand(2).getReg();
603 // Early exit if the regs aren't all low regs.
604 if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1)
605 || !isARMLowRegister(Reg2))
606 return false;
607 if (Reg0 != Reg2) {
Jim Grosbachc01104d2012-02-24 00:33:36 +0000608 // If the other operand also isn't the same as the destination, we
609 // can't reduce.
610 if (Reg1 != Reg0)
611 return false;
612 // Try to commute the operands to make it a 2-address instruction.
613 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
614 if (!CommutedMI)
615 return false;
616 }
617 } else if (Reg0 != Reg1) {
Bob Wilson279e55f2010-06-24 16:50:20 +0000618 // Try to commute the operands to make it a 2-address instruction.
619 unsigned CommOpIdx1, CommOpIdx2;
620 if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) ||
621 CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0)
622 return false;
623 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
624 if (!CommutedMI)
625 return false;
626 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000627 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
628 return false;
629 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000630 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000631 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
632 if (Imm > Limit)
633 return false;
634 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000635 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000636 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
637 return false;
638 }
639
Evan Cheng1f5bee12009-08-10 06:57:42 +0000640 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000641 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000642 unsigned PredReg = 0;
643 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
644 bool SkipPred = false;
645 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000646 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000647 // Can't transfer predicate, fail.
648 return false;
649 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000650 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000651 }
652
Evan Cheng1be453b2009-08-08 03:21:23 +0000653 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000654 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000655 const MCInstrDesc &MCID = MI->getDesc();
656 if (MCID.hasOptionalDef()) {
657 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000658 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
659 if (HasCC && MI->getOperand(NumOps-1).isDead())
660 CCDead = true;
661 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000662 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000663 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000664
Bob Wilsona2881ee2011-04-19 18:11:49 +0000665 // Avoid adding a false dependency on partial flag update by some 16-bit
666 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000667 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Evan Chengf4807a12011-10-27 21:21:05 +0000668 canAddPseudoFlagDep(CPSRDef, MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000669 return false;
670
Evan Cheng1be453b2009-08-08 03:21:23 +0000671 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000672 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000673 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000674 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000675 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000676 if (HasCC)
677 AddDefaultT1CC(MIB, CCDead);
678 else
679 AddNoT1CC(MIB);
680 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000681
682 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000683 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000684 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000685 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000686 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000687 if (SkipPred && MCID.OpInfo[i].isPredicate())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000688 continue;
689 MIB.addOperand(MI->getOperand(i));
690 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000691
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000692 // Transfer MI flags.
693 MIB.setMIFlags(MI->getFlags());
694
Chris Lattnera6f074f2009-08-23 03:41:05 +0000695 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000696
Evan Cheng7fae11b2011-12-14 02:11:42 +0000697 MBB.erase_instr(MI);
Evan Cheng1be453b2009-08-08 03:21:23 +0000698 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000699 return true;
700}
701
702bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000703Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
704 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000705 bool LiveCPSR, MachineInstr *CPSRDef,
706 bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000707 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
708 return false;
709
Evan Chengd461c1c2009-08-09 19:17:19 +0000710 unsigned Limit = ~0U;
711 if (Entry.Imm1Limit)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000712 Limit = (1 << Entry.Imm1Limit) - 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000713
Evan Cheng6cc775f2011-06-28 19:10:37 +0000714 const MCInstrDesc &MCID = MI->getDesc();
715 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
716 if (MCID.OpInfo[i].isPredicate())
Evan Chengd461c1c2009-08-09 19:17:19 +0000717 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000718 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000719 if (MO.isReg()) {
720 unsigned Reg = MO.getReg();
721 if (!Reg || Reg == ARM::CPSR)
722 continue;
723 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
724 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000725 } else if (MO.isImm() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000726 !MCID.OpInfo[i].isPredicate()) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000727 if (((unsigned)MO.getImm()) > Limit)
Evan Chengd461c1c2009-08-09 19:17:19 +0000728 return false;
729 }
730 }
731
Evan Cheng1f5bee12009-08-10 06:57:42 +0000732 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000733 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000734 unsigned PredReg = 0;
735 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
736 bool SkipPred = false;
737 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000738 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000739 // Can't transfer predicate, fail.
740 return false;
741 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000742 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000743 }
744
Evan Chengd461c1c2009-08-09 19:17:19 +0000745 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000746 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000747 if (MCID.hasOptionalDef()) {
748 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000749 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
750 if (HasCC && MI->getOperand(NumOps-1).isDead())
751 CCDead = true;
752 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000753 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000754 return false;
755
Bob Wilsona2881ee2011-04-19 18:11:49 +0000756 // Avoid adding a false dependency on partial flag update by some 16-bit
757 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000758 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Evan Chengf4807a12011-10-27 21:21:05 +0000759 canAddPseudoFlagDep(CPSRDef, MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000760 return false;
761
Evan Chengd461c1c2009-08-09 19:17:19 +0000762 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000763 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000764 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000765 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000766 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000767 if (HasCC)
768 AddDefaultT1CC(MIB, CCDead);
769 else
770 AddNoT1CC(MIB);
771 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000772
773 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000774 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000775 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000776 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000777 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000778 if ((MCID.getOpcode() == ARM::t2RSBSri ||
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000779 MCID.getOpcode() == ARM::t2RSBri ||
780 MCID.getOpcode() == ARM::t2SXTB ||
781 MCID.getOpcode() == ARM::t2SXTH ||
782 MCID.getOpcode() == ARM::t2UXTB ||
783 MCID.getOpcode() == ARM::t2UXTH) && i == 2)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000784 // Skip the zero immediate operand, it's now implicit.
785 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000786 bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate());
Evan Chengf6a9d062009-08-11 23:00:31 +0000787 if (SkipPred && isPred)
788 continue;
789 const MachineOperand &MO = MI->getOperand(i);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000790 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
791 // Skip implicit def of CPSR. Either it's modeled as an optional
792 // def now or it's already an implicit def on the new instruction.
793 continue;
794 MIB.addOperand(MO);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000795 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000796 if (!MCID.isPredicable() && NewMCID.isPredicable())
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000797 AddDefaultPred(MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000798
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000799 // Transfer MI flags.
800 MIB.setMIFlags(MI->getFlags());
801
Chris Lattnera6f074f2009-08-23 03:41:05 +0000802 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000803
Evan Cheng7fae11b2011-12-14 02:11:42 +0000804 MBB.erase_instr(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000805 ++NumNarrows;
806 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000807}
808
Bob Wilsona2881ee2011-04-19 18:11:49 +0000809static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000810 bool HasDef = false;
811 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
812 const MachineOperand &MO = MI.getOperand(i);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000813 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000814 continue;
815 if (MO.getReg() != ARM::CPSR)
816 continue;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000817
818 DefCPSR = true;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000819 if (!MO.isDead())
820 HasDef = true;
821 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000822
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000823 return HasDef || LiveCPSR;
824}
825
826static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
827 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
828 const MachineOperand &MO = MI.getOperand(i);
829 if (!MO.isReg() || MO.isUndef() || MO.isDef())
830 continue;
831 if (MO.getReg() != ARM::CPSR)
832 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000833 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
834 if (MO.isKill()) {
835 LiveCPSR = false;
836 break;
837 }
838 }
839
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000840 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000841}
842
Evan Cheng1be453b2009-08-08 03:21:23 +0000843bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
844 bool Modified = false;
845
Evan Cheng1f5bee12009-08-10 06:57:42 +0000846 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +0000847 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000848 MachineInstr *CPSRDef = 0;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000849 MachineInstr *BundleMI = 0;
Evan Cheng1f5bee12009-08-10 06:57:42 +0000850
Evan Chengf4807a12011-10-27 21:21:05 +0000851 // If this BB loops back to itself, conservatively avoid narrowing the
852 // first instruction that does partial flag update.
853 bool IsSelfLoop = MBB.isSuccessor(&MBB);
Evan Cheng7fae11b2011-12-14 02:11:42 +0000854 MachineBasicBlock::instr_iterator MII = MBB.instr_begin(), E = MBB.instr_end();
855 MachineBasicBlock::instr_iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000856 for (; MII != E; MII = NextMII) {
Chris Lattnera48f44d2009-12-03 00:50:42 +0000857 NextMII = llvm::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +0000858
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000859 MachineInstr *MI = &*MII;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000860 if (MI->isBundle()) {
861 BundleMI = MI;
862 continue;
863 }
864
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000865 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
866
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000867 unsigned Opcode = MI->getOpcode();
Evan Cheng1be453b2009-08-08 03:21:23 +0000868 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000869 if (OPI != ReduceOpcodeMap.end()) {
870 const ReduceEntry &Entry = ReduceTable[OPI->second];
871 // Ignore "special" cases for now.
Evan Cheng36064672009-08-11 08:52:18 +0000872 if (Entry.Special) {
Evan Chengf4807a12011-10-27 21:21:05 +0000873 if (ReduceSpecial(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) {
Evan Cheng36064672009-08-11 08:52:18 +0000874 Modified = true;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000875 MachineBasicBlock::instr_iterator I = prior(NextMII);
Evan Cheng36064672009-08-11 08:52:18 +0000876 MI = &*I;
877 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000878 goto ProcessNext;
Evan Cheng36064672009-08-11 08:52:18 +0000879 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000880
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000881 // Try to transform to a 16-bit two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000882 if (Entry.NarrowOpc2 &&
Evan Chengf4807a12011-10-27 21:21:05 +0000883 ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000884 Modified = true;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000885 MachineBasicBlock::instr_iterator I = prior(NextMII);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000886 MI = &*I;
887 goto ProcessNext;
888 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000889
Jim Grosbach57c6fd42010-06-08 20:06:55 +0000890 // Try to transform to a 16-bit non-two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000891 if (Entry.NarrowOpc1 &&
Evan Chengf4807a12011-10-27 21:21:05 +0000892 ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000893 Modified = true;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000894 MachineBasicBlock::instr_iterator I = prior(NextMII);
Benjamin Kramer2c641302009-08-16 11:56:42 +0000895 MI = &*I;
896 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000897 }
898
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000899 ProcessNext:
Evan Cheng903231b2011-12-17 01:25:34 +0000900 if (NextMII != E && MI->isInsideBundle() && !NextMII->isInsideBundle()) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000901 // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill
902 // marker is only on the BUNDLE instruction. Process the BUNDLE
903 // instruction as we finish with the bundled instruction to work around
904 // the inconsistency.
Evan Cheng903231b2011-12-17 01:25:34 +0000905 if (BundleMI->killsRegister(ARM::CPSR))
906 LiveCPSR = false;
907 MachineOperand *MO = BundleMI->findRegisterDefOperand(ARM::CPSR);
908 if (MO && !MO->isDead())
909 LiveCPSR = true;
910 }
Evan Cheng7fae11b2011-12-14 02:11:42 +0000911
Bob Wilsona2881ee2011-04-19 18:11:49 +0000912 bool DefCPSR = false;
913 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000914 if (MI->isCall()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000915 // Calls don't really set CPSR.
916 CPSRDef = 0;
Evan Chengf4807a12011-10-27 21:21:05 +0000917 IsSelfLoop = false;
918 } else if (DefCPSR) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000919 // This is the last CPSR defining instruction.
920 CPSRDef = MI;
Evan Chengf4807a12011-10-27 21:21:05 +0000921 IsSelfLoop = false;
922 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000923 }
924
925 return Modified;
926}
927
928bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
929 const TargetMachine &TM = MF.getTarget();
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000930 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Bob Wilsona2881ee2011-04-19 18:11:49 +0000931 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng1be453b2009-08-08 03:21:23 +0000932
933 bool Modified = false;
934 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
935 Modified |= ReduceMBB(*I);
936 return Modified;
937}
938
939/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
940/// reduction pass.
941FunctionPass *llvm::createThumb2SizeReductionPass() {
942 return new Thumb2SizeReduce();
943}