blob: c33bb9d5bc2019e2cc1d56ca65bd606f155c6b05 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Andrew Trickab722bd2012-09-18 03:18:56 +000015#include "ARMBaseInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "ARMBaseRegisterInfo.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000017#include "llvm/IR/Attributes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000018#include "llvm/IR/GlobalValue.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000019#include "llvm/IR/Function.h"
Bob Wilson45825302009-06-22 21:01:46 +000020#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000022
Evan Cheng54b68e32011-07-01 20:45:01 +000023#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000024#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000025#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000026
Evan Cheng10043e22007-01-19 07:51:42 +000027using namespace llvm;
28
Bob Wilson45825302009-06-22 21:01:46 +000029static cl::opt<bool>
30ReserveR9("arm-reserve-r9", cl::Hidden,
31 cl::desc("Reserve R9, making it unavailable as GPR"));
32
Anton Korobeynikov25229082009-11-24 00:44:37 +000033static cl::opt<bool>
Evan Cheng2f2435d2011-01-21 18:55:51 +000034DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov25229082009-11-24 00:44:37 +000035
Bob Wilson3dc97322010-09-28 04:09:35 +000036static cl::opt<bool>
Bob Wilsone8a549c2012-09-29 21:43:49 +000037UseFusedMulOps("arm-use-mulops",
38 cl::init(true), cl::Hidden);
39
40static cl::opt<bool>
Bob Wilson3dc97322010-09-28 04:09:35 +000041StrictAlign("arm-strict-align", cl::Hidden,
42 cl::desc("Disallow all unaligned memory accesses"));
43
Evan Chengfe6e4052011-06-30 01:53:36 +000044ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng2bd65362011-07-07 00:08:19 +000045 const std::string &FS)
Evan Cheng1a72add62011-07-07 07:07:08 +000046 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Chengbf407072010-09-10 01:29:16 +000047 , ARMProcFamily(Others)
Evan Cheng8b2bda02011-07-07 03:55:05 +000048 , HasV4TOps(false)
49 , HasV5TOps(false)
50 , HasV5TEOps(false)
51 , HasV6Ops(false)
52 , HasV6T2Ops(false)
53 , HasV7Ops(false)
54 , HasVFPv2(false)
55 , HasVFPv3(false)
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000056 , HasVFPv4(false)
Evan Cheng8b2bda02011-07-07 03:55:05 +000057 , HasNEON(false)
Jim Grosbach71fcb4f2010-03-25 23:47:34 +000058 , UseNEONForSinglePrecisionFP(false)
Bob Wilsone8a549c2012-09-29 21:43:49 +000059 , UseMulOps(UseFusedMulOps)
Evan Cheng62c7b5b2010-12-05 22:04:16 +000060 , SlowFPVMLx(false)
Benjamin Kramerbb21fac2011-04-01 09:20:31 +000061 , HasVMLxForwarding(false)
Evan Cheng891f8312010-08-09 19:19:36 +000062 , SlowFPBrcc(false)
Evan Cheng1834f5d2011-07-07 19:05:12 +000063 , InThumbMode(false)
Evan Cheng2bd65362011-07-07 00:08:19 +000064 , HasThumb2(false)
James Molloy21efa7d2011-09-28 14:21:38 +000065 , IsMClass(false)
Evan Cheng5190f092010-08-11 07:17:46 +000066 , NoARM(false)
David Goodwin17199b52009-09-30 00:10:16 +000067 , PostRAScheduler(false)
Bob Wilson45825302009-06-22 21:01:46 +000068 , IsR9Reserved(ReserveR9)
Evan Chengdfce83c2011-01-17 08:03:18 +000069 , UseMovt(false)
Bob Wilson8decdc42011-10-07 17:17:49 +000070 , SupportsTailCall(false)
Anton Korobeynikov0a65a372010-03-14 18:42:38 +000071 , HasFP16(false)
Bob Wilsondd6eb5b2010-10-12 16:22:47 +000072 , HasD16(false)
Jim Grosbach151cd8f2010-05-05 23:44:43 +000073 , HasHardwareDivide(false)
Bob Wilsone8a549c2012-09-29 21:43:49 +000074 , HasHardwareDivideInARM(false)
Jim Grosbach151cd8f2010-05-05 23:44:43 +000075 , HasT2ExtractPack(false)
Evan Cheng6e809de2010-08-11 06:22:01 +000076 , HasDataBarrier(false)
Evan Cheng891f8312010-08-09 19:19:36 +000077 , Pref32BitThumb(false)
Bob Wilsona2881ee2011-04-19 18:11:49 +000078 , AvoidCPSRPartialUpdate(false)
Evan Chengddc0cb62012-12-20 19:59:30 +000079 , AvoidMOVsShifterOperand(false)
Benjamin Kramer8877d682012-04-22 11:52:41 +000080 , HasRAS(false)
Evan Cheng8740ee32010-11-03 06:34:55 +000081 , HasMPExtension(false)
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +000082 , FPOnlySP(false)
Bob Wilson3dc97322010-09-28 04:09:35 +000083 , AllowsUnalignedMem(false)
Jim Grosbachcf1464d2011-07-01 21:12:19 +000084 , Thumb2DSP(false)
Eli Bendersky2e2ce492013-01-30 16:30:19 +000085 , UseNaClTrap(false)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000086 , stackAlignment(4)
Evan Chengfe6e4052011-06-30 01:53:36 +000087 , CPUString(CPU)
Evan Chenge45d6852011-01-11 21:46:47 +000088 , TargetTriple(TT)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000089 , TargetABI(ARM_ABI_APCS) {
Bill Wendling5a92eec2013-02-15 22:41:25 +000090 resetSubtargetFeatures(CPU, FS);
91}
92
93void ARMSubtarget::resetSubtargetFeatures(const MachineFunction *MF) {
94 AttributeSet FnAttrs = MF->getFunction()->getAttributes();
95 Attribute CPUAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
96 "target-cpu");
97 Attribute FSAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
98 "target-features");
99 std::string CPU =
100 !CPUAttr.hasAttribute(Attribute::None) ?CPUAttr.getValueAsString() : "";
101 std::string FS =
102 !FSAttr.hasAttribute(Attribute::None) ? FSAttr.getValueAsString() : "";
103 if (!FS.empty())
104 resetSubtargetFeatures(CPU, FS);
105}
106
107void ARMSubtarget::resetSubtargetFeatures(StringRef CPU, StringRef FS) {
Evan Chengfe6e4052011-06-30 01:53:36 +0000108 if (CPUString.empty())
109 CPUString = "generic";
Evan Chengec415ef2009-03-08 04:02:49 +0000110
Evan Cheng0b33a322011-06-30 02:12:44 +0000111 // Insert the architecture feature derived from the target triple into the
112 // feature string. This is important for setting features that are implied
113 // based on the architecture version.
Bill Wendling5a92eec2013-02-15 22:41:25 +0000114 std::string ArchFS = ARM_MC::ParseARMTriple(TargetTriple.getTriple(),
115 CPUString);
Evan Cheng2bd65362011-07-07 00:08:19 +0000116 if (!FS.empty()) {
117 if (!ArchFS.empty())
Bill Wendling5a92eec2013-02-15 22:41:25 +0000118 ArchFS = ArchFS + "," + FS.str();
Evan Cheng2bd65362011-07-07 00:08:19 +0000119 else
120 ArchFS = FS;
121 }
Evan Cheng1a72add62011-07-07 07:07:08 +0000122 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng2bd65362011-07-07 00:08:19 +0000123
124 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
125 // ARM version or CPU and then remove this.
Evan Cheng8b2bda02011-07-07 03:55:05 +0000126 if (!HasV6T2Ops && hasThumb2())
127 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6T2Ops = true;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000128
Andrew Trick352abc12012-08-08 02:44:16 +0000129 // Keep a pointer to static instruction cost data for the specified CPU.
130 SchedModel = getSchedModelForCPU(CPUString);
131
Evan Cheng54b68e32011-07-01 20:45:01 +0000132 // Initialize scheduling itinerary for the specified CPU.
133 InstrItins = getInstrItineraryForCPU(CPUString);
134
Bill Wendling5a92eec2013-02-15 22:41:25 +0000135 if ((TargetTriple.getTriple().find("eabi") != std::string::npos) ||
136 (isTargetIOS() && isMClass()))
Evan Cheng0460ae82012-02-21 20:46:00 +0000137 // FIXME: We might want to separate AAPCS and EABI. Some systems, e.g.
138 // Darwin-EABI conforms to AACPS but not the rest of EABI.
Evan Cheng1a72add62011-07-07 07:07:08 +0000139 TargetABI = ARM_ABI_AAPCS;
140
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000141 if (isAAPCS_ABI())
142 stackAlignment = 8;
143
Evan Cheng68132d82011-12-20 18:26:50 +0000144 if (!isTargetIOS())
Evan Chengdfce83c2011-01-17 08:03:18 +0000145 UseMovt = hasV6T2Ops();
146 else {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000147 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng2f2435d2011-01-21 18:55:51 +0000148 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng0460ae82012-02-21 20:46:00 +0000149 SupportsTailCall = !getTargetTriple().isOSVersionLT(5, 0);
Evan Chengdfce83c2011-01-17 08:03:18 +0000150 }
David Goodwin9a051a52009-10-01 21:46:35 +0000151
Evan Cheng03da4db2009-10-16 06:11:08 +0000152 if (!isThumb() || hasThumb2())
153 PostRAScheduler = true;
Bob Wilson3dc97322010-09-28 04:09:35 +0000154
155 // v6+ may or may not support unaligned mem access depending on the system
156 // configuration.
157 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
158 AllowsUnalignedMem = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000159}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000160
161/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng1b389522009-09-03 07:04:02 +0000162bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000163ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
164 Reloc::Model RelocM) const {
Evan Cheng1b389522009-09-03 07:04:02 +0000165 if (RelocM == Reloc::Static)
Evan Cheng43b9ca62009-08-28 23:18:09 +0000166 return false;
Evan Cheng1b389522009-09-03 07:04:02 +0000167
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000168 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
169 // load from stub.
Evan Cheng2ce66302011-02-22 06:58:34 +0000170 bool isDecl = GV->hasAvailableExternallyLinkage();
171 if (GV->isDeclaration() && !GV->isMaterializable())
172 isDecl = true;
Evan Cheng1b389522009-09-03 07:04:02 +0000173
174 if (!isTargetDarwin()) {
175 // Extra load is needed for all externally visible.
176 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
177 return false;
178 return true;
179 } else {
180 if (RelocM == Reloc::PIC_) {
181 // If this is a strong reference to a definition, it is definitely not
182 // through a stub.
183 if (!isDecl && !GV->isWeakForLinker())
184 return false;
185
186 // Unless we have a symbol with hidden visibility, we have to go through a
187 // normal $non_lazy_ptr stub because this symbol might be resolved late.
188 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
189 return true;
190
191 // If symbol visibility is hidden, we have a stub for common symbol
192 // references and external declarations.
193 if (isDecl || GV->hasCommonLinkage())
194 // Hidden $non_lazy_ptr reference.
195 return true;
196
197 return false;
198 } else {
199 // If this is a strong reference to a definition, it is definitely not
200 // through a stub.
201 if (!isDecl && !GV->isWeakForLinker())
202 return false;
Andrew Trickc416ba62010-12-24 04:28:06 +0000203
Evan Cheng1b389522009-09-03 07:04:02 +0000204 // Unless we have a symbol with hidden visibility, we have to go through a
205 // normal $non_lazy_ptr stub because this symbol might be resolved late.
206 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
207 return true;
208 }
209 }
210
211 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000212}
David Goodwin0d412c22009-11-10 00:48:55 +0000213
Owen Andersona3181e22010-09-28 21:57:50 +0000214unsigned ARMSubtarget::getMispredictionPenalty() const {
Andrew Trick352abc12012-08-08 02:44:16 +0000215 return SchedModel->MispredictPenalty;
Owen Andersona3181e22010-09-28 21:57:50 +0000216}
217
David Goodwin0d412c22009-11-10 00:48:55 +0000218bool ARMSubtarget::enablePostRAScheduler(
219 CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000220 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000221 RegClassVector& CriticalPathRCs) const {
Evan Cheng0d639a22011-07-01 21:01:15 +0000222 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwinb9fe5d52009-11-13 19:52:48 +0000223 CriticalPathRCs.clear();
224 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwin0d412c22009-11-10 00:48:55 +0000225 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
226}