Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMInstrInfo.cpp - ARM Instruction Information --------------------===// |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 16 | #include "ARMConstantPoolValue.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 17 | #include "ARMMachineFunctionInfo.h" |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 18 | #include "ARMTargetMachine.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 19 | #include "MCTargetDesc/ARMAddressingModes.h" |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | 6bb0c52 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 760c68b | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 24 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Jim Grosbach | 08aa534 | 2013-08-26 20:07:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 26 | #include "llvm/IR/Function.h" |
| 27 | #include "llvm/IR/GlobalVariable.h" |
Chris Lattner | 7b26fce | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 28 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 29 | #include "llvm/MC/MCInst.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 32 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Bill Wendling | f95178e | 2013-06-07 05:54:19 +0000 | [diff] [blame] | 33 | : ARMBaseInstrInfo(STI), RI(STI) { |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 34 | } |
Rafael Espindola | 8c41f99 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 35 | |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 36 | /// getNoopForMachoTarget - Return the noop instruction to use for a noop. |
| 37 | void ARMInstrInfo::getNoopForMachoTarget(MCInst &NopInst) const { |
| 38 | if (hasNOP()) { |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 39 | NopInst.setOpcode(ARM::HINT); |
| 40 | NopInst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 41 | NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 42 | NopInst.addOperand(MCOperand::CreateReg(0)); |
| 43 | } else { |
| 44 | NopInst.setOpcode(ARM::MOVr); |
| 45 | NopInst.addOperand(MCOperand::CreateReg(ARM::R0)); |
| 46 | NopInst.addOperand(MCOperand::CreateReg(ARM::R0)); |
| 47 | NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 48 | NopInst.addOperand(MCOperand::CreateReg(0)); |
| 49 | NopInst.addOperand(MCOperand::CreateReg(0)); |
| 50 | } |
| 51 | } |
| 52 | |
Chris Lattner | e98a3c3 | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 53 | unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | switch (Opc) { |
| 55 | default: break; |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 56 | case ARM::LDR_PRE_IMM: |
| 57 | case ARM::LDR_PRE_REG: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 58 | case ARM::LDR_POST_IMM: |
| 59 | case ARM::LDR_POST_REG: |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 60 | return ARM::LDRi12; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | case ARM::LDRH_PRE: |
| 62 | case ARM::LDRH_POST: |
| 63 | return ARM::LDRH; |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 64 | case ARM::LDRB_PRE_IMM: |
| 65 | case ARM::LDRB_PRE_REG: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 66 | case ARM::LDRB_POST_IMM: |
| 67 | case ARM::LDRB_POST_REG: |
Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 68 | return ARM::LDRBi12; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | case ARM::LDRSH_PRE: |
| 70 | case ARM::LDRSH_POST: |
| 71 | return ARM::LDRSH; |
| 72 | case ARM::LDRSB_PRE: |
| 73 | case ARM::LDRSB_POST: |
| 74 | return ARM::LDRSB; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 75 | case ARM::STR_PRE_IMM: |
| 76 | case ARM::STR_PRE_REG: |
| 77 | case ARM::STR_POST_IMM: |
| 78 | case ARM::STR_POST_REG: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 79 | return ARM::STRi12; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 80 | case ARM::STRH_PRE: |
| 81 | case ARM::STRH_POST: |
| 82 | return ARM::STRH; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 83 | case ARM::STRB_PRE_IMM: |
| 84 | case ARM::STRB_PRE_REG: |
| 85 | case ARM::STRB_POST_IMM: |
| 86 | case ARM::STRB_POST_REG: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 87 | return ARM::STRBi12; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | } |
David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 89 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | return 0; |
| 91 | } |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 92 | |
| 93 | namespace { |
| 94 | /// ARMCGBR - Create Global Base Reg pass. This initializes the PIC |
| 95 | /// global base register for ARM ELF. |
| 96 | struct ARMCGBR : public MachineFunctionPass { |
| 97 | static char ID; |
| 98 | ARMCGBR() : MachineFunctionPass(ID) {} |
| 99 | |
| 100 | virtual bool runOnMachineFunction(MachineFunction &MF) { |
| 101 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 102 | if (AFI->getGlobalBaseReg() == 0) |
| 103 | return false; |
| 104 | |
| 105 | const ARMTargetMachine *TM = |
| 106 | static_cast<const ARMTargetMachine *>(&MF.getTarget()); |
| 107 | if (TM->getRelocationModel() != Reloc::PIC_) |
| 108 | return false; |
| 109 | |
Chandler Carruth | 26ad41e | 2013-07-27 11:58:26 +0000 | [diff] [blame] | 110 | LLVMContext *Context = &MF.getFunction()->getContext(); |
| 111 | unsigned ARMPCLabelIndex = AFI->createPICLabelUId(); |
| 112 | unsigned PCAdj = TM->getSubtarget<ARMSubtarget>().isThumb() ? 4 : 8; |
| 113 | ARMConstantPoolValue *CPV = ARMConstantPoolSymbol::Create( |
| 114 | *Context, "_GLOBAL_OFFSET_TABLE_", ARMPCLabelIndex, PCAdj); |
| 115 | |
| 116 | unsigned Align = TM->getDataLayout() |
| 117 | ->getPrefTypeAlignment(Type::getInt32PtrTy(*Context)); |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 118 | unsigned Idx = MF.getConstantPool()->getConstantPoolIndex(CPV, Align); |
| 119 | |
| 120 | MachineBasicBlock &FirstMBB = MF.front(); |
| 121 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 122 | DebugLoc DL = FirstMBB.findDebugLoc(MBBI); |
Jim Grosbach | 08aa534 | 2013-08-26 20:07:25 +0000 | [diff] [blame] | 123 | unsigned TempReg = |
| 124 | MF.getRegInfo().createVirtualRegister(&ARM::rGPRRegClass); |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 125 | unsigned Opc = TM->getSubtarget<ARMSubtarget>().isThumb2() ? |
| 126 | ARM::t2LDRpci : ARM::LDRcp; |
| 127 | const TargetInstrInfo &TII = *TM->getInstrInfo(); |
| 128 | MachineInstrBuilder MIB = BuildMI(FirstMBB, MBBI, DL, |
Jim Grosbach | 08aa534 | 2013-08-26 20:07:25 +0000 | [diff] [blame] | 129 | TII.get(Opc), TempReg) |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 130 | .addConstantPoolIndex(Idx); |
| 131 | if (Opc == ARM::LDRcp) |
| 132 | MIB.addImm(0); |
| 133 | AddDefaultPred(MIB); |
| 134 | |
Benjamin Kramer | 3092066 | 2013-08-16 12:52:08 +0000 | [diff] [blame] | 135 | // Fix the GOT address by adding pc. |
Jim Grosbach | 08aa534 | 2013-08-26 20:07:25 +0000 | [diff] [blame] | 136 | unsigned GlobalBaseReg = AFI->getGlobalBaseReg(); |
| 137 | Opc = TM->getSubtarget<ARMSubtarget>().isThumb2() ? ARM::tPICADD |
| 138 | : ARM::PICADD; |
Jim Grosbach | 19ae779 | 2013-09-10 17:21:39 +0000 | [diff] [blame] | 139 | MIB = BuildMI(FirstMBB, MBBI, DL, TII.get(Opc), GlobalBaseReg) |
| 140 | .addReg(TempReg) |
| 141 | .addImm(ARMPCLabelIndex); |
| 142 | if (Opc == ARM::PICADD) |
| 143 | AddDefaultPred(MIB); |
| 144 | |
Benjamin Kramer | 3092066 | 2013-08-16 12:52:08 +0000 | [diff] [blame] | 145 | |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 146 | return true; |
| 147 | } |
| 148 | |
| 149 | virtual const char *getPassName() const { |
| 150 | return "ARM PIC Global Base Reg Initialization"; |
| 151 | } |
| 152 | |
| 153 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 154 | AU.setPreservesCFG(); |
| 155 | MachineFunctionPass::getAnalysisUsage(AU); |
| 156 | } |
| 157 | }; |
| 158 | } |
| 159 | |
| 160 | char ARMCGBR::ID = 0; |
| 161 | FunctionPass* |
| 162 | llvm::createARMGlobalBaseRegPass() { return new ARMCGBR(); } |