blob: df867b49ab570ac6b55ae960638992afa71fbaa3 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrInfo.cpp - ARM Instruction Information --------------------===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Jush Lu47172a02012-09-27 05:21:41 +000016#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMMachineFunctionInfo.h"
Jush Lu47172a02012-09-27 05:21:41 +000018#include "ARMTargetMachine.h"
Evan Chenga20cde32011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMAddressingModes.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson6bb0c522008-01-04 23:57:37 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng760c68b2007-01-29 23:45:17 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineJumpTableInfo.h"
Jim Grosbach08aa5342013-08-26 20:07:25 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/GlobalVariable.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000028#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000029#include "llvm/MC/MCInst.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000030using namespace llvm;
31
Anton Korobeynikov99152f32009-06-26 21:28:53 +000032ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Bill Wendlingf95178e2013-06-07 05:54:19 +000033 : ARMBaseInstrInfo(STI), RI(STI) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000034}
Rafael Espindola8c41f992006-08-08 20:35:03 +000035
Jim Grosbach617f84dd2012-02-28 23:53:30 +000036/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
37void ARMInstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
38 if (hasNOP()) {
Jim Grosbachcb540f52012-06-18 19:45:50 +000039 NopInst.setOpcode(ARM::HINT);
40 NopInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000041 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
42 NopInst.addOperand(MCOperand::CreateReg(0));
43 } else {
44 NopInst.setOpcode(ARM::MOVr);
45 NopInst.addOperand(MCOperand::CreateReg(ARM::R0));
46 NopInst.addOperand(MCOperand::CreateReg(ARM::R0));
47 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
48 NopInst.addOperand(MCOperand::CreateReg(0));
49 NopInst.addOperand(MCOperand::CreateReg(0));
50 }
51}
52
Chris Lattnere98a3c32009-08-02 05:20:37 +000053unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const {
Evan Cheng10043e22007-01-19 07:51:42 +000054 switch (Opc) {
55 default: break;
Owen Anderson16d33f32011-08-26 20:43:14 +000056 case ARM::LDR_PRE_IMM:
57 case ARM::LDR_PRE_REG:
Owen Anderson2aedba62011-07-26 20:54:26 +000058 case ARM::LDR_POST_IMM:
59 case ARM::LDR_POST_REG:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +000060 return ARM::LDRi12;
Evan Cheng10043e22007-01-19 07:51:42 +000061 case ARM::LDRH_PRE:
62 case ARM::LDRH_POST:
63 return ARM::LDRH;
Owen Anderson16d33f32011-08-26 20:43:14 +000064 case ARM::LDRB_PRE_IMM:
65 case ARM::LDRB_PRE_REG:
Owen Anderson2aedba62011-07-26 20:54:26 +000066 case ARM::LDRB_POST_IMM:
67 case ARM::LDRB_POST_REG:
Jim Grosbach5a7c7152010-10-27 00:19:44 +000068 return ARM::LDRBi12;
Evan Cheng10043e22007-01-19 07:51:42 +000069 case ARM::LDRSH_PRE:
70 case ARM::LDRSH_POST:
71 return ARM::LDRSH;
72 case ARM::LDRSB_PRE:
73 case ARM::LDRSB_POST:
74 return ARM::LDRSB;
Owen Anderson2aedba62011-07-26 20:54:26 +000075 case ARM::STR_PRE_IMM:
76 case ARM::STR_PRE_REG:
77 case ARM::STR_POST_IMM:
78 case ARM::STR_POST_REG:
Jim Grosbach338de3e2010-10-27 23:12:14 +000079 return ARM::STRi12;
Evan Cheng10043e22007-01-19 07:51:42 +000080 case ARM::STRH_PRE:
81 case ARM::STRH_POST:
82 return ARM::STRH;
Owen Anderson2aedba62011-07-26 20:54:26 +000083 case ARM::STRB_PRE_IMM:
84 case ARM::STRB_PRE_REG:
85 case ARM::STRB_POST_IMM:
86 case ARM::STRB_POST_REG:
Jim Grosbach338de3e2010-10-27 23:12:14 +000087 return ARM::STRBi12;
Evan Cheng10043e22007-01-19 07:51:42 +000088 }
David Goodwinaf7451b2009-07-08 16:09:28 +000089
Evan Cheng10043e22007-01-19 07:51:42 +000090 return 0;
91}
Jush Lu47172a02012-09-27 05:21:41 +000092
93namespace {
94 /// ARMCGBR - Create Global Base Reg pass. This initializes the PIC
95 /// global base register for ARM ELF.
96 struct ARMCGBR : public MachineFunctionPass {
97 static char ID;
98 ARMCGBR() : MachineFunctionPass(ID) {}
99
100 virtual bool runOnMachineFunction(MachineFunction &MF) {
101 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
102 if (AFI->getGlobalBaseReg() == 0)
103 return false;
104
105 const ARMTargetMachine *TM =
106 static_cast<const ARMTargetMachine *>(&MF.getTarget());
107 if (TM->getRelocationModel() != Reloc::PIC_)
108 return false;
109
Chandler Carruth26ad41e2013-07-27 11:58:26 +0000110 LLVMContext *Context = &MF.getFunction()->getContext();
111 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
112 unsigned PCAdj = TM->getSubtarget<ARMSubtarget>().isThumb() ? 4 : 8;
113 ARMConstantPoolValue *CPV = ARMConstantPoolSymbol::Create(
114 *Context, "_GLOBAL_OFFSET_TABLE_", ARMPCLabelIndex, PCAdj);
115
116 unsigned Align = TM->getDataLayout()
117 ->getPrefTypeAlignment(Type::getInt32PtrTy(*Context));
Jush Lu47172a02012-09-27 05:21:41 +0000118 unsigned Idx = MF.getConstantPool()->getConstantPoolIndex(CPV, Align);
119
120 MachineBasicBlock &FirstMBB = MF.front();
121 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
122 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
Jim Grosbach08aa5342013-08-26 20:07:25 +0000123 unsigned TempReg =
124 MF.getRegInfo().createVirtualRegister(&ARM::rGPRRegClass);
Jush Lu47172a02012-09-27 05:21:41 +0000125 unsigned Opc = TM->getSubtarget<ARMSubtarget>().isThumb2() ?
126 ARM::t2LDRpci : ARM::LDRcp;
127 const TargetInstrInfo &TII = *TM->getInstrInfo();
128 MachineInstrBuilder MIB = BuildMI(FirstMBB, MBBI, DL,
Jim Grosbach08aa5342013-08-26 20:07:25 +0000129 TII.get(Opc), TempReg)
Jush Lu47172a02012-09-27 05:21:41 +0000130 .addConstantPoolIndex(Idx);
131 if (Opc == ARM::LDRcp)
132 MIB.addImm(0);
133 AddDefaultPred(MIB);
134
Benjamin Kramer30920662013-08-16 12:52:08 +0000135 // Fix the GOT address by adding pc.
Jim Grosbach08aa5342013-08-26 20:07:25 +0000136 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
137 Opc = TM->getSubtarget<ARMSubtarget>().isThumb2() ? ARM::tPICADD
138 : ARM::PICADD;
Jim Grosbach19ae7792013-09-10 17:21:39 +0000139 MIB = BuildMI(FirstMBB, MBBI, DL, TII.get(Opc), GlobalBaseReg)
140 .addReg(TempReg)
141 .addImm(ARMPCLabelIndex);
142 if (Opc == ARM::PICADD)
143 AddDefaultPred(MIB);
144
Benjamin Kramer30920662013-08-16 12:52:08 +0000145
Jush Lu47172a02012-09-27 05:21:41 +0000146 return true;
147 }
148
149 virtual const char *getPassName() const {
150 return "ARM PIC Global Base Reg Initialization";
151 }
152
153 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
154 AU.setPreservesCFG();
155 MachineFunctionPass::getAnalysisUsage(AU);
156 }
157 };
158}
159
160char ARMCGBR::ID = 0;
161FunctionPass*
162llvm::createARMGlobalBaseRegPass() { return new ARMCGBR(); }