blob: f561ea8f221c22cd49219fa2021c3333cdff7eb5 [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsMCCodeEmitter.cpp - Convert Mips Code to Machine Code ---------===//
Akira Hatanaka750ecec2011-09-30 20:40:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MipsMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13//
Matheus Almeida9e1450b2014-03-20 09:29:54 +000014
Matheus Almeida9e1450b2014-03-20 09:29:54 +000015#include "MipsMCCodeEmitter.h"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000016#include "MCTargetDesc/MipsFixupKinds.h"
Petar Jovanovica5da5882014-02-04 18:41:57 +000017#include "MCTargetDesc/MipsMCExpr.h"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000018#include "MCTargetDesc/MipsMCTargetDesc.h"
19#include "llvm/ADT/APFloat.h"
Matheus Almeida9e1450b2014-03-20 09:29:54 +000020#include "llvm/ADT/SmallVector.h"
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000021#include "llvm/MC/MCContext.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000022#include "llvm/MC/MCExpr.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000023#include "llvm/MC/MCFixup.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000024#include "llvm/MC/MCInst.h"
25#include "llvm/MC/MCInstrInfo.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000026#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000027#include "llvm/Support/raw_ostream.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000028
Chandler Carruth84e68b22014-04-22 02:41:26 +000029#define DEBUG_TYPE "mccodeemitter"
30
Akira Hatanakabe6a8182013-04-19 19:03:11 +000031#define GET_INSTRMAP_INFO
32#include "MipsGenInstrInfo.inc"
Matheus Almeida9e1450b2014-03-20 09:29:54 +000033#undef GET_INSTRMAP_INFO
Akira Hatanakabe6a8182013-04-19 19:03:11 +000034
Matheus Almeida9e1450b2014-03-20 09:29:54 +000035namespace llvm {
36MCCodeEmitter *createMipsMCCodeEmitterEB(const MCInstrInfo &MCII,
37 const MCRegisterInfo &MRI,
38 const MCSubtargetInfo &STI,
39 MCContext &Ctx) {
David Woodhoused2cca112014-01-28 23:13:25 +000040 return new MipsMCCodeEmitter(MCII, Ctx, false);
Akira Hatanaka1ee768d2012-03-01 01:53:15 +000041}
42
Matheus Almeida9e1450b2014-03-20 09:29:54 +000043MCCodeEmitter *createMipsMCCodeEmitterEL(const MCInstrInfo &MCII,
44 const MCRegisterInfo &MRI,
45 const MCSubtargetInfo &STI,
46 MCContext &Ctx) {
David Woodhoused2cca112014-01-28 23:13:25 +000047 return new MipsMCCodeEmitter(MCII, Ctx, true);
Akira Hatanaka750ecec2011-09-30 20:40:03 +000048}
Matheus Almeida9e1450b2014-03-20 09:29:54 +000049} // End of namespace llvm.
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +000050
51// If the D<shift> instruction has a shift amount that is greater
52// than 31 (checked in calling routine), lower it to a D<shift>32 instruction
53static void LowerLargeShift(MCInst& Inst) {
54
55 assert(Inst.getNumOperands() == 3 && "Invalid no. of operands for shift!");
56 assert(Inst.getOperand(2).isImm());
57
58 int64_t Shift = Inst.getOperand(2).getImm();
59 if (Shift <= 31)
60 return; // Do nothing
61 Shift -= 32;
62
63 // saminus32
64 Inst.getOperand(2).setImm(Shift);
65
66 switch (Inst.getOpcode()) {
67 default:
68 // Calling function is not synchronized
69 llvm_unreachable("Unexpected shift instruction");
70 case Mips::DSLL:
71 Inst.setOpcode(Mips::DSLL32);
72 return;
73 case Mips::DSRL:
74 Inst.setOpcode(Mips::DSRL32);
75 return;
76 case Mips::DSRA:
77 Inst.setOpcode(Mips::DSRA32);
78 return;
Akira Hatanaka6a3fe572013-09-07 00:18:01 +000079 case Mips::DROTR:
80 Inst.setOpcode(Mips::DROTR32);
81 return;
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +000082 }
83}
84
85// Pick a DEXT or DINS instruction variant based on the pos and size operands
86static void LowerDextDins(MCInst& InstIn) {
87 int Opcode = InstIn.getOpcode();
88
89 if (Opcode == Mips::DEXT)
90 assert(InstIn.getNumOperands() == 4 &&
91 "Invalid no. of machine operands for DEXT!");
92 else // Only DEXT and DINS are possible
93 assert(InstIn.getNumOperands() == 5 &&
94 "Invalid no. of machine operands for DINS!");
95
96 assert(InstIn.getOperand(2).isImm());
97 int64_t pos = InstIn.getOperand(2).getImm();
98 assert(InstIn.getOperand(3).isImm());
99 int64_t size = InstIn.getOperand(3).getImm();
100
101 if (size <= 32) {
102 if (pos < 32) // DEXT/DINS, do nothing
103 return;
104 // DEXTU/DINSU
105 InstIn.getOperand(2).setImm(pos - 32);
106 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTU : Mips::DINSU);
107 return;
108 }
109 // DEXTM/DINSM
110 assert(pos < 32 && "DEXT/DINS cannot have both size and pos > 32");
111 InstIn.getOperand(3).setImm(size - 32);
112 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTM : Mips::DINSM);
113 return;
114}
115
Matheus Almeida9e1450b2014-03-20 09:29:54 +0000116bool MipsMCCodeEmitter::isMicroMips(const MCSubtargetInfo &STI) const {
117 return STI.getFeatureBits() & Mips::FeatureMicroMips;
118}
119
120void MipsMCCodeEmitter::EmitByte(unsigned char C, raw_ostream &OS) const {
121 OS << (char)C;
122}
123
124void MipsMCCodeEmitter::EmitInstruction(uint64_t Val, unsigned Size,
125 const MCSubtargetInfo &STI,
126 raw_ostream &OS) const {
127 // Output the instruction encoding in little endian byte order.
128 // Little-endian byte ordering:
129 // mips32r2: 4 | 3 | 2 | 1
130 // microMIPS: 2 | 1 | 4 | 3
131 if (IsLittleEndian && Size == 4 && isMicroMips(STI)) {
132 EmitInstruction(Val >> 16, 2, STI, OS);
133 EmitInstruction(Val, 2, STI, OS);
134 } else {
135 for (unsigned i = 0; i < Size; ++i) {
136 unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8;
137 EmitByte((Val >> Shift) & 0xff, OS);
138 }
139 }
140}
141
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000142/// EncodeInstruction - Emit the instruction.
Jack Carter4e07b95d2013-08-27 19:45:28 +0000143/// Size the instruction with Desc.getSize().
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000144void MipsMCCodeEmitter::
145EncodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +0000146 SmallVectorImpl<MCFixup> &Fixups,
147 const MCSubtargetInfo &STI) const
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000148{
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000149
150 // Non-pseudo instructions that get changed for direct object
151 // only based on operand values.
152 // If this list of instructions get much longer we will move
153 // the check to a function call. Until then, this is more efficient.
154 MCInst TmpInst = MI;
155 switch (MI.getOpcode()) {
156 // If shift amount is >= 32 it the inst needs to be lowered further
157 case Mips::DSLL:
158 case Mips::DSRL:
159 case Mips::DSRA:
Akira Hatanaka6a3fe572013-09-07 00:18:01 +0000160 case Mips::DROTR:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000161 LowerLargeShift(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000162 break;
163 // Double extract instruction is chosen by pos and size operands
164 case Mips::DEXT:
165 case Mips::DINS:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000166 LowerDextDins(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000167 }
168
Jack Carter97700972013-08-13 20:19:16 +0000169 unsigned long N = Fixups.size();
David Woodhouse3fa98a62014-01-28 23:13:18 +0000170 uint32_t Binary = getBinaryCodeForInstr(TmpInst, Fixups, STI);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000171
172 // Check for unimplemented opcodes.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000173 // Unfortunately in MIPS both NOP and SLL will come in with Binary == 0
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000174 // so we have to special check for them.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000175 unsigned Opcode = TmpInst.getOpcode();
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000176 if ((Opcode != Mips::NOP) && (Opcode != Mips::SLL) &&
177 (Opcode != Mips::SLL_MM) && !Binary)
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000178 llvm_unreachable("unimplemented opcode in EncodeInstruction()");
179
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000180 if (STI.getFeatureBits() & Mips::FeatureMicroMips) {
181 int NewOpcode = Mips::Std2MicroMips (Opcode, Mips::Arch_micromips);
182 if (NewOpcode != -1) {
Jack Carter97700972013-08-13 20:19:16 +0000183 if (Fixups.size() > N)
184 Fixups.pop_back();
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000185 Opcode = NewOpcode;
186 TmpInst.setOpcode (NewOpcode);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000187 Binary = getBinaryCodeForInstr(TmpInst, Fixups, STI);
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000188 }
189 }
190
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000191 const MCInstrDesc &Desc = MCII.get(TmpInst.getOpcode());
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000192
Jack Carter5b5559d2012-10-03 21:58:54 +0000193 // Get byte count of instruction
194 unsigned Size = Desc.getSize();
195 if (!Size)
196 llvm_unreachable("Desc.getSize() returns 0");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000197
David Woodhoused2cca112014-01-28 23:13:25 +0000198 EmitInstruction(Binary, Size, STI, OS);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000199}
200
201/// getBranchTargetOpValue - Return binary encoding of the branch
202/// target operand. If the machine operand requires relocation,
203/// record the relocation and return zero.
204unsigned MipsMCCodeEmitter::
205getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000206 SmallVectorImpl<MCFixup> &Fixups,
207 const MCSubtargetInfo &STI) const {
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000208
209 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter71e6a742012-09-06 00:43:26 +0000210
Jack Carter4f69a0f2013-03-22 00:29:10 +0000211 // If the destination is an immediate, divide by 4.
212 if (MO.isImm()) return MO.getImm() >> 2;
213
Jack Carter71e6a742012-09-06 00:43:26 +0000214 assert(MO.isExpr() &&
215 "getBranchTargetOpValue expects only expressions or immediates");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000216
217 const MCExpr *Expr = MO.getExpr();
218 Fixups.push_back(MCFixup::Create(0, Expr,
219 MCFixupKind(Mips::fixup_Mips_PC16)));
220 return 0;
221}
222
Jozef Kolek9761e962015-01-12 12:03:34 +0000223/// getBranchTarget7OpValueMM - Return binary encoding of the microMIPS branch
224/// target operand. If the machine operand requires relocation,
225/// record the relocation and return zero.
226unsigned MipsMCCodeEmitter::
227getBranchTarget7OpValueMM(const MCInst &MI, unsigned OpNo,
228 SmallVectorImpl<MCFixup> &Fixups,
229 const MCSubtargetInfo &STI) const {
230
231 const MCOperand &MO = MI.getOperand(OpNo);
232
233 // If the destination is an immediate, divide by 2.
234 if (MO.isImm()) return MO.getImm() >> 1;
235
236 assert(MO.isExpr() &&
237 "getBranchTargetOpValueMM expects only expressions or immediates");
238
239 const MCExpr *Expr = MO.getExpr();
240 Fixups.push_back(MCFixup::Create(0, Expr,
241 MCFixupKind(Mips::fixup_MICROMIPS_PC7_S1)));
242 return 0;
243}
244
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000245/// getBranchTargetOpValueMMPC10 - Return binary encoding of the microMIPS
246/// 10-bit branch target operand. If the machine operand requires relocation,
247/// record the relocation and return zero.
248unsigned MipsMCCodeEmitter::
249getBranchTargetOpValueMMPC10(const MCInst &MI, unsigned OpNo,
250 SmallVectorImpl<MCFixup> &Fixups,
251 const MCSubtargetInfo &STI) const {
252
253 const MCOperand &MO = MI.getOperand(OpNo);
254
255 // If the destination is an immediate, divide by 2.
256 if (MO.isImm()) return MO.getImm() >> 1;
257
258 assert(MO.isExpr() &&
259 "getBranchTargetOpValuePC10 expects only expressions or immediates");
260
261 const MCExpr *Expr = MO.getExpr();
262 Fixups.push_back(MCFixup::Create(0, Expr,
263 MCFixupKind(Mips::fixup_MICROMIPS_PC10_S1)));
264 return 0;
265}
266
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000267/// getBranchTargetOpValue - Return binary encoding of the microMIPS branch
268/// target operand. If the machine operand requires relocation,
269/// record the relocation and return zero.
270unsigned MipsMCCodeEmitter::
271getBranchTargetOpValueMM(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000272 SmallVectorImpl<MCFixup> &Fixups,
273 const MCSubtargetInfo &STI) const {
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000274
275 const MCOperand &MO = MI.getOperand(OpNo);
276
277 // If the destination is an immediate, divide by 2.
278 if (MO.isImm()) return MO.getImm() >> 1;
279
280 assert(MO.isExpr() &&
281 "getBranchTargetOpValueMM expects only expressions or immediates");
282
283 const MCExpr *Expr = MO.getExpr();
284 Fixups.push_back(MCFixup::Create(0, Expr,
285 MCFixupKind(Mips::
286 fixup_MICROMIPS_PC16_S1)));
287 return 0;
288}
289
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000290/// getBranchTarget21OpValue - Return binary encoding of the branch
291/// target operand. If the machine operand requires relocation,
292/// record the relocation and return zero.
293unsigned MipsMCCodeEmitter::
294getBranchTarget21OpValue(const MCInst &MI, unsigned OpNo,
295 SmallVectorImpl<MCFixup> &Fixups,
296 const MCSubtargetInfo &STI) const {
297
298 const MCOperand &MO = MI.getOperand(OpNo);
299
300 // If the destination is an immediate, divide by 4.
301 if (MO.isImm()) return MO.getImm() >> 2;
302
303 assert(MO.isExpr() &&
304 "getBranchTarget21OpValue expects only expressions or immediates");
305
Zoran Jovanovic10e06da2014-05-27 12:55:40 +0000306 const MCExpr *Expr = MO.getExpr();
307 Fixups.push_back(MCFixup::Create(0, Expr,
308 MCFixupKind(Mips::fixup_MIPS_PC21_S2)));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000309 return 0;
310}
311
312/// getBranchTarget26OpValue - Return binary encoding of the branch
313/// target operand. If the machine operand requires relocation,
314/// record the relocation and return zero.
315unsigned MipsMCCodeEmitter::
316getBranchTarget26OpValue(const MCInst &MI, unsigned OpNo,
317 SmallVectorImpl<MCFixup> &Fixups,
318 const MCSubtargetInfo &STI) const {
319
320 const MCOperand &MO = MI.getOperand(OpNo);
321
322 // If the destination is an immediate, divide by 4.
323 if (MO.isImm()) return MO.getImm() >> 2;
324
325 assert(MO.isExpr() &&
326 "getBranchTarget26OpValue expects only expressions or immediates");
327
Zoran Jovanovic10e06da2014-05-27 12:55:40 +0000328 const MCExpr *Expr = MO.getExpr();
329 Fixups.push_back(MCFixup::Create(0, Expr,
330 MCFixupKind(Mips::fixup_MIPS_PC26_S2)));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000331 return 0;
332}
333
Zoran Jovanovic52c56b92014-05-16 13:19:46 +0000334/// getJumpOffset16OpValue - Return binary encoding of the jump
335/// target operand. If the machine operand requires relocation,
336/// record the relocation and return zero.
337unsigned MipsMCCodeEmitter::
338getJumpOffset16OpValue(const MCInst &MI, unsigned OpNo,
339 SmallVectorImpl<MCFixup> &Fixups,
340 const MCSubtargetInfo &STI) const {
341
342 const MCOperand &MO = MI.getOperand(OpNo);
343
344 if (MO.isImm()) return MO.getImm();
345
346 assert(MO.isExpr() &&
347 "getJumpOffset16OpValue expects only expressions or an immediate");
348
349 // TODO: Push fixup.
350 return 0;
351}
352
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000353/// getJumpTargetOpValue - Return binary encoding of the jump
354/// target operand. If the machine operand requires relocation,
355/// record the relocation and return zero.
356unsigned MipsMCCodeEmitter::
357getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000358 SmallVectorImpl<MCFixup> &Fixups,
359 const MCSubtargetInfo &STI) const {
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000360
361 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter4f69a0f2013-03-22 00:29:10 +0000362 // If the destination is an immediate, divide by 4.
363 if (MO.isImm()) return MO.getImm()>>2;
364
Jack Carter71e6a742012-09-06 00:43:26 +0000365 assert(MO.isExpr() &&
366 "getJumpTargetOpValue expects only expressions or an immediate");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000367
368 const MCExpr *Expr = MO.getExpr();
369 Fixups.push_back(MCFixup::Create(0, Expr,
370 MCFixupKind(Mips::fixup_Mips_26)));
371 return 0;
372}
373
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000374unsigned MipsMCCodeEmitter::
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000375getJumpTargetOpValueMM(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000376 SmallVectorImpl<MCFixup> &Fixups,
377 const MCSubtargetInfo &STI) const {
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000378
379 const MCOperand &MO = MI.getOperand(OpNo);
380 // If the destination is an immediate, divide by 2.
381 if (MO.isImm()) return MO.getImm() >> 1;
382
383 assert(MO.isExpr() &&
384 "getJumpTargetOpValueMM expects only expressions or an immediate");
385
386 const MCExpr *Expr = MO.getExpr();
387 Fixups.push_back(MCFixup::Create(0, Expr,
388 MCFixupKind(Mips::fixup_MICROMIPS_26_S1)));
389 return 0;
390}
391
392unsigned MipsMCCodeEmitter::
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000393getUImm5Lsl2Encoding(const MCInst &MI, unsigned OpNo,
394 SmallVectorImpl<MCFixup> &Fixups,
395 const MCSubtargetInfo &STI) const {
396
397 const MCOperand &MO = MI.getOperand(OpNo);
398 if (MO.isImm()) {
399 // The immediate is encoded as 'immediate << 2'.
400 unsigned Res = getMachineOpValue(MI, MO, Fixups, STI);
401 assert((Res & 3) == 0);
402 return Res >> 2;
403 }
404
405 assert(MO.isExpr() &&
406 "getUImm5Lsl2Encoding expects only expressions or an immediate");
407
408 return 0;
409}
410
411unsigned MipsMCCodeEmitter::
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000412getSImm3Lsa2Value(const MCInst &MI, unsigned OpNo,
413 SmallVectorImpl<MCFixup> &Fixups,
414 const MCSubtargetInfo &STI) const {
415
416 const MCOperand &MO = MI.getOperand(OpNo);
417 if (MO.isImm()) {
418 int Value = MO.getImm();
419 return Value >> 2;
420 }
421
422 return 0;
423}
424
425unsigned MipsMCCodeEmitter::
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000426getUImm6Lsl2Encoding(const MCInst &MI, unsigned OpNo,
427 SmallVectorImpl<MCFixup> &Fixups,
428 const MCSubtargetInfo &STI) const {
429
430 const MCOperand &MO = MI.getOperand(OpNo);
431 if (MO.isImm()) {
432 unsigned Value = MO.getImm();
433 return Value >> 2;
434 }
435
436 return 0;
437}
438
439unsigned MipsMCCodeEmitter::
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000440getSImm9AddiuspValue(const MCInst &MI, unsigned OpNo,
441 SmallVectorImpl<MCFixup> &Fixups,
442 const MCSubtargetInfo &STI) const {
443
444 const MCOperand &MO = MI.getOperand(OpNo);
445 if (MO.isImm()) {
446 unsigned Binary = (MO.getImm() >> 2) & 0x0000ffff;
447 return (((Binary & 0x8000) >> 7) | (Binary & 0x00ff));
448 }
449
450 return 0;
451}
452
453unsigned MipsMCCodeEmitter::
David Woodhouse3fa98a62014-01-28 23:13:18 +0000454getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups,
455 const MCSubtargetInfo &STI) const {
Jack Carterb5cf5902013-04-17 00:18:04 +0000456 int64_t Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000457
Jack Carterb5cf5902013-04-17 00:18:04 +0000458 if (Expr->EvaluateAsAbsolute(Res))
459 return Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000460
Akira Hatanakafe384a22012-03-27 02:33:05 +0000461 MCExpr::ExprKind Kind = Expr->getKind();
Jack Carterb5cf5902013-04-17 00:18:04 +0000462 if (Kind == MCExpr::Constant) {
463 return cast<MCConstantExpr>(Expr)->getValue();
464 }
Akira Hatanakae2eed962011-12-22 01:05:17 +0000465
Akira Hatanakafe384a22012-03-27 02:33:05 +0000466 if (Kind == MCExpr::Binary) {
David Woodhouse3fa98a62014-01-28 23:13:18 +0000467 unsigned Res = getExprOpValue(cast<MCBinaryExpr>(Expr)->getLHS(), Fixups, STI);
468 Res += getExprOpValue(cast<MCBinaryExpr>(Expr)->getRHS(), Fixups, STI);
Jack Carterb5cf5902013-04-17 00:18:04 +0000469 return Res;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000470 }
Petar Jovanovica5da5882014-02-04 18:41:57 +0000471
472 if (Kind == MCExpr::Target) {
473 const MipsMCExpr *MipsExpr = cast<MipsMCExpr>(Expr);
474
475 Mips::Fixups FixupKind = Mips::Fixups(0);
476 switch (MipsExpr->getKind()) {
477 default: llvm_unreachable("Unsupported fixup kind for target expression!");
Sasa Stankovic06c47802014-04-03 10:37:45 +0000478 case MipsMCExpr::VK_Mips_HIGHEST:
479 FixupKind = Mips::fixup_Mips_HIGHEST;
480 break;
481 case MipsMCExpr::VK_Mips_HIGHER:
482 FixupKind = Mips::fixup_Mips_HIGHER;
483 break;
484 case MipsMCExpr::VK_Mips_HI:
Petar Jovanovica5da5882014-02-04 18:41:57 +0000485 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_HI16
486 : Mips::fixup_Mips_HI16;
487 break;
Sasa Stankovic06c47802014-04-03 10:37:45 +0000488 case MipsMCExpr::VK_Mips_LO:
Petar Jovanovica5da5882014-02-04 18:41:57 +0000489 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_LO16
490 : Mips::fixup_Mips_LO16;
491 break;
492 }
493 Fixups.push_back(MCFixup::Create(0, MipsExpr, MCFixupKind(FixupKind)));
494 return 0;
495 }
496
Jack Carterb5cf5902013-04-17 00:18:04 +0000497 if (Kind == MCExpr::SymbolRef) {
Mark Seabornc3bd1772013-12-31 13:05:15 +0000498 Mips::Fixups FixupKind = Mips::Fixups(0);
Akira Hatanakafe384a22012-03-27 02:33:05 +0000499
Mark Seabornc3bd1772013-12-31 13:05:15 +0000500 switch(cast<MCSymbolRefExpr>(Expr)->getKind()) {
501 default: llvm_unreachable("Unknown fixup kind!");
502 break;
503 case MCSymbolRefExpr::VK_Mips_GPOFF_HI :
504 FixupKind = Mips::fixup_Mips_GPOFF_HI;
505 break;
506 case MCSymbolRefExpr::VK_Mips_GPOFF_LO :
507 FixupKind = Mips::fixup_Mips_GPOFF_LO;
508 break;
509 case MCSymbolRefExpr::VK_Mips_GOT_PAGE :
David Woodhoused2cca112014-01-28 23:13:25 +0000510 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_PAGE
Mark Seabornc3bd1772013-12-31 13:05:15 +0000511 : Mips::fixup_Mips_GOT_PAGE;
512 break;
513 case MCSymbolRefExpr::VK_Mips_GOT_OFST :
David Woodhoused2cca112014-01-28 23:13:25 +0000514 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_OFST
Mark Seabornc3bd1772013-12-31 13:05:15 +0000515 : Mips::fixup_Mips_GOT_OFST;
516 break;
517 case MCSymbolRefExpr::VK_Mips_GOT_DISP :
David Woodhoused2cca112014-01-28 23:13:25 +0000518 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_DISP
Mark Seabornc3bd1772013-12-31 13:05:15 +0000519 : Mips::fixup_Mips_GOT_DISP;
520 break;
521 case MCSymbolRefExpr::VK_Mips_GPREL:
522 FixupKind = Mips::fixup_Mips_GPREL16;
523 break;
524 case MCSymbolRefExpr::VK_Mips_GOT_CALL:
David Woodhoused2cca112014-01-28 23:13:25 +0000525 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_CALL16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000526 : Mips::fixup_Mips_CALL16;
527 break;
528 case MCSymbolRefExpr::VK_Mips_GOT16:
David Woodhoused2cca112014-01-28 23:13:25 +0000529 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000530 : Mips::fixup_Mips_GOT_Global;
531 break;
532 case MCSymbolRefExpr::VK_Mips_GOT:
David Woodhoused2cca112014-01-28 23:13:25 +0000533 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000534 : Mips::fixup_Mips_GOT_Local;
535 break;
536 case MCSymbolRefExpr::VK_Mips_ABS_HI:
David Woodhoused2cca112014-01-28 23:13:25 +0000537 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_HI16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000538 : Mips::fixup_Mips_HI16;
539 break;
540 case MCSymbolRefExpr::VK_Mips_ABS_LO:
David Woodhoused2cca112014-01-28 23:13:25 +0000541 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_LO16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000542 : Mips::fixup_Mips_LO16;
543 break;
544 case MCSymbolRefExpr::VK_Mips_TLSGD:
David Woodhoused2cca112014-01-28 23:13:25 +0000545 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_GD
Mark Seabornc3bd1772013-12-31 13:05:15 +0000546 : Mips::fixup_Mips_TLSGD;
547 break;
548 case MCSymbolRefExpr::VK_Mips_TLSLDM:
David Woodhoused2cca112014-01-28 23:13:25 +0000549 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_LDM
Mark Seabornc3bd1772013-12-31 13:05:15 +0000550 : Mips::fixup_Mips_TLSLDM;
551 break;
552 case MCSymbolRefExpr::VK_Mips_DTPREL_HI:
David Woodhoused2cca112014-01-28 23:13:25 +0000553 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_DTPREL_HI16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000554 : Mips::fixup_Mips_DTPREL_HI;
555 break;
556 case MCSymbolRefExpr::VK_Mips_DTPREL_LO:
David Woodhoused2cca112014-01-28 23:13:25 +0000557 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_DTPREL_LO16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000558 : Mips::fixup_Mips_DTPREL_LO;
559 break;
560 case MCSymbolRefExpr::VK_Mips_GOTTPREL:
561 FixupKind = Mips::fixup_Mips_GOTTPREL;
562 break;
563 case MCSymbolRefExpr::VK_Mips_TPREL_HI:
David Woodhoused2cca112014-01-28 23:13:25 +0000564 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_TPREL_HI16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000565 : Mips::fixup_Mips_TPREL_HI;
566 break;
567 case MCSymbolRefExpr::VK_Mips_TPREL_LO:
David Woodhoused2cca112014-01-28 23:13:25 +0000568 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_TPREL_LO16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000569 : Mips::fixup_Mips_TPREL_LO;
570 break;
571 case MCSymbolRefExpr::VK_Mips_HIGHER:
572 FixupKind = Mips::fixup_Mips_HIGHER;
573 break;
574 case MCSymbolRefExpr::VK_Mips_HIGHEST:
575 FixupKind = Mips::fixup_Mips_HIGHEST;
576 break;
577 case MCSymbolRefExpr::VK_Mips_GOT_HI16:
578 FixupKind = Mips::fixup_Mips_GOT_HI16;
579 break;
580 case MCSymbolRefExpr::VK_Mips_GOT_LO16:
581 FixupKind = Mips::fixup_Mips_GOT_LO16;
582 break;
583 case MCSymbolRefExpr::VK_Mips_CALL_HI16:
584 FixupKind = Mips::fixup_Mips_CALL_HI16;
585 break;
586 case MCSymbolRefExpr::VK_Mips_CALL_LO16:
587 FixupKind = Mips::fixup_Mips_CALL_LO16;
588 break;
Zoran Jovanovicb355e8f2014-05-27 14:58:51 +0000589 case MCSymbolRefExpr::VK_Mips_PCREL_HI16:
590 FixupKind = Mips::fixup_MIPS_PCHI16;
591 break;
592 case MCSymbolRefExpr::VK_Mips_PCREL_LO16:
593 FixupKind = Mips::fixup_MIPS_PCLO16;
594 break;
Mark Seabornc3bd1772013-12-31 13:05:15 +0000595 } // switch
Akira Hatanakafe384a22012-03-27 02:33:05 +0000596
Jack Carterb5cf5902013-04-17 00:18:04 +0000597 Fixups.push_back(MCFixup::Create(0, Expr, MCFixupKind(FixupKind)));
598 return 0;
599 }
Akira Hatanakafe384a22012-03-27 02:33:05 +0000600 return 0;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000601}
602
Jack Carterb5cf5902013-04-17 00:18:04 +0000603/// getMachineOpValue - Return binary encoding of operand. If the machine
604/// operand requires relocation, record the relocation and return zero.
605unsigned MipsMCCodeEmitter::
606getMachineOpValue(const MCInst &MI, const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000607 SmallVectorImpl<MCFixup> &Fixups,
608 const MCSubtargetInfo &STI) const {
Jack Carterb5cf5902013-04-17 00:18:04 +0000609 if (MO.isReg()) {
610 unsigned Reg = MO.getReg();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000611 unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
Jack Carterb5cf5902013-04-17 00:18:04 +0000612 return RegNo;
613 } else if (MO.isImm()) {
614 return static_cast<unsigned>(MO.getImm());
615 } else if (MO.isFPImm()) {
616 return static_cast<unsigned>(APFloat(MO.getFPImm())
617 .bitcastToAPInt().getHiBits(32).getLimitedValue());
618 }
619 // MO must be an Expr.
620 assert(MO.isExpr());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000621 return getExprOpValue(MO.getExpr(),Fixups, STI);
Jack Carterb5cf5902013-04-17 00:18:04 +0000622}
623
Matheus Almeida6b59c442013-12-05 11:06:22 +0000624/// getMSAMemEncoding - Return binary encoding of memory operand for LD/ST
625/// instructions.
626unsigned
627MipsMCCodeEmitter::getMSAMemEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000628 SmallVectorImpl<MCFixup> &Fixups,
629 const MCSubtargetInfo &STI) const {
Matheus Almeida6b59c442013-12-05 11:06:22 +0000630 // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
631 assert(MI.getOperand(OpNo).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000632 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups, STI) << 16;
633 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
Matheus Almeida6b59c442013-12-05 11:06:22 +0000634
635 // The immediate field of an LD/ST instruction is scaled which means it must
636 // be divided (when encoding) by the size (in bytes) of the instructions'
637 // data format.
638 // .b - 1 byte
639 // .h - 2 bytes
640 // .w - 4 bytes
641 // .d - 8 bytes
642 switch(MI.getOpcode())
643 {
644 default:
645 assert (0 && "Unexpected instruction");
646 break;
647 case Mips::LD_B:
648 case Mips::ST_B:
649 // We don't need to scale the offset in this case
650 break;
651 case Mips::LD_H:
652 case Mips::ST_H:
653 OffBits >>= 1;
654 break;
655 case Mips::LD_W:
656 case Mips::ST_W:
657 OffBits >>= 2;
658 break;
659 case Mips::LD_D:
660 case Mips::ST_D:
661 OffBits >>= 3;
662 break;
663 }
664
665 return (OffBits & 0xFFFF) | RegBits;
666}
667
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000668/// getMemEncoding - Return binary encoding of memory related operand.
669/// If the offset operand requires relocation, record the relocation.
670unsigned
671MipsMCCodeEmitter::getMemEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000672 SmallVectorImpl<MCFixup> &Fixups,
673 const MCSubtargetInfo &STI) const {
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000674 // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
675 assert(MI.getOperand(OpNo).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000676 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups, STI) << 16;
677 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000678
679 return (OffBits & 0xFFFF) | RegBits;
680}
681
Jack Carter97700972013-08-13 20:19:16 +0000682unsigned MipsMCCodeEmitter::
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000683getMemEncodingMMImm4(const MCInst &MI, unsigned OpNo,
684 SmallVectorImpl<MCFixup> &Fixups,
685 const MCSubtargetInfo &STI) const {
686 // Base register is encoded in bits 6-4, offset is encoded in bits 3-0.
687 assert(MI.getOperand(OpNo).isReg());
688 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),
689 Fixups, STI) << 4;
690 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
691 Fixups, STI);
692
693 return (OffBits & 0xF) | RegBits;
694}
695
696unsigned MipsMCCodeEmitter::
697getMemEncodingMMImm4Lsl1(const MCInst &MI, unsigned OpNo,
698 SmallVectorImpl<MCFixup> &Fixups,
699 const MCSubtargetInfo &STI) const {
700 // Base register is encoded in bits 6-4, offset is encoded in bits 3-0.
701 assert(MI.getOperand(OpNo).isReg());
702 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),
703 Fixups, STI) << 4;
704 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
705 Fixups, STI) >> 1;
706
707 return (OffBits & 0xF) | RegBits;
708}
709
710unsigned MipsMCCodeEmitter::
711getMemEncodingMMImm4Lsl2(const MCInst &MI, unsigned OpNo,
712 SmallVectorImpl<MCFixup> &Fixups,
713 const MCSubtargetInfo &STI) const {
714 // Base register is encoded in bits 6-4, offset is encoded in bits 3-0.
715 assert(MI.getOperand(OpNo).isReg());
716 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),
717 Fixups, STI) << 4;
718 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
719 Fixups, STI) >> 2;
720
721 return (OffBits & 0xF) | RegBits;
722}
723
724unsigned MipsMCCodeEmitter::
Jozef Kolek12c69822014-12-23 16:16:33 +0000725getMemEncodingMMSPImm5Lsl2(const MCInst &MI, unsigned OpNo,
726 SmallVectorImpl<MCFixup> &Fixups,
727 const MCSubtargetInfo &STI) const {
728 // Register is encoded in bits 9-5, offset is encoded in bits 4-0.
729 assert(MI.getOperand(OpNo).isReg() &&
730 MI.getOperand(OpNo).getReg() == Mips::SP &&
731 "Unexpected base register!");
732 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
733 Fixups, STI) >> 2;
734
735 return OffBits & 0x1F;
736}
737
738unsigned MipsMCCodeEmitter::
Jack Carter97700972013-08-13 20:19:16 +0000739getMemEncodingMMImm12(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000740 SmallVectorImpl<MCFixup> &Fixups,
741 const MCSubtargetInfo &STI) const {
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000742 // opNum can be invalid if instruction had reglist as operand.
743 // MemOperand is always last operand of instruction (base + offset).
744 switch (MI.getOpcode()) {
745 default:
746 break;
747 case Mips::SWM32_MM:
748 case Mips::LWM32_MM:
749 OpNo = MI.getNumOperands() - 2;
750 break;
751 }
752
Jack Carter97700972013-08-13 20:19:16 +0000753 // Base register is encoded in bits 20-16, offset is encoded in bits 11-0.
754 assert(MI.getOperand(OpNo).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000755 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI) << 16;
756 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
Jack Carter97700972013-08-13 20:19:16 +0000757
758 return (OffBits & 0x0FFF) | RegBits;
759}
760
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000761unsigned MipsMCCodeEmitter::
762getMemEncodingMMImm4sp(const MCInst &MI, unsigned OpNo,
763 SmallVectorImpl<MCFixup> &Fixups,
764 const MCSubtargetInfo &STI) const {
765 // opNum can be invalid if instruction had reglist as operand
766 // MemOperand is always last operand of instruction (base + offset)
767 switch (MI.getOpcode()) {
768 default:
769 break;
770 case Mips::SWM16_MM:
771 case Mips::LWM16_MM:
772 OpNo = MI.getNumOperands() - 2;
773 break;
774 }
775
776 // Offset is encoded in bits 4-0.
777 assert(MI.getOperand(OpNo).isReg());
778 // Base register is always SP - thus it is not encoded.
779 assert(MI.getOperand(OpNo+1).isImm());
780 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
781
782 return ((OffBits >> 2) & 0x0F);
783}
784
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000785unsigned
786MipsMCCodeEmitter::getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000787 SmallVectorImpl<MCFixup> &Fixups,
788 const MCSubtargetInfo &STI) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000789 assert(MI.getOperand(OpNo).isImm());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000790 unsigned SizeEncoding = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000791 return SizeEncoding - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000792}
793
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000794// FIXME: should be called getMSBEncoding
795//
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000796unsigned
797MipsMCCodeEmitter::getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000798 SmallVectorImpl<MCFixup> &Fixups,
799 const MCSubtargetInfo &STI) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000800 assert(MI.getOperand(OpNo-1).isImm());
801 assert(MI.getOperand(OpNo).isImm());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000802 unsigned Position = getMachineOpValue(MI, MI.getOperand(OpNo-1), Fixups, STI);
803 unsigned Size = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000804
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000805 return Position + Size - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000806}
807
Matheus Almeida779c5932013-11-18 12:32:49 +0000808unsigned
809MipsMCCodeEmitter::getLSAImmEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000810 SmallVectorImpl<MCFixup> &Fixups,
811 const MCSubtargetInfo &STI) const {
Matheus Almeida779c5932013-11-18 12:32:49 +0000812 assert(MI.getOperand(OpNo).isImm());
813 // The immediate is encoded as 'immediate - 1'.
David Woodhouse3fa98a62014-01-28 23:13:18 +0000814 return getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI) - 1;
Matheus Almeida779c5932013-11-18 12:32:49 +0000815}
816
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000817unsigned
818MipsMCCodeEmitter::getSimm19Lsl2Encoding(const MCInst &MI, unsigned OpNo,
819 SmallVectorImpl<MCFixup> &Fixups,
820 const MCSubtargetInfo &STI) const {
Zoran Jovanovicb9c07f32014-06-12 12:40:00 +0000821 const MCOperand &MO = MI.getOperand(OpNo);
822 if (MO.isImm()) {
823 // The immediate is encoded as 'immediate << 2'.
824 unsigned Res = getMachineOpValue(MI, MO, Fixups, STI);
825 assert((Res & 3) == 0);
826 return Res >> 2;
827 }
828
829 assert(MO.isExpr() &&
830 "getSimm19Lsl2Encoding expects only expressions or an immediate");
831
832 const MCExpr *Expr = MO.getExpr();
833 Fixups.push_back(MCFixup::Create(0, Expr,
834 MCFixupKind(Mips::fixup_MIPS_PC19_S2)));
835 return 0;
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000836}
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000837
Zoran Jovanovic28551422014-06-09 09:49:51 +0000838unsigned
839MipsMCCodeEmitter::getSimm18Lsl3Encoding(const MCInst &MI, unsigned OpNo,
840 SmallVectorImpl<MCFixup> &Fixups,
841 const MCSubtargetInfo &STI) const {
Zoran Jovanovica5acdcf2014-06-13 14:26:47 +0000842 const MCOperand &MO = MI.getOperand(OpNo);
843 if (MO.isImm()) {
844 // The immediate is encoded as 'immediate << 3'.
845 unsigned Res = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
846 assert((Res & 7) == 0);
847 return Res >> 3;
848 }
849
850 assert(MO.isExpr() &&
851 "getSimm18Lsl2Encoding expects only expressions or an immediate");
852
853 const MCExpr *Expr = MO.getExpr();
854 Fixups.push_back(MCFixup::Create(0, Expr,
855 MCFixupKind(Mips::fixup_MIPS_PC18_S3)));
856 return 0;
Zoran Jovanovic28551422014-06-09 09:49:51 +0000857}
858
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000859unsigned
860MipsMCCodeEmitter::getUImm3Mod8Encoding(const MCInst &MI, unsigned OpNo,
861 SmallVectorImpl<MCFixup> &Fixups,
862 const MCSubtargetInfo &STI) const {
863 assert(MI.getOperand(OpNo).isImm());
864 const MCOperand &MO = MI.getOperand(OpNo);
865 return MO.getImm() % 8;
866}
867
Zoran Jovanovic88531712014-11-05 17:31:00 +0000868unsigned
869MipsMCCodeEmitter::getUImm4AndValue(const MCInst &MI, unsigned OpNo,
870 SmallVectorImpl<MCFixup> &Fixups,
871 const MCSubtargetInfo &STI) const {
872 assert(MI.getOperand(OpNo).isImm());
873 const MCOperand &MO = MI.getOperand(OpNo);
874 unsigned Value = MO.getImm();
875 switch (Value) {
876 case 128: return 0x0;
877 case 1: return 0x1;
878 case 2: return 0x2;
879 case 3: return 0x3;
880 case 4: return 0x4;
881 case 7: return 0x5;
882 case 8: return 0x6;
883 case 15: return 0x7;
884 case 16: return 0x8;
885 case 31: return 0x9;
886 case 32: return 0xa;
887 case 63: return 0xb;
888 case 64: return 0xc;
889 case 255: return 0xd;
890 case 32768: return 0xe;
891 case 65535: return 0xf;
892 }
893 llvm_unreachable("Unexpected value");
894}
895
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000896unsigned
897MipsMCCodeEmitter::getRegisterListOpValue(const MCInst &MI, unsigned OpNo,
898 SmallVectorImpl<MCFixup> &Fixups,
899 const MCSubtargetInfo &STI) const {
900 unsigned res = 0;
901
902 // Register list operand is always first operand of instruction and it is
903 // placed before memory operand (register + imm).
904
905 for (unsigned I = OpNo, E = MI.getNumOperands() - 2; I < E; ++I) {
906 unsigned Reg = MI.getOperand(I).getReg();
907 unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
908 if (RegNo != 31)
909 res++;
910 else
911 res |= 0x10;
912 }
913 return res;
914}
915
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000916unsigned
917MipsMCCodeEmitter::getRegisterListOpValue16(const MCInst &MI, unsigned OpNo,
918 SmallVectorImpl<MCFixup> &Fixups,
919 const MCSubtargetInfo &STI) const {
920 return (MI.getNumOperands() - 4);
921}
922
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000923unsigned
924MipsMCCodeEmitter::getRegisterPairOpValue(const MCInst &MI, unsigned OpNo,
925 SmallVectorImpl<MCFixup> &Fixups,
926 const MCSubtargetInfo &STI) const {
927 return getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
928}
929
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000930unsigned
931MipsMCCodeEmitter::getSimm23Lsl2Encoding(const MCInst &MI, unsigned OpNo,
932 SmallVectorImpl<MCFixup> &Fixups,
933 const MCSubtargetInfo &STI) const {
934 const MCOperand &MO = MI.getOperand(OpNo);
935 assert(MO.isImm() && "getSimm23Lsl2Encoding expects only an immediate");
936 // The immediate is encoded as 'immediate >> 2'.
937 unsigned Res = static_cast<unsigned>(MO.getImm());
938 assert((Res & 3) == 0);
939 return Res >> 2;
940}
941
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000942#include "MipsGenMCCodeEmitter.inc"