Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // SI Instruction format definitions. |
| 11 | // |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 14 | class InstSI <dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 15 | AMDGPUInst<outs, ins, asm, pattern>, PredicateControl { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 16 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 17 | field bits<1> VM_CNT = 0; |
| 18 | field bits<1> EXP_CNT = 0; |
| 19 | field bits<1> LGKM_CNT = 0; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 20 | |
| 21 | field bits<1> SALU = 0; |
| 22 | field bits<1> VALU = 0; |
| 23 | |
| 24 | field bits<1> SOP1 = 0; |
| 25 | field bits<1> SOP2 = 0; |
| 26 | field bits<1> SOPC = 0; |
| 27 | field bits<1> SOPK = 0; |
| 28 | field bits<1> SOPP = 0; |
| 29 | |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 30 | field bits<1> VOP1 = 0; |
| 31 | field bits<1> VOP2 = 0; |
| 32 | field bits<1> VOP3 = 0; |
| 33 | field bits<1> VOPC = 0; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 34 | |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 35 | field bits<1> MUBUF = 0; |
| 36 | field bits<1> MTBUF = 0; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 37 | field bits<1> SMRD = 0; |
| 38 | field bits<1> DS = 0; |
| 39 | field bits<1> MIMG = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 40 | field bits<1> FLAT = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 | |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 42 | // These need to be kept in sync with the enum in SIInstrFlags. |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 43 | let TSFlags{0} = VM_CNT; |
| 44 | let TSFlags{1} = EXP_CNT; |
| 45 | let TSFlags{2} = LGKM_CNT; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 46 | |
| 47 | let TSFlags{3} = SALU; |
| 48 | let TSFlags{4} = VALU; |
| 49 | |
| 50 | let TSFlags{5} = SOP1; |
| 51 | let TSFlags{6} = SOP2; |
| 52 | let TSFlags{7} = SOPC; |
| 53 | let TSFlags{8} = SOPK; |
| 54 | let TSFlags{9} = SOPP; |
| 55 | |
| 56 | let TSFlags{10} = VOP1; |
| 57 | let TSFlags{11} = VOP2; |
| 58 | let TSFlags{12} = VOP3; |
| 59 | let TSFlags{13} = VOPC; |
| 60 | |
| 61 | let TSFlags{14} = MUBUF; |
| 62 | let TSFlags{15} = MTBUF; |
| 63 | let TSFlags{16} = SMRD; |
| 64 | let TSFlags{17} = DS; |
| 65 | let TSFlags{18} = MIMG; |
| 66 | let TSFlags{19} = FLAT; |
Matt Arsenault | cb0ac3d | 2014-09-26 17:54:59 +0000 | [diff] [blame] | 67 | |
| 68 | // Most instructions require adjustments after selection to satisfy |
| 69 | // operand requirements. |
| 70 | let hasPostISelHook = 1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 71 | } |
| 72 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 73 | class Enc32 { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 74 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 75 | field bits<32> Inst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 76 | int Size = 4; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 79 | class Enc64 { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 80 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 81 | field bits<64> Inst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 82 | int Size = 8; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 85 | let Uses = [EXEC] in { |
| 86 | |
| 87 | class VOPCCommon <dag ins, string asm, list<dag> pattern> : |
| 88 | InstSI <(outs VCCReg:$dst), ins, asm, pattern> { |
| 89 | |
| 90 | let DisableEncoding = "$dst"; |
| 91 | let mayLoad = 0; |
| 92 | let mayStore = 0; |
| 93 | let hasSideEffects = 0; |
| 94 | let UseNamedOperandTable = 1; |
| 95 | let VOPC = 1; |
| 96 | let VALU = 1; |
| 97 | let Size = 4; |
| 98 | } |
| 99 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 100 | class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> : |
| 101 | InstSI <outs, ins, asm, pattern> { |
| 102 | let mayLoad = 0; |
| 103 | let mayStore = 0; |
| 104 | let hasSideEffects = 0; |
| 105 | let UseNamedOperandTable = 1; |
| 106 | let VOP1 = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 107 | let VALU = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 108 | let Size = 4; |
| 109 | } |
| 110 | |
| 111 | class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> : |
| 112 | InstSI <outs, ins, asm, pattern> { |
| 113 | |
| 114 | let mayLoad = 0; |
| 115 | let mayStore = 0; |
| 116 | let hasSideEffects = 0; |
| 117 | let UseNamedOperandTable = 1; |
| 118 | let VOP2 = 1; |
| 119 | let VALU = 1; |
| 120 | let Size = 4; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 121 | } |
| 122 | |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 123 | class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 124 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 125 | |
| 126 | let mayLoad = 0; |
| 127 | let mayStore = 0; |
| 128 | let hasSideEffects = 0; |
| 129 | let UseNamedOperandTable = 1; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 130 | // Using complex patterns gives VOP3 patterns a very high complexity rating, |
| 131 | // but standalone patterns are almost always prefered, so we need to adjust the |
| 132 | // priority lower. The goal is to use a high number to reduce complexity to |
| 133 | // zero (or less than zero). |
| 134 | let AddedComplexity = -1000; |
| 135 | |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 136 | let VOP3 = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 137 | let VALU = 1; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 138 | |
| 139 | int Size = 8; |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 142 | } // End Uses = [EXEC] |
| 143 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 144 | //===----------------------------------------------------------------------===// |
| 145 | // Scalar operations |
| 146 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 147 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 148 | class SOP1e <bits<8> op> : Enc32 { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 149 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 150 | bits<7> SDST; |
| 151 | bits<8> SSRC0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 152 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 153 | let Inst{7-0} = SSRC0; |
| 154 | let Inst{15-8} = op; |
| 155 | let Inst{22-16} = SDST; |
| 156 | let Inst{31-23} = 0x17d; //encoding; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 157 | } |
| 158 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 159 | class SOP2e <bits<7> op> : Enc32 { |
| 160 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 161 | bits<7> SDST; |
| 162 | bits<8> SSRC0; |
| 163 | bits<8> SSRC1; |
| 164 | |
| 165 | let Inst{7-0} = SSRC0; |
| 166 | let Inst{15-8} = SSRC1; |
| 167 | let Inst{22-16} = SDST; |
| 168 | let Inst{29-23} = op; |
| 169 | let Inst{31-30} = 0x2; // encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 170 | } |
| 171 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 172 | class SOPCe <bits<7> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 173 | |
| 174 | bits<8> SSRC0; |
| 175 | bits<8> SSRC1; |
| 176 | |
| 177 | let Inst{7-0} = SSRC0; |
| 178 | let Inst{15-8} = SSRC1; |
| 179 | let Inst{22-16} = op; |
| 180 | let Inst{31-23} = 0x17e; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | class SOPKe <bits<5> op> : Enc32 { |
| 184 | |
| 185 | bits <7> SDST; |
| 186 | bits <16> SIMM16; |
| 187 | |
| 188 | let Inst{15-0} = SIMM16; |
| 189 | let Inst{22-16} = SDST; |
| 190 | let Inst{27-23} = op; |
| 191 | let Inst{31-28} = 0xb; //encoding |
| 192 | } |
| 193 | |
| 194 | class SOPPe <bits<7> op> : Enc32 { |
| 195 | |
| 196 | bits <16> simm16; |
| 197 | |
| 198 | let Inst{15-0} = simm16; |
| 199 | let Inst{22-16} = op; |
| 200 | let Inst{31-23} = 0x17f; // encoding |
| 201 | } |
| 202 | |
| 203 | class SMRDe <bits<5> op, bits<1> imm> : Enc32 { |
| 204 | |
| 205 | bits<7> SDST; |
| 206 | bits<7> SBASE; |
| 207 | bits<8> OFFSET; |
| 208 | |
| 209 | let Inst{7-0} = OFFSET; |
| 210 | let Inst{8} = imm; |
| 211 | let Inst{14-9} = SBASE{6-1}; |
| 212 | let Inst{21-15} = SDST; |
| 213 | let Inst{26-22} = op; |
| 214 | let Inst{31-27} = 0x18; //encoding |
| 215 | } |
| 216 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 217 | class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> : |
| 218 | InstSI<outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 219 | |
| 220 | let mayLoad = 0; |
| 221 | let mayStore = 0; |
| 222 | let hasSideEffects = 0; |
| 223 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 224 | let SOP1 = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 225 | } |
| 226 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 227 | class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> : |
| 228 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 229 | |
| 230 | let mayLoad = 0; |
| 231 | let mayStore = 0; |
| 232 | let hasSideEffects = 0; |
| 233 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 234 | let SOP2 = 1; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 235 | |
| 236 | let UseNamedOperandTable = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 240 | InstSI<outs, ins, asm, pattern>, SOPCe <op> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 241 | |
| 242 | let DisableEncoding = "$dst"; |
| 243 | let mayLoad = 0; |
| 244 | let mayStore = 0; |
| 245 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 246 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 247 | let SOPC = 1; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 248 | |
| 249 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 250 | } |
| 251 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 252 | class SOPK <dag outs, dag ins, string asm, list<dag> pattern> : |
| 253 | InstSI <outs, ins , asm, pattern> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 254 | |
| 255 | let mayLoad = 0; |
| 256 | let mayStore = 0; |
| 257 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 258 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 259 | let SOPK = 1; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 260 | |
| 261 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 262 | } |
| 263 | |
Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 264 | class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> : |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 265 | InstSI <(outs), ins, asm, pattern >, SOPPe <op> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 266 | |
| 267 | let mayLoad = 0; |
| 268 | let mayStore = 0; |
| 269 | let hasSideEffects = 0; |
Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 270 | let isCodeGenOnly = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 271 | let SALU = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 272 | let SOPP = 1; |
Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 273 | |
| 274 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 275 | } |
| 276 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 277 | class SMRD <dag outs, dag ins, string asm, list<dag> pattern> : |
| 278 | InstSI<outs, ins, asm, pattern> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 279 | |
| 280 | let LGKM_CNT = 1; |
Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 281 | let SMRD = 1; |
Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 282 | let mayStore = 0; |
| 283 | let mayLoad = 1; |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 284 | let hasSideEffects = 0; |
Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 285 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 286 | } |
| 287 | |
| 288 | //===----------------------------------------------------------------------===// |
| 289 | // Vector ALU operations |
| 290 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 291 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 292 | class VOP1e <bits<8> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 293 | |
| 294 | bits<8> VDST; |
| 295 | bits<9> SRC0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 296 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 297 | let Inst{8-0} = SRC0; |
| 298 | let Inst{16-9} = op; |
| 299 | let Inst{24-17} = VDST; |
| 300 | let Inst{31-25} = 0x3f; //encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 301 | } |
| 302 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 303 | class VOP2e <bits<6> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 304 | |
| 305 | bits<8> VDST; |
| 306 | bits<9> SRC0; |
| 307 | bits<8> VSRC1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 308 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 309 | let Inst{8-0} = SRC0; |
| 310 | let Inst{16-9} = VSRC1; |
| 311 | let Inst{24-17} = VDST; |
| 312 | let Inst{30-25} = op; |
| 313 | let Inst{31} = 0x0; //encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 314 | } |
| 315 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 316 | class VOP3e <bits<9> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 317 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 318 | bits<8> dst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 319 | bits<2> src0_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 320 | bits<9> src0; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 321 | bits<2> src1_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 322 | bits<9> src1; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 323 | bits<2> src2_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 324 | bits<9> src2; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 325 | bits<1> clamp; |
| 326 | bits<2> omod; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 327 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 328 | let Inst{7-0} = dst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 329 | let Inst{8} = src0_modifiers{1}; |
| 330 | let Inst{9} = src1_modifiers{1}; |
| 331 | let Inst{10} = src2_modifiers{1}; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 332 | let Inst{11} = clamp; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 333 | let Inst{25-17} = op; |
| 334 | let Inst{31-26} = 0x34; //encoding |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 335 | let Inst{40-32} = src0; |
| 336 | let Inst{49-41} = src1; |
| 337 | let Inst{58-50} = src2; |
| 338 | let Inst{60-59} = omod; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 339 | let Inst{61} = src0_modifiers{0}; |
| 340 | let Inst{62} = src1_modifiers{0}; |
| 341 | let Inst{63} = src2_modifiers{0}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 342 | } |
| 343 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 344 | class VOP3be <bits<9> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 345 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 346 | bits<8> dst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 347 | bits<2> src0_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 348 | bits<9> src0; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 349 | bits<2> src1_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 350 | bits<9> src1; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 351 | bits<2> src2_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 352 | bits<9> src2; |
| 353 | bits<7> sdst; |
| 354 | bits<2> omod; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 355 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 356 | let Inst{7-0} = dst; |
| 357 | let Inst{14-8} = sdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 358 | let Inst{25-17} = op; |
| 359 | let Inst{31-26} = 0x34; //encoding |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 360 | let Inst{40-32} = src0; |
| 361 | let Inst{49-41} = src1; |
| 362 | let Inst{58-50} = src2; |
| 363 | let Inst{60-59} = omod; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 364 | let Inst{61} = src0_modifiers{0}; |
| 365 | let Inst{62} = src1_modifiers{0}; |
| 366 | let Inst{63} = src2_modifiers{0}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 369 | class VOPCe <bits<8> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 370 | |
| 371 | bits<9> SRC0; |
| 372 | bits<8> VSRC1; |
| 373 | |
| 374 | let Inst{8-0} = SRC0; |
| 375 | let Inst{16-9} = VSRC1; |
| 376 | let Inst{24-17} = op; |
| 377 | let Inst{31-25} = 0x3e; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 378 | } |
| 379 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 380 | class VINTRPe <bits<2> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 381 | |
| 382 | bits<8> VDST; |
| 383 | bits<8> VSRC; |
| 384 | bits<2> ATTRCHAN; |
| 385 | bits<6> ATTR; |
| 386 | |
| 387 | let Inst{7-0} = VSRC; |
| 388 | let Inst{9-8} = ATTRCHAN; |
| 389 | let Inst{15-10} = ATTR; |
| 390 | let Inst{17-16} = op; |
| 391 | let Inst{25-18} = VDST; |
| 392 | let Inst{31-26} = 0x32; // encoding |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 393 | } |
| 394 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 395 | class DSe <bits<8> op> : Enc64 { |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 396 | |
| 397 | bits<8> vdst; |
| 398 | bits<1> gds; |
| 399 | bits<8> addr; |
| 400 | bits<8> data0; |
| 401 | bits<8> data1; |
| 402 | bits<8> offset0; |
| 403 | bits<8> offset1; |
| 404 | |
| 405 | let Inst{7-0} = offset0; |
| 406 | let Inst{15-8} = offset1; |
| 407 | let Inst{17} = gds; |
| 408 | let Inst{25-18} = op; |
| 409 | let Inst{31-26} = 0x36; //encoding |
| 410 | let Inst{39-32} = addr; |
| 411 | let Inst{47-40} = data0; |
| 412 | let Inst{55-48} = data1; |
| 413 | let Inst{63-56} = vdst; |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 414 | } |
| 415 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 416 | class MUBUFe <bits<7> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 417 | |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 418 | bits<12> offset; |
| 419 | bits<1> offen; |
| 420 | bits<1> idxen; |
| 421 | bits<1> glc; |
| 422 | bits<1> addr64; |
| 423 | bits<1> lds; |
| 424 | bits<8> vaddr; |
| 425 | bits<8> vdata; |
| 426 | bits<7> srsrc; |
| 427 | bits<1> slc; |
| 428 | bits<1> tfe; |
| 429 | bits<8> soffset; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 430 | |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 431 | let Inst{11-0} = offset; |
| 432 | let Inst{12} = offen; |
| 433 | let Inst{13} = idxen; |
| 434 | let Inst{14} = glc; |
| 435 | let Inst{15} = addr64; |
| 436 | let Inst{16} = lds; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 437 | let Inst{24-18} = op; |
| 438 | let Inst{31-26} = 0x38; //encoding |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 439 | let Inst{39-32} = vaddr; |
| 440 | let Inst{47-40} = vdata; |
| 441 | let Inst{52-48} = srsrc{6-2}; |
| 442 | let Inst{54} = slc; |
| 443 | let Inst{55} = tfe; |
| 444 | let Inst{63-56} = soffset; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 445 | } |
| 446 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 447 | class MTBUFe <bits<3> op> : Enc64 { |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 448 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 449 | bits<8> VDATA; |
| 450 | bits<12> OFFSET; |
| 451 | bits<1> OFFEN; |
| 452 | bits<1> IDXEN; |
| 453 | bits<1> GLC; |
| 454 | bits<1> ADDR64; |
| 455 | bits<4> DFMT; |
| 456 | bits<3> NFMT; |
| 457 | bits<8> VADDR; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 458 | bits<7> SRSRC; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 459 | bits<1> SLC; |
| 460 | bits<1> TFE; |
| 461 | bits<8> SOFFSET; |
| 462 | |
| 463 | let Inst{11-0} = OFFSET; |
| 464 | let Inst{12} = OFFEN; |
| 465 | let Inst{13} = IDXEN; |
| 466 | let Inst{14} = GLC; |
| 467 | let Inst{15} = ADDR64; |
| 468 | let Inst{18-16} = op; |
| 469 | let Inst{22-19} = DFMT; |
| 470 | let Inst{25-23} = NFMT; |
| 471 | let Inst{31-26} = 0x3a; //encoding |
| 472 | let Inst{39-32} = VADDR; |
| 473 | let Inst{47-40} = VDATA; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 474 | let Inst{52-48} = SRSRC{6-2}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 475 | let Inst{54} = SLC; |
| 476 | let Inst{55} = TFE; |
| 477 | let Inst{63-56} = SOFFSET; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 478 | } |
| 479 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 480 | class MIMGe <bits<7> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 481 | |
| 482 | bits<8> VDATA; |
| 483 | bits<4> DMASK; |
| 484 | bits<1> UNORM; |
| 485 | bits<1> GLC; |
| 486 | bits<1> DA; |
| 487 | bits<1> R128; |
| 488 | bits<1> TFE; |
| 489 | bits<1> LWE; |
| 490 | bits<1> SLC; |
| 491 | bits<8> VADDR; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 492 | bits<7> SRSRC; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 493 | bits<7> SSAMP; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 494 | |
| 495 | let Inst{11-8} = DMASK; |
| 496 | let Inst{12} = UNORM; |
| 497 | let Inst{13} = GLC; |
| 498 | let Inst{14} = DA; |
| 499 | let Inst{15} = R128; |
| 500 | let Inst{16} = TFE; |
| 501 | let Inst{17} = LWE; |
| 502 | let Inst{24-18} = op; |
| 503 | let Inst{25} = SLC; |
| 504 | let Inst{31-26} = 0x3c; |
| 505 | let Inst{39-32} = VADDR; |
| 506 | let Inst{47-40} = VDATA; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 507 | let Inst{52-48} = SRSRC{6-2}; |
| 508 | let Inst{57-53} = SSAMP{6-2}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 509 | } |
| 510 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 511 | class FLATe<bits<7> op> : Enc64 { |
| 512 | bits<8> addr; |
| 513 | bits<8> data; |
| 514 | bits<8> vdst; |
| 515 | bits<1> slc; |
| 516 | bits<1> glc; |
| 517 | bits<1> tfe; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 518 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 519 | // 15-0 is reserved. |
| 520 | let Inst{16} = glc; |
| 521 | let Inst{17} = slc; |
| 522 | let Inst{24-18} = op; |
| 523 | let Inst{31-26} = 0x37; // Encoding. |
| 524 | let Inst{39-32} = addr; |
| 525 | let Inst{47-40} = data; |
| 526 | // 54-48 is reserved. |
| 527 | let Inst{55} = tfe; |
| 528 | let Inst{63-56} = vdst; |
| 529 | } |
| 530 | |
| 531 | class EXPe : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 532 | bits<4> EN; |
| 533 | bits<6> TGT; |
| 534 | bits<1> COMPR; |
| 535 | bits<1> DONE; |
| 536 | bits<1> VM; |
| 537 | bits<8> VSRC0; |
| 538 | bits<8> VSRC1; |
| 539 | bits<8> VSRC2; |
| 540 | bits<8> VSRC3; |
| 541 | |
| 542 | let Inst{3-0} = EN; |
| 543 | let Inst{9-4} = TGT; |
| 544 | let Inst{10} = COMPR; |
| 545 | let Inst{11} = DONE; |
| 546 | let Inst{12} = VM; |
| 547 | let Inst{31-26} = 0x3e; |
| 548 | let Inst{39-32} = VSRC0; |
| 549 | let Inst{47-40} = VSRC1; |
| 550 | let Inst{55-48} = VSRC2; |
| 551 | let Inst{63-56} = VSRC3; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 552 | } |
| 553 | |
| 554 | let Uses = [EXEC] in { |
| 555 | |
| 556 | class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 557 | VOP1Common <outs, ins, asm, pattern>, |
| 558 | VOP1e<op>; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 559 | |
| 560 | class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 561 | VOP2Common <outs, ins, asm, pattern>, VOP2e<op>; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 562 | |
| 563 | class VOP3b <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 564 | VOP3Common <outs, ins, asm, pattern>, VOP3be<op>; |
| 565 | |
| 566 | class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 567 | VOPCCommon <ins, asm, pattern>, VOPCe <op>; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 568 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 569 | class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> : |
| 570 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 571 | let mayLoad = 1; |
| 572 | let mayStore = 0; |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 573 | let hasSideEffects = 0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 574 | } |
| 575 | |
| 576 | } // End Uses = [EXEC] |
| 577 | |
| 578 | //===----------------------------------------------------------------------===// |
| 579 | // Vector I/O operations |
| 580 | //===----------------------------------------------------------------------===// |
| 581 | |
| 582 | let Uses = [EXEC] in { |
| 583 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 584 | class DS <dag outs, dag ins, string asm, list<dag> pattern> : |
| 585 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 586 | |
| 587 | let LGKM_CNT = 1; |
Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 588 | let DS = 1; |
Matt Arsenault | 1eb1830 | 2014-07-29 21:00:56 +0000 | [diff] [blame] | 589 | let UseNamedOperandTable = 1; |
Tom Stellard | a99ada5 | 2014-11-21 22:31:44 +0000 | [diff] [blame] | 590 | let DisableEncoding = "$m0"; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 591 | } |
| 592 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame^] | 593 | class DS_si <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 594 | DS <outs, ins, asm, pattern>, DSe<op>; |
| 595 | |
| 596 | class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 597 | InstSI<outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 598 | |
| 599 | let VM_CNT = 1; |
| 600 | let EXP_CNT = 1; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 601 | let MUBUF = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 602 | |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 603 | let hasSideEffects = 0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 604 | let UseNamedOperandTable = 1; |
| 605 | } |
| 606 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 607 | class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 608 | InstSI<outs, ins, asm, pattern> { |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 609 | |
| 610 | let VM_CNT = 1; |
| 611 | let EXP_CNT = 1; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 612 | let MTBUF = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 613 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 614 | let hasSideEffects = 0; |
Matt Arsenault | 5c4d840 | 2014-09-15 15:41:43 +0000 | [diff] [blame] | 615 | let UseNamedOperandTable = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 616 | } |
| 617 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 618 | class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 619 | InstSI<outs, ins, asm, pattern>, FLATe <op> { |
| 620 | let FLAT = 1; |
| 621 | // Internally, FLAT instruction are executed as both an LDS and a |
| 622 | // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT |
| 623 | // and are not considered done until both have been decremented. |
| 624 | let VM_CNT = 1; |
| 625 | let LGKM_CNT = 1; |
| 626 | |
| 627 | let Uses = [EXEC, FLAT_SCR]; // M0 |
| 628 | |
| 629 | let UseNamedOperandTable = 1; |
| 630 | let hasSideEffects = 0; |
| 631 | } |
| 632 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 633 | class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 634 | InstSI <outs, ins, asm, pattern>, MIMGe <op> { |
| 635 | |
| 636 | let VM_CNT = 1; |
| 637 | let EXP_CNT = 1; |
| 638 | let MIMG = 1; |
Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 639 | |
| 640 | let hasSideEffects = 0; // XXX ???? |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 641 | } |
| 642 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 643 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 644 | |
| 645 | } // End Uses = [EXEC] |