blob: ff8db67a619d248ab14493dc4fb5827613b3f626 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000041
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000042 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000043 let TSFlags{0} = VM_CNT;
44 let TSFlags{1} = EXP_CNT;
45 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000046
47 let TSFlags{3} = SALU;
48 let TSFlags{4} = VALU;
49
50 let TSFlags{5} = SOP1;
51 let TSFlags{6} = SOP2;
52 let TSFlags{7} = SOPC;
53 let TSFlags{8} = SOPK;
54 let TSFlags{9} = SOPP;
55
56 let TSFlags{10} = VOP1;
57 let TSFlags{11} = VOP2;
58 let TSFlags{12} = VOP3;
59 let TSFlags{13} = VOPC;
60
61 let TSFlags{14} = MUBUF;
62 let TSFlags{15} = MTBUF;
63 let TSFlags{16} = SMRD;
64 let TSFlags{17} = DS;
65 let TSFlags{18} = MIMG;
66 let TSFlags{19} = FLAT;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000067
68 // Most instructions require adjustments after selection to satisfy
69 // operand requirements.
70 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +000071}
72
Tom Stellarde5a1cda2014-07-21 17:44:28 +000073class Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Christian Konig72d5d5c2013-02-21 15:16:44 +000075 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000076 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000077}
78
Tom Stellarde5a1cda2014-07-21 17:44:28 +000079class Enc64 {
Tom Stellard75aadc22012-12-11 21:25:42 +000080
Christian Konig72d5d5c2013-02-21 15:16:44 +000081 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000082 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000083}
84
Marek Olsak5df00d62014-12-07 12:18:57 +000085let Uses = [EXEC] in {
86
87class VOPCCommon <dag ins, string asm, list<dag> pattern> :
88 InstSI <(outs VCCReg:$dst), ins, asm, pattern> {
89
90 let DisableEncoding = "$dst";
91 let mayLoad = 0;
92 let mayStore = 0;
93 let hasSideEffects = 0;
94 let UseNamedOperandTable = 1;
95 let VOPC = 1;
96 let VALU = 1;
97 let Size = 4;
98}
99
Tom Stellard94d2e992014-10-07 23:51:34 +0000100class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
101 InstSI <outs, ins, asm, pattern> {
102 let mayLoad = 0;
103 let mayStore = 0;
104 let hasSideEffects = 0;
105 let UseNamedOperandTable = 1;
106 let VOP1 = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000107 let VALU = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000108 let Size = 4;
109}
110
111class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
112 InstSI <outs, ins, asm, pattern> {
113
114 let mayLoad = 0;
115 let mayStore = 0;
116 let hasSideEffects = 0;
117 let UseNamedOperandTable = 1;
118 let VOP2 = 1;
119 let VALU = 1;
120 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000121}
122
Tom Stellard092f3322014-06-17 19:34:46 +0000123class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000124 InstSI <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000125
126 let mayLoad = 0;
127 let mayStore = 0;
128 let hasSideEffects = 0;
129 let UseNamedOperandTable = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000130 // Using complex patterns gives VOP3 patterns a very high complexity rating,
131 // but standalone patterns are almost always prefered, so we need to adjust the
132 // priority lower. The goal is to use a high number to reduce complexity to
133 // zero (or less than zero).
134 let AddedComplexity = -1000;
135
Tom Stellard092f3322014-06-17 19:34:46 +0000136 let VOP3 = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000137 let VALU = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000138
139 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000140}
141
Marek Olsak5df00d62014-12-07 12:18:57 +0000142} // End Uses = [EXEC]
143
Christian Konig72d5d5c2013-02-21 15:16:44 +0000144//===----------------------------------------------------------------------===//
145// Scalar operations
146//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000147
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000148class SOP1e <bits<8> op> : Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +0000149
Christian Konig72d5d5c2013-02-21 15:16:44 +0000150 bits<7> SDST;
151 bits<8> SSRC0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
Christian Konig72d5d5c2013-02-21 15:16:44 +0000153 let Inst{7-0} = SSRC0;
154 let Inst{15-8} = op;
155 let Inst{22-16} = SDST;
156 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000157}
158
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000159class SOP2e <bits<7> op> : Enc32 {
160
Christian Konig72d5d5c2013-02-21 15:16:44 +0000161 bits<7> SDST;
162 bits<8> SSRC0;
163 bits<8> SSRC1;
164
165 let Inst{7-0} = SSRC0;
166 let Inst{15-8} = SSRC1;
167 let Inst{22-16} = SDST;
168 let Inst{29-23} = op;
169 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000170}
171
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000172class SOPCe <bits<7> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000173
174 bits<8> SSRC0;
175 bits<8> SSRC1;
176
177 let Inst{7-0} = SSRC0;
178 let Inst{15-8} = SSRC1;
179 let Inst{22-16} = op;
180 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000181}
182
183class SOPKe <bits<5> op> : Enc32 {
184
185 bits <7> SDST;
186 bits <16> SIMM16;
187
188 let Inst{15-0} = SIMM16;
189 let Inst{22-16} = SDST;
190 let Inst{27-23} = op;
191 let Inst{31-28} = 0xb; //encoding
192}
193
194class SOPPe <bits<7> op> : Enc32 {
195
196 bits <16> simm16;
197
198 let Inst{15-0} = simm16;
199 let Inst{22-16} = op;
200 let Inst{31-23} = 0x17f; // encoding
201}
202
203class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
204
205 bits<7> SDST;
206 bits<7> SBASE;
207 bits<8> OFFSET;
208
209 let Inst{7-0} = OFFSET;
210 let Inst{8} = imm;
211 let Inst{14-9} = SBASE{6-1};
212 let Inst{21-15} = SDST;
213 let Inst{26-22} = op;
214 let Inst{31-27} = 0x18; //encoding
215}
216
Marek Olsak5df00d62014-12-07 12:18:57 +0000217class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
218 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000219
220 let mayLoad = 0;
221 let mayStore = 0;
222 let hasSideEffects = 0;
223 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000224 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000225}
226
Marek Olsak5df00d62014-12-07 12:18:57 +0000227class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
228 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000229
230 let mayLoad = 0;
231 let mayStore = 0;
232 let hasSideEffects = 0;
233 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000234 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000235
236 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000237}
238
239class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
240 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000241
242 let DisableEncoding = "$dst";
243 let mayLoad = 0;
244 let mayStore = 0;
245 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000246 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000247 let SOPC = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000248
249 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000250}
251
Marek Olsak5df00d62014-12-07 12:18:57 +0000252class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
253 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000254
255 let mayLoad = 0;
256 let mayStore = 0;
257 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000258 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000259 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000260
261 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000262}
263
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000264class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000265 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000266
267 let mayLoad = 0;
268 let mayStore = 0;
269 let hasSideEffects = 0;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000270 let isCodeGenOnly = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000271 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000272 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000273
274 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000275}
276
Tom Stellardc470c962014-10-01 14:44:42 +0000277class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
278 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000279
280 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000281 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000282 let mayStore = 0;
283 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000284 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000285 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000286}
287
288//===----------------------------------------------------------------------===//
289// Vector ALU operations
290//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000291
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000292class VOP1e <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000293
294 bits<8> VDST;
295 bits<9> SRC0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000296
Christian Konig72d5d5c2013-02-21 15:16:44 +0000297 let Inst{8-0} = SRC0;
298 let Inst{16-9} = op;
299 let Inst{24-17} = VDST;
300 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000301}
302
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000303class VOP2e <bits<6> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000304
305 bits<8> VDST;
306 bits<9> SRC0;
307 bits<8> VSRC1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000308
Christian Konig72d5d5c2013-02-21 15:16:44 +0000309 let Inst{8-0} = SRC0;
310 let Inst{16-9} = VSRC1;
311 let Inst{24-17} = VDST;
312 let Inst{30-25} = op;
313 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000314}
315
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000316class VOP3e <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000317
Tom Stellard459a79a2013-05-20 15:02:08 +0000318 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000319 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000320 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000321 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000322 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000323 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000324 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000325 bits<1> clamp;
326 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000327
Tom Stellard459a79a2013-05-20 15:02:08 +0000328 let Inst{7-0} = dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000329 let Inst{8} = src0_modifiers{1};
330 let Inst{9} = src1_modifiers{1};
331 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000332 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000333 let Inst{25-17} = op;
334 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000335 let Inst{40-32} = src0;
336 let Inst{49-41} = src1;
337 let Inst{58-50} = src2;
338 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000339 let Inst{61} = src0_modifiers{0};
340 let Inst{62} = src1_modifiers{0};
341 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000342}
343
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000344class VOP3be <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000345
Tom Stellard459a79a2013-05-20 15:02:08 +0000346 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000347 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000348 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000349 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000350 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000351 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000352 bits<9> src2;
353 bits<7> sdst;
354 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000355
Tom Stellard459a79a2013-05-20 15:02:08 +0000356 let Inst{7-0} = dst;
357 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000358 let Inst{25-17} = op;
359 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000360 let Inst{40-32} = src0;
361 let Inst{49-41} = src1;
362 let Inst{58-50} = src2;
363 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000364 let Inst{61} = src0_modifiers{0};
365 let Inst{62} = src1_modifiers{0};
366 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000367}
368
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000369class VOPCe <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000370
371 bits<9> SRC0;
372 bits<8> VSRC1;
373
374 let Inst{8-0} = SRC0;
375 let Inst{16-9} = VSRC1;
376 let Inst{24-17} = op;
377 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000378}
379
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000380class VINTRPe <bits<2> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000381
382 bits<8> VDST;
383 bits<8> VSRC;
384 bits<2> ATTRCHAN;
385 bits<6> ATTR;
386
387 let Inst{7-0} = VSRC;
388 let Inst{9-8} = ATTRCHAN;
389 let Inst{15-10} = ATTR;
390 let Inst{17-16} = op;
391 let Inst{25-18} = VDST;
392 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000393}
394
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000395class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000396
397 bits<8> vdst;
398 bits<1> gds;
399 bits<8> addr;
400 bits<8> data0;
401 bits<8> data1;
402 bits<8> offset0;
403 bits<8> offset1;
404
405 let Inst{7-0} = offset0;
406 let Inst{15-8} = offset1;
407 let Inst{17} = gds;
408 let Inst{25-18} = op;
409 let Inst{31-26} = 0x36; //encoding
410 let Inst{39-32} = addr;
411 let Inst{47-40} = data0;
412 let Inst{55-48} = data1;
413 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000414}
415
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000416class MUBUFe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000417
Tom Stellard6db08eb2013-04-05 23:31:44 +0000418 bits<12> offset;
419 bits<1> offen;
420 bits<1> idxen;
421 bits<1> glc;
422 bits<1> addr64;
423 bits<1> lds;
424 bits<8> vaddr;
425 bits<8> vdata;
426 bits<7> srsrc;
427 bits<1> slc;
428 bits<1> tfe;
429 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000430
Tom Stellard6db08eb2013-04-05 23:31:44 +0000431 let Inst{11-0} = offset;
432 let Inst{12} = offen;
433 let Inst{13} = idxen;
434 let Inst{14} = glc;
435 let Inst{15} = addr64;
436 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000437 let Inst{24-18} = op;
438 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000439 let Inst{39-32} = vaddr;
440 let Inst{47-40} = vdata;
441 let Inst{52-48} = srsrc{6-2};
442 let Inst{54} = slc;
443 let Inst{55} = tfe;
444 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000445}
446
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000447class MTBUFe <bits<3> op> : Enc64 {
Christian Konige3cba882013-02-16 11:28:02 +0000448
Christian Konig72d5d5c2013-02-21 15:16:44 +0000449 bits<8> VDATA;
450 bits<12> OFFSET;
451 bits<1> OFFEN;
452 bits<1> IDXEN;
453 bits<1> GLC;
454 bits<1> ADDR64;
455 bits<4> DFMT;
456 bits<3> NFMT;
457 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000458 bits<7> SRSRC;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000459 bits<1> SLC;
460 bits<1> TFE;
461 bits<8> SOFFSET;
462
463 let Inst{11-0} = OFFSET;
464 let Inst{12} = OFFEN;
465 let Inst{13} = IDXEN;
466 let Inst{14} = GLC;
467 let Inst{15} = ADDR64;
468 let Inst{18-16} = op;
469 let Inst{22-19} = DFMT;
470 let Inst{25-23} = NFMT;
471 let Inst{31-26} = 0x3a; //encoding
472 let Inst{39-32} = VADDR;
473 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000474 let Inst{52-48} = SRSRC{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000475 let Inst{54} = SLC;
476 let Inst{55} = TFE;
477 let Inst{63-56} = SOFFSET;
Christian Konige3cba882013-02-16 11:28:02 +0000478}
479
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000480class MIMGe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000481
482 bits<8> VDATA;
483 bits<4> DMASK;
484 bits<1> UNORM;
485 bits<1> GLC;
486 bits<1> DA;
487 bits<1> R128;
488 bits<1> TFE;
489 bits<1> LWE;
490 bits<1> SLC;
491 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000492 bits<7> SRSRC;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000493 bits<7> SSAMP;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000494
495 let Inst{11-8} = DMASK;
496 let Inst{12} = UNORM;
497 let Inst{13} = GLC;
498 let Inst{14} = DA;
499 let Inst{15} = R128;
500 let Inst{16} = TFE;
501 let Inst{17} = LWE;
502 let Inst{24-18} = op;
503 let Inst{25} = SLC;
504 let Inst{31-26} = 0x3c;
505 let Inst{39-32} = VADDR;
506 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000507 let Inst{52-48} = SRSRC{6-2};
508 let Inst{57-53} = SSAMP{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000509}
510
Matt Arsenault3f981402014-09-15 15:41:53 +0000511class FLATe<bits<7> op> : Enc64 {
512 bits<8> addr;
513 bits<8> data;
514 bits<8> vdst;
515 bits<1> slc;
516 bits<1> glc;
517 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000518
Matt Arsenault3f981402014-09-15 15:41:53 +0000519 // 15-0 is reserved.
520 let Inst{16} = glc;
521 let Inst{17} = slc;
522 let Inst{24-18} = op;
523 let Inst{31-26} = 0x37; // Encoding.
524 let Inst{39-32} = addr;
525 let Inst{47-40} = data;
526 // 54-48 is reserved.
527 let Inst{55} = tfe;
528 let Inst{63-56} = vdst;
529}
530
531class EXPe : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000532 bits<4> EN;
533 bits<6> TGT;
534 bits<1> COMPR;
535 bits<1> DONE;
536 bits<1> VM;
537 bits<8> VSRC0;
538 bits<8> VSRC1;
539 bits<8> VSRC2;
540 bits<8> VSRC3;
541
542 let Inst{3-0} = EN;
543 let Inst{9-4} = TGT;
544 let Inst{10} = COMPR;
545 let Inst{11} = DONE;
546 let Inst{12} = VM;
547 let Inst{31-26} = 0x3e;
548 let Inst{39-32} = VSRC0;
549 let Inst{47-40} = VSRC1;
550 let Inst{55-48} = VSRC2;
551 let Inst{63-56} = VSRC3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000552}
553
554let Uses = [EXEC] in {
555
556class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000557 VOP1Common <outs, ins, asm, pattern>,
558 VOP1e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000559
560class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000561 VOP2Common <outs, ins, asm, pattern>, VOP2e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000562
563class VOP3b <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
564 VOP3Common <outs, ins, asm, pattern>, VOP3be<op>;
565
566class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000567 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000568
Marek Olsak5df00d62014-12-07 12:18:57 +0000569class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
570 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000571 let mayLoad = 1;
572 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000573 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000574}
575
576} // End Uses = [EXEC]
577
578//===----------------------------------------------------------------------===//
579// Vector I/O operations
580//===----------------------------------------------------------------------===//
581
582let Uses = [EXEC] in {
583
Marek Olsak5df00d62014-12-07 12:18:57 +0000584class DS <dag outs, dag ins, string asm, list<dag> pattern> :
585 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000586
587 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000588 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000589 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000590 let DisableEncoding = "$m0";
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000591}
592
Marek Olsak5df00d62014-12-07 12:18:57 +0000593class DS_si <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
594 DS <outs, ins, asm, pattern>, DSe<op>;
595
596class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
597 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000598
599 let VM_CNT = 1;
600 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000601 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000602
Matt Arsenault9a072c12014-11-18 23:57:33 +0000603 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000604 let UseNamedOperandTable = 1;
605}
606
Tom Stellard0c238c22014-10-01 14:44:43 +0000607class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
608 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000609
610 let VM_CNT = 1;
611 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000612 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000613
Craig Topperc50d64b2014-11-26 00:46:26 +0000614 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000615 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000616}
617
Matt Arsenault3f981402014-09-15 15:41:53 +0000618class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
619 InstSI<outs, ins, asm, pattern>, FLATe <op> {
620 let FLAT = 1;
621 // Internally, FLAT instruction are executed as both an LDS and a
622 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
623 // and are not considered done until both have been decremented.
624 let VM_CNT = 1;
625 let LGKM_CNT = 1;
626
627 let Uses = [EXEC, FLAT_SCR]; // M0
628
629 let UseNamedOperandTable = 1;
630 let hasSideEffects = 0;
631}
632
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000633class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
634 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
635
636 let VM_CNT = 1;
637 let EXP_CNT = 1;
638 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000639
640 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000641}
642
Christian Konig72d5d5c2013-02-21 15:16:44 +0000643
Christian Konig72d5d5c2013-02-21 15:16:44 +0000644
645} // End Uses = [EXEC]