Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Altivec extension to the PowerPC instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Bill Schmidt | fe723b9 | 2015-04-27 19:57:34 +0000 | [diff] [blame] | 14 | // *********************************** NOTE *********************************** |
| 15 | // ** For POWER8 Little Endian, the VSX swap optimization relies on knowing ** |
| 16 | // ** which VMX and VSX instructions are lane-sensitive and which are not. ** |
| 17 | // ** A lane-sensitive instruction relies, implicitly or explicitly, on ** |
| 18 | // ** whether lanes are numbered from left to right. An instruction like ** |
| 19 | // ** VADDFP is not lane-sensitive, because each lane of the result vector ** |
| 20 | // ** relies only on the corresponding lane of the source vectors. However, ** |
| 21 | // ** an instruction like VMULESB is lane-sensitive, because "even" and ** |
| 22 | // ** "odd" lanes are different for big-endian and little-endian numbering. ** |
| 23 | // ** ** |
| 24 | // ** When adding new VMX and VSX instructions, please consider whether they ** |
| 25 | // ** are lane-sensitive. If so, they must be added to a switch statement ** |
| 26 | // ** in PPCVSXSwapRemoval::gatherVectorInstructions(). ** |
| 27 | // **************************************************************************** |
| 28 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 29 | //===----------------------------------------------------------------------===// |
| 30 | // Altivec transformation functions and pattern fragments. |
| 31 | // |
| 32 | |
Chris Lattner | 1c85e34 | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 33 | // Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be |
| 34 | // of that type. |
| 35 | def vnot_ppc : PatFrag<(ops node:$in), |
| 36 | (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 37 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 38 | def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 39 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 40 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG); |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 41 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 42 | def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 43 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 44 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 45 | }]>; |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame^] | 46 | def vpkudum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 47 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 48 | return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG); |
| 49 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 50 | def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 51 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 52 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 53 | }]>; |
| 54 | def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 55 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 56 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG); |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 57 | }]>; |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame^] | 58 | def vpkudum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 59 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 60 | return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG); |
| 61 | }]>; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 62 | |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 63 | // These fragments are provided for little-endian, where the inputs must be |
| 64 | // swapped for correct semantics. |
| 65 | def vpkuhum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 66 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 67 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG); |
| 68 | }]>; |
| 69 | def vpkuwum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 70 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 71 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG); |
| 72 | }]>; |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame^] | 73 | def vpkudum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 74 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 75 | return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG); |
| 76 | }]>; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 77 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 78 | def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 79 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 80 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 81 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 82 | def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 83 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 84 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 85 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 86 | def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 87 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 88 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 89 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 90 | def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 91 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 92 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 93 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 94 | def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 95 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 96 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 97 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 98 | def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 99 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 100 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 101 | }]>; |
| 102 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 103 | |
| 104 | def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 105 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 106 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 107 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 108 | def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 109 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 110 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 111 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 112 | def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 113 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 114 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 115 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 116 | def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 117 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 118 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 119 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 120 | def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 121 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 122 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 123 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 124 | def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 125 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 126 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG); |
| 127 | }]>; |
| 128 | |
| 129 | |
| 130 | // These fragments are provided for little-endian, where the inputs must be |
| 131 | // swapped for correct semantics. |
| 132 | def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 133 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
| 134 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG); |
| 135 | }]>; |
| 136 | def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 137 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 138 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG); |
| 139 | }]>; |
| 140 | def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 141 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 142 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG); |
| 143 | }]>; |
| 144 | def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 145 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 146 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG); |
| 147 | }]>; |
| 148 | def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 149 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 150 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG); |
| 151 | }]>; |
| 152 | def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 153 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 154 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 155 | }]>; |
| 156 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 157 | |
| 158 | def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 159 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, 0, *CurDAG), SDLoc(N)); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 160 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 161 | def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 162 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 163 | return PPC::isVSLDOIShuffleMask(N, 0, *CurDAG) != -1; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 164 | }], VSLDOI_get_imm>; |
| 165 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 166 | |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 167 | /// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 168 | /// vector_shuffle(X,undef,mask) by the dag combiner. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 169 | def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 170 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, 1, *CurDAG), SDLoc(N)); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 171 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 172 | def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 173 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 174 | return PPC::isVSLDOIShuffleMask(N, 1, *CurDAG) != -1; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 175 | }], VSLDOI_unary_get_imm>; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 176 | |
| 177 | |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 178 | /// VSLDOI_swapped* - These fragments are provided for little-endian, where |
| 179 | /// the inputs must be swapped for correct semantics. |
| 180 | def VSLDOI_swapped_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 181 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, 2, *CurDAG), SDLoc(N)); |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 182 | }]>; |
| 183 | def vsldoi_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 184 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 185 | return PPC::isVSLDOIShuffleMask(N, 2, *CurDAG) != -1; |
| 186 | }], VSLDOI_get_imm>; |
| 187 | |
| 188 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 189 | // VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 190 | def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 191 | return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG), SDLoc(N)); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 192 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 193 | def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 194 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 195 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 196 | }], VSPLTB_get_imm>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 197 | def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 198 | return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG), SDLoc(N)); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 199 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 200 | def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 201 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 202 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 203 | }], VSPLTH_get_imm>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 204 | def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 205 | return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG), SDLoc(N)); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 206 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 207 | def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 208 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 209 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 210 | }], VSPLTW_get_imm>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 211 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 212 | |
| 213 | // VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm. |
| 214 | def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 215 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 216 | }]>; |
| 217 | def vecspltisb : PatLeaf<(build_vector), [{ |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 218 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 219 | }], VSPLTISB_get_imm>; |
| 220 | |
| 221 | // VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm. |
| 222 | def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 223 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 224 | }]>; |
| 225 | def vecspltish : PatLeaf<(build_vector), [{ |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 226 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 227 | }], VSPLTISH_get_imm>; |
| 228 | |
| 229 | // VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm. |
| 230 | def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 231 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 232 | }]>; |
| 233 | def vecspltisw : PatLeaf<(build_vector), [{ |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 234 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 235 | }], VSPLTISW_get_imm>; |
| 236 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 237 | //===----------------------------------------------------------------------===// |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 238 | // Helpers for defining instructions that directly correspond to intrinsics. |
| 239 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 240 | // VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type. |
| 241 | class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 242 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 243 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 244 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>; |
| 245 | |
| 246 | // VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the |
| 247 | // inputs doesn't match the type of the output. |
| 248 | class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 249 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 250 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 251 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 252 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>; |
| 253 | |
| 254 | // VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two |
| 255 | // input types and an output type. |
| 256 | class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 257 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 258 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 259 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 260 | [(set OutTy:$vD, |
| 261 | (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>; |
| 262 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 263 | // VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type. |
| 264 | class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 265 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 266 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 267 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>; |
| 268 | |
| 269 | // VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the |
| 270 | // inputs doesn't match the type of the output. |
| 271 | class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 272 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 273 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 274 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 275 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>; |
| 276 | |
| 277 | // VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two |
| 278 | // input types and an output type. |
| 279 | class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 280 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 281 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 282 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 283 | [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>; |
| 284 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 285 | // VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type. |
| 286 | class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 287 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 288 | !strconcat(opc, " $vD, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 289 | [(set v4f32:$vD, (IntID v4f32:$vB))]>; |
| 290 | |
| 291 | // VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the |
| 292 | // inputs doesn't match the type of the output. |
| 293 | class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 294 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 295 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 296 | !strconcat(opc, " $vD, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 297 | [(set OutTy:$vD, (IntID InTy:$vB))]>; |
| 298 | |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 299 | class VXBX_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
| 300 | : VXForm_BX<xo, (outs vrrc:$vD), (ins vrrc:$vA), |
| 301 | !strconcat(opc, " $vD, $vA"), IIC_VecFP, |
| 302 | [(set Ty:$vD, (IntID Ty:$vA))]>; |
| 303 | |
| 304 | class VXCR_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
| 305 | : VXForm_CR<xo, (outs vrrc:$vD), (ins vrrc:$vA, u1imm:$ST, u4imm:$SIX), |
| 306 | !strconcat(opc, " $vD, $vA, $ST, $SIX"), IIC_VecFP, |
| 307 | [(set Ty:$vD, (IntID Ty:$vA, imm:$ST, imm:$SIX))]>; |
| 308 | |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 309 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 310 | // Instruction Definitions. |
| 311 | |
Eric Christopher | 1b8e763 | 2014-05-22 01:07:24 +0000 | [diff] [blame] | 312 | def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">; |
Hal Finkel | b0fac42 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 313 | let Predicates = [HasAltivec] in { |
| 314 | |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 315 | def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM), |
| 316 | "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>, |
| 317 | Deprecated<DeprecatedDST> { |
| 318 | let A = 0; |
| 319 | let B = 0; |
| 320 | } |
| 321 | |
| 322 | def DSSALL : DSS_Form<1, 822, (outs), (ins), |
| 323 | "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>, |
| 324 | Deprecated<DeprecatedDST> { |
| 325 | let STRM = 0; |
| 326 | let A = 0; |
| 327 | let B = 0; |
| 328 | } |
| 329 | |
| 330 | def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 331 | "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 332 | [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 333 | Deprecated<DeprecatedDST>; |
Bill Wendling | b9bf812 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 334 | |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 335 | def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 336 | "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 337 | [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 338 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 339 | |
| 340 | def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 341 | "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 342 | [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 343 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 344 | |
| 345 | def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 346 | "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 347 | [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 348 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 349 | |
| 350 | let isCodeGenOnly = 1 in { |
| 351 | // The very same instructions as above, but formally matching 64bit registers. |
| 352 | def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 353 | "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 354 | [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>, |
| 355 | Deprecated<DeprecatedDST>; |
| 356 | |
| 357 | def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 358 | "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 359 | [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>, |
| 360 | Deprecated<DeprecatedDST>; |
| 361 | |
| 362 | def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 363 | "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 364 | [(int_ppc_altivec_dstst i64:$rA, i32:$rB, |
| 365 | imm:$STRM)]>, |
| 366 | Deprecated<DeprecatedDST>; |
| 367 | |
| 368 | def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 369 | "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 370 | [(int_ppc_altivec_dststt i64:$rA, i32:$rB, |
| 371 | imm:$STRM)]>, |
| 372 | Deprecated<DeprecatedDST>; |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 373 | } |
Chris Lattner | c94d932 | 2006-04-05 22:27:14 +0000 | [diff] [blame] | 374 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 375 | def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 376 | "mfvscr $vD", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 377 | [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 378 | def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 379 | "mtvscr $vB", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 380 | [(int_ppc_altivec_mtvscr v4i32:$vB)]>; |
Chris Lattner | 5a528e5 | 2006-04-05 00:03:57 +0000 | [diff] [blame] | 381 | |
Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 382 | let PPC970_Unit = 2 in { // Loads. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 383 | def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 384 | "lvebx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 385 | [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 386 | def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 387 | "lvehx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 388 | [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 389 | def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 390 | "lvewx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 391 | [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 392 | def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 393 | "lvx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 394 | [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 395 | def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 396 | "lvxl $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 397 | [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 398 | } |
| 399 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 400 | def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 401 | "lvsl $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 402 | [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>, |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 403 | PPC970_Unit_LSU; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 404 | def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 405 | "lvsr $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 406 | [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>, |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 407 | PPC970_Unit_LSU; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 408 | |
Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 409 | let PPC970_Unit = 2 in { // Stores. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 410 | def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 411 | "stvebx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 412 | [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 413 | def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 414 | "stvehx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 415 | [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 416 | def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 417 | "stvewx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 418 | [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 419 | def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 420 | "stvx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 421 | [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 422 | def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 423 | "stvxl $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 424 | [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 425 | } |
| 426 | |
| 427 | let PPC970_Unit = 5 in { // VALU Operations. |
| 428 | // VA-Form instructions. 3-input AltiVec ops. |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 429 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 430 | def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 431 | "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 432 | [(set v4f32:$vD, |
| 433 | (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>; |
Hal Finkel | 0c6d219 | 2013-04-03 14:40:16 +0000 | [diff] [blame] | 434 | |
| 435 | // FIXME: The fma+fneg pattern won't match because fneg is not legal. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 436 | def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 437 | "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 438 | [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC, |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 439 | (fneg v4f32:$vB))))]>; |
Chris Lattner | 575352a | 2006-04-05 00:49:48 +0000 | [diff] [blame] | 440 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 441 | def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>; |
| 442 | def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs, |
| 443 | v8i16>; |
| 444 | def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 445 | } // isCommutable |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 446 | |
| 447 | def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm, |
| 448 | v4i32, v4i32, v16i8>; |
| 449 | def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>; |
Chris Lattner | e7fd4b0 | 2006-03-31 20:00:35 +0000 | [diff] [blame] | 450 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 451 | // Shuffles. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 452 | def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 453 | "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 454 | [(set v16i8:$vD, |
| 455 | (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 456 | |
| 457 | // VX-Form instructions. AltiVec arithmetic ops. |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 458 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 459 | def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 460 | "vaddfp $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 461 | [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 462 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 463 | def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 464 | "vaddubm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 465 | [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 466 | def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 467 | "vadduhm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 468 | [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 469 | def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 470 | "vadduwm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 471 | [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 472 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 473 | def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>; |
| 474 | def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>; |
| 475 | def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>; |
| 476 | def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>; |
| 477 | def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>; |
| 478 | def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>; |
| 479 | def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 480 | } // isCommutable |
| 481 | |
| 482 | let isCommutable = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 483 | def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 484 | "vand $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 485 | [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 486 | def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 487 | "vandc $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 488 | [(set v4i32:$vD, (and v4i32:$vA, |
| 489 | (vnot_ppc v4i32:$vB)))]>; |
Chris Lattner | b3617be | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 490 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 491 | def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 492 | "vcfsx $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 493 | [(set v4f32:$vD, |
| 494 | (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 495 | def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 496 | "vcfux $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 497 | [(set v4f32:$vD, |
| 498 | (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 499 | def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 500 | "vctsxs $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 501 | [(set v4i32:$vD, |
| 502 | (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 503 | def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 504 | "vctuxs $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 505 | [(set v4i32:$vD, |
| 506 | (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 507 | |
| 508 | // Defines with the UIM field set to 0 for floating-point |
| 509 | // to integer (fp_to_sint/fp_to_uint) conversions and integer |
| 510 | // to floating-point (sint_to_fp/uint_to_fp) conversions. |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 511 | let isCodeGenOnly = 1, VA = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 512 | def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 513 | "vcfsx $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 514 | [(set v4f32:$vD, |
| 515 | (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 516 | def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 517 | "vctuxs $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 518 | [(set v4i32:$vD, |
| 519 | (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 520 | def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 521 | "vcfux $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 522 | [(set v4f32:$vD, |
| 523 | (int_ppc_altivec_vcfux v4i32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 524 | def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 525 | "vctsxs $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 526 | [(set v4i32:$vD, |
| 527 | (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 528 | } |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 529 | def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>; |
| 530 | def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>; |
Chris Lattner | ff77dc0 | 2006-03-31 22:41:56 +0000 | [diff] [blame] | 531 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 532 | let isCommutable = 1 in { |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 533 | def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>; |
| 534 | def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>; |
| 535 | def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>; |
| 536 | def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>; |
| 537 | def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>; |
| 538 | def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>; |
Chris Lattner | 96338b6 | 2006-04-04 23:14:00 +0000 | [diff] [blame] | 539 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 540 | def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>; |
| 541 | def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>; |
| 542 | def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>; |
| 543 | def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>; |
| 544 | def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>; |
| 545 | def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>; |
| 546 | def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>; |
| 547 | def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>; |
| 548 | def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>; |
| 549 | def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>; |
| 550 | def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>; |
| 551 | def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>; |
| 552 | def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>; |
| 553 | def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 554 | } // isCommutable |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 555 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 556 | def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 557 | "vmrghb $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 558 | [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 559 | def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 560 | "vmrghh $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 561 | [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 562 | def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 563 | "vmrghw $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 564 | [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 565 | def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 566 | "vmrglb $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 567 | [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 568 | def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 569 | "vmrglh $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 570 | [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 571 | def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 572 | "vmrglw $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 573 | [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 574 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 575 | def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm, |
| 576 | v4i32, v16i8, v4i32>; |
| 577 | def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm, |
| 578 | v4i32, v8i16, v4i32>; |
| 579 | def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs, |
| 580 | v4i32, v8i16, v4i32>; |
| 581 | def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm, |
| 582 | v4i32, v16i8, v4i32>; |
| 583 | def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm, |
| 584 | v4i32, v8i16, v4i32>; |
| 585 | def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs, |
| 586 | v4i32, v8i16, v4i32>; |
Chris Lattner | c4e3ead | 2006-03-30 23:39:06 +0000 | [diff] [blame] | 587 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 588 | let isCommutable = 1 in { |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 589 | def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb, |
| 590 | v8i16, v16i8>; |
| 591 | def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh, |
| 592 | v4i32, v8i16>; |
| 593 | def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub, |
| 594 | v8i16, v16i8>; |
| 595 | def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh, |
| 596 | v4i32, v8i16>; |
| 597 | def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb, |
| 598 | v8i16, v16i8>; |
| 599 | def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh, |
| 600 | v4i32, v8i16>; |
| 601 | def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub, |
| 602 | v8i16, v16i8>; |
| 603 | def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh, |
| 604 | v4i32, v8i16>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 605 | } // isCommutable |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 606 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 607 | def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>; |
| 608 | def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>; |
| 609 | def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>; |
| 610 | def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>; |
| 611 | def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>; |
| 612 | def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 613 | |
Ulrich Weigand | 551b085 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 614 | def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 615 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 616 | def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 617 | "vsubfp $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 618 | [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 619 | def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 620 | "vsububm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 621 | [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 622 | def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 623 | "vsubuhm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 624 | [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 625 | def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 626 | "vsubuwm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 627 | [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 628 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 629 | def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>; |
| 630 | def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>; |
| 631 | def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>; |
| 632 | def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>; |
| 633 | def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>; |
| 634 | def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>; |
| 635 | |
| 636 | def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>; |
| 637 | def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>; |
| 638 | |
Ulrich Weigand | 551b085 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 639 | def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 640 | v4i32, v16i8, v4i32>; |
| 641 | def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs, |
| 642 | v4i32, v8i16, v4i32>; |
| 643 | def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs, |
| 644 | v4i32, v16i8, v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 645 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 646 | def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 647 | "vnor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 648 | [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA, |
| 649 | v4i32:$vB)))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 650 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 651 | def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 652 | "vor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 653 | [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 654 | def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 655 | "vxor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 656 | [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 657 | } // isCommutable |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 658 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 659 | def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>; |
| 660 | def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>; |
| 661 | def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>; |
Chris Lattner | 2f8e2b2 | 2006-04-05 01:16:22 +0000 | [diff] [blame] | 662 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 663 | def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >; |
| 664 | def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>; |
| 665 | |
| 666 | def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>; |
| 667 | def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>; |
| 668 | def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 669 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 670 | def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 671 | "vspltb $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 672 | [(set v16i8:$vD, |
| 673 | (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 674 | def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 675 | "vsplth $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 676 | [(set v16i8:$vD, |
| 677 | (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 678 | def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 679 | "vspltw $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 680 | [(set v16i8:$vD, |
| 681 | (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 682 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 683 | def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>; |
| 684 | def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>; |
| 685 | |
| 686 | def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>; |
| 687 | def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>; |
| 688 | def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>; |
| 689 | def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>; |
| 690 | def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>; |
| 691 | def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 692 | |
| 693 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 694 | def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 695 | "vspltisb $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 696 | [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 697 | def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 698 | "vspltish $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 699 | [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 700 | def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 701 | "vspltisw $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 702 | [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 703 | |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 704 | // Vector Pack. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 705 | def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx, |
| 706 | v8i16, v4i32>; |
| 707 | def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss, |
| 708 | v16i8, v8i16>; |
| 709 | def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus, |
| 710 | v16i8, v8i16>; |
| 711 | def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss, |
| 712 | v16i8, v4i32>; |
| 713 | def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus, |
| 714 | v8i16, v4i32>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 715 | def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 716 | "vpkuhum $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 717 | [(set v16i8:$vD, |
| 718 | (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 719 | def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus, |
| 720 | v16i8, v8i16>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 721 | def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 722 | "vpkuwum $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 723 | [(set v16i8:$vD, |
| 724 | (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 725 | def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus, |
| 726 | v8i16, v4i32>; |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 727 | |
| 728 | // Vector Unpack. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 729 | def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx, |
| 730 | v4i32, v8i16>; |
| 731 | def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb, |
| 732 | v8i16, v16i8>; |
| 733 | def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh, |
| 734 | v4i32, v8i16>; |
| 735 | def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx, |
| 736 | v4i32, v8i16>; |
| 737 | def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb, |
| 738 | v8i16, v16i8>; |
| 739 | def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh, |
| 740 | v4i32, v8i16>; |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 741 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 742 | |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 743 | // Altivec Comparisons. |
| 744 | |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 745 | class VCMP<bits<10> xo, string asmstr, ValueType Ty> |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 746 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr, |
| 747 | IIC_VecFPCompare, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 748 | [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>; |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 749 | class VCMPo<bits<10> xo, string asmstr, ValueType Ty> |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 750 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr, |
| 751 | IIC_VecFPCompare, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 752 | [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> { |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 753 | let Defs = [CR6]; |
| 754 | let RC = 1; |
| 755 | } |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 756 | |
| 757 | // f32 element comparisons.0 |
| 758 | def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>; |
| 759 | def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>; |
| 760 | def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>; |
| 761 | def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>; |
| 762 | def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>; |
| 763 | def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>; |
| 764 | def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>; |
| 765 | def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 766 | |
| 767 | // i8 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 768 | def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>; |
| 769 | def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>; |
| 770 | def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>; |
| 771 | def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>; |
| 772 | def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>; |
| 773 | def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 774 | |
| 775 | // i16 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 776 | def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>; |
| 777 | def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>; |
| 778 | def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>; |
| 779 | def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>; |
| 780 | def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>; |
| 781 | def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 782 | |
| 783 | // i32 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 784 | def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>; |
| 785 | def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>; |
| 786 | def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>; |
| 787 | def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>; |
| 788 | def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>; |
| 789 | def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 790 | |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 791 | let isCodeGenOnly = 1 in { |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 792 | def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 793 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 794 | [(set v16i8:$vD, (v16i8 immAllZerosV))]>; |
| 795 | def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 796 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 797 | [(set v8i16:$vD, (v8i16 immAllZerosV))]>; |
| 798 | def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 799 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 800 | [(set v4i32:$vD, (v4i32 immAllZerosV))]>; |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 801 | |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 802 | let IMM=-1 in { |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 803 | def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 804 | "vspltisw $vD, -1", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 805 | [(set v16i8:$vD, (v16i8 immAllOnesV))]>; |
| 806 | def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 807 | "vspltisw $vD, -1", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 808 | [(set v8i16:$vD, (v8i16 immAllOnesV))]>; |
| 809 | def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 810 | "vspltisw $vD, -1", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 811 | [(set v4i32:$vD, (v4i32 immAllOnesV))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 812 | } |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 813 | } |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 814 | } // VALU Operations. |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 815 | |
| 816 | //===----------------------------------------------------------------------===// |
| 817 | // Additional Altivec Patterns |
| 818 | // |
| 819 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 820 | // Loads. |
Chris Lattner | 868a75b | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 821 | def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 822 | |
| 823 | // Stores. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 824 | def : Pat<(store v4i32:$rS, xoaddr:$dst), |
| 825 | (STVX $rS, xoaddr:$dst)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 826 | |
| 827 | // Bit conversions. |
| 828 | def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 829 | def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 830 | def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 831 | def : Pat<(v16i8 (bitconvert (v2i64 VRRC:$src))), (v16i8 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 832 | def : Pat<(v16i8 (bitconvert (v1i128 VRRC:$src))), (v16i8 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 833 | |
| 834 | def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 835 | def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 836 | def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 837 | def : Pat<(v8i16 (bitconvert (v2i64 VRRC:$src))), (v8i16 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 838 | def : Pat<(v8i16 (bitconvert (v1i128 VRRC:$src))), (v8i16 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 839 | |
| 840 | def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 841 | def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 842 | def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 843 | def : Pat<(v4i32 (bitconvert (v2i64 VRRC:$src))), (v4i32 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 844 | def : Pat<(v4i32 (bitconvert (v1i128 VRRC:$src))), (v4i32 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 845 | |
| 846 | def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 847 | def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 848 | def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 849 | def : Pat<(v4f32 (bitconvert (v2i64 VRRC:$src))), (v4f32 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 850 | def : Pat<(v4f32 (bitconvert (v1i128 VRRC:$src))), (v4f32 VRRC:$src)>; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 851 | |
| 852 | def : Pat<(v2i64 (bitconvert (v16i8 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 853 | def : Pat<(v2i64 (bitconvert (v8i16 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 854 | def : Pat<(v2i64 (bitconvert (v4i32 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 855 | def : Pat<(v2i64 (bitconvert (v4f32 VRRC:$src))), (v2i64 VRRC:$src)>; |
Kit Barton | d4eb73c | 2015-05-05 16:10:44 +0000 | [diff] [blame] | 856 | def : Pat<(v2i64 (bitconvert (v1i128 VRRC:$src))), (v2i64 VRRC:$src)>; |
| 857 | |
| 858 | def : Pat<(v1i128 (bitconvert (v16i8 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 859 | def : Pat<(v1i128 (bitconvert (v8i16 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 860 | def : Pat<(v1i128 (bitconvert (v4i32 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 861 | def : Pat<(v1i128 (bitconvert (v4f32 VRRC:$src))), (v1i128 VRRC:$src)>; |
| 862 | def : Pat<(v1i128 (bitconvert (v2i64 VRRC:$src))), (v1i128 VRRC:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 863 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 864 | // Shuffles. |
| 865 | |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 866 | // Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 867 | def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef), |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 868 | (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 869 | def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef), |
| 870 | (VPKUWUM $vA, $vA)>; |
| 871 | def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef), |
| 872 | (VPKUHUM $vA, $vA)>; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 873 | |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 874 | // Match vsldoi(y,x), vpkuwum(y,x), vpkuhum(y,x), i.e., swapped operands. |
| 875 | // These fragments are matched for little-endian, where the inputs must |
| 876 | // be swapped for correct semantics. |
| 877 | def:Pat<(vsldoi_swapped_shuffle:$in v16i8:$vA, v16i8:$vB), |
| 878 | (VSLDOI $vB, $vA, (VSLDOI_swapped_get_imm $in))>; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 879 | def:Pat<(vpkuwum_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 880 | (VPKUWUM $vB, $vA)>; |
| 881 | def:Pat<(vpkuhum_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 882 | (VPKUHUM $vB, $vA)>; |
| 883 | |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 884 | // Match vmrg*(x,x) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 885 | def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef), |
| 886 | (VMRGLB $vA, $vA)>; |
| 887 | def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef), |
| 888 | (VMRGLH $vA, $vA)>; |
| 889 | def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef), |
| 890 | (VMRGLW $vA, $vA)>; |
| 891 | def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef), |
| 892 | (VMRGHB $vA, $vA)>; |
| 893 | def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef), |
| 894 | (VMRGHH $vA, $vA)>; |
| 895 | def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef), |
| 896 | (VMRGHW $vA, $vA)>; |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 897 | |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 898 | // Match vmrg*(y,x), i.e., swapped operands. These fragments |
| 899 | // are matched for little-endian, where the inputs must be |
| 900 | // swapped for correct semantics. |
| 901 | def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 902 | (VMRGLB $vB, $vA)>; |
| 903 | def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 904 | (VMRGLH $vB, $vA)>; |
| 905 | def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 906 | (VMRGLW $vB, $vA)>; |
| 907 | def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 908 | (VMRGHB $vB, $vA)>; |
| 909 | def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 910 | (VMRGHH $vB, $vA)>; |
| 911 | def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 912 | (VMRGHW $vB, $vA)>; |
| 913 | |
Chris Lattner | b3617be | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 914 | // Logical Operations |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 915 | def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>; |
Chris Lattner | 873202f | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 916 | |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 917 | def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 918 | (VNOR $A, $B)>; |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 919 | def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 920 | (VANDC $A, $B)>; |
Chris Lattner | 873202f | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 921 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 922 | def : Pat<(fmul v4f32:$vA, v4f32:$vB), |
| 923 | (VMADDFP $vA, $vB, |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 924 | (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 925 | |
| 926 | // Fused multiply add and multiply sub for packed float. These are represented |
| 927 | // separately from the real instructions above, for operations that must have |
| 928 | // the additional precision, such as Newton-Rhapson (used by divide, sqrt) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 929 | def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 930 | (VMADDFP $A, $B, $C)>; |
| 931 | def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 932 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 933 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 934 | def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 935 | (VMADDFP $A, $B, $C)>; |
| 936 | def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 937 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 938 | |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 939 | def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 940 | (VPERM $vA, $vB, $vC)>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 941 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 942 | def : Pat<(PPCfre v4f32:$A), (VREFP $A)>; |
| 943 | def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>; |
| 944 | |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 945 | // Vector shifts |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 946 | def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)), |
| 947 | (v16i8 (VSLB $vA, $vB))>; |
| 948 | def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)), |
| 949 | (v8i16 (VSLH $vA, $vB))>; |
| 950 | def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)), |
| 951 | (v4i32 (VSLW $vA, $vB))>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 952 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 953 | def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)), |
| 954 | (v16i8 (VSRB $vA, $vB))>; |
| 955 | def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)), |
| 956 | (v8i16 (VSRH $vA, $vB))>; |
| 957 | def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)), |
| 958 | (v4i32 (VSRW $vA, $vB))>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 959 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 960 | def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)), |
| 961 | (v16i8 (VSRAB $vA, $vB))>; |
| 962 | def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)), |
| 963 | (v8i16 (VSRAH $vA, $vB))>; |
| 964 | def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)), |
| 965 | (v4i32 (VSRAW $vA, $vB))>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 966 | |
| 967 | // Float to integer and integer to float conversions |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 968 | def : Pat<(v4i32 (fp_to_sint v4f32:$vA)), |
| 969 | (VCTSXS_0 $vA)>; |
| 970 | def : Pat<(v4i32 (fp_to_uint v4f32:$vA)), |
| 971 | (VCTUXS_0 $vA)>; |
| 972 | def : Pat<(v4f32 (sint_to_fp v4i32:$vA)), |
| 973 | (VCFSX_0 $vA)>; |
| 974 | def : Pat<(v4f32 (uint_to_fp v4i32:$vA)), |
| 975 | (VCFUX_0 $vA)>; |
Adhemerval Zanella | bdface5 | 2012-11-15 20:56:03 +0000 | [diff] [blame] | 976 | |
| 977 | // Floating-point rounding |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 978 | def : Pat<(v4f32 (ffloor v4f32:$vA)), |
| 979 | (VRFIM $vA)>; |
| 980 | def : Pat<(v4f32 (fceil v4f32:$vA)), |
| 981 | (VRFIP $vA)>; |
| 982 | def : Pat<(v4f32 (ftrunc v4f32:$vA)), |
| 983 | (VRFIZ $vA)>; |
| 984 | def : Pat<(v4f32 (fnearbyint v4f32:$vA)), |
| 985 | (VRFIN $vA)>; |
Hal Finkel | b0fac42 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 986 | |
| 987 | } // end HasAltivec |
| 988 | |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 989 | def HasP8Altivec : Predicate<"PPCSubTarget->hasP8Altivec()">; |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 990 | def HasP8Crypto : Predicate<"PPCSubTarget->hasP8Crypto()">; |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 991 | let Predicates = [HasP8Altivec] in { |
Bill Schmidt | 433b1c3 | 2015-02-05 15:24:47 +0000 | [diff] [blame] | 992 | |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 993 | let isCommutable = 1 in { |
| 994 | def VMULESW : VX1_Int_Ty2<904, "vmulesw", int_ppc_altivec_vmulesw, |
| 995 | v2i64, v4i32>; |
| 996 | def VMULEUW : VX1_Int_Ty2<648, "vmuleuw", int_ppc_altivec_vmuleuw, |
| 997 | v2i64, v4i32>; |
| 998 | def VMULOSW : VX1_Int_Ty2<392, "vmulosw", int_ppc_altivec_vmulosw, |
| 999 | v2i64, v4i32>; |
| 1000 | def VMULOUW : VX1_Int_Ty2<136, "vmulouw", int_ppc_altivec_vmulouw, |
| 1001 | v2i64, v4i32>; |
Kit Barton | 20d3981 | 2015-03-10 19:49:38 +0000 | [diff] [blame] | 1002 | def VMULUWM : VXForm_1<137, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1003 | "vmuluwm $vD, $vA, $vB", IIC_VecGeneral, |
| 1004 | [(set v4i32:$vD, (mul v4i32:$vA, v4i32:$vB))]>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1005 | def VMAXSD : VX1_Int_Ty<450, "vmaxsd", int_ppc_altivec_vmaxsd, v2i64>; |
| 1006 | def VMAXUD : VX1_Int_Ty<194, "vmaxud", int_ppc_altivec_vmaxud, v2i64>; |
| 1007 | def VMINSD : VX1_Int_Ty<962, "vminsd", int_ppc_altivec_vminsd, v2i64>; |
Bill Schmidt | 1723525 | 2015-03-18 22:13:03 +0000 | [diff] [blame] | 1008 | def VMINUD : VX1_Int_Ty<706, "vminud", int_ppc_altivec_vminud, v2i64>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1009 | } // isCommutable |
| 1010 | |
Kit Barton | e48b1e1 | 2015-03-05 16:24:38 +0000 | [diff] [blame] | 1011 | // Vector shifts |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1012 | def VRLD : VX1_Int_Ty<196, "vrld", int_ppc_altivec_vrld, v2i64>; |
Kit Barton | e48b1e1 | 2015-03-05 16:24:38 +0000 | [diff] [blame] | 1013 | def VSLD : VXForm_1<1476, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1014 | "vsld $vD, $vA, $vB", IIC_VecGeneral, |
| 1015 | [(set v2i64:$vD, (shl v2i64:$vA, v2i64:$vB))]>; |
| 1016 | def VSRD : VXForm_1<1732, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1017 | "vsrd $vD, $vA, $vB", IIC_VecGeneral, |
| 1018 | [(set v2i64:$vD, (srl v2i64:$vA, v2i64:$vB))]>; |
| 1019 | def VSRAD : VXForm_1<964, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1020 | "vsrad $vD, $vA, $vB", IIC_VecGeneral, |
| 1021 | [(set v2i64:$vD, (sra v2i64:$vA, v2i64:$vB))]>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1022 | |
| 1023 | // Vector Integer Arithmetic Instructions |
| 1024 | let isCommutable = 1 in { |
| 1025 | def VADDUDM : VXForm_1<192, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1026 | "vaddudm $vD, $vA, $vB", IIC_VecGeneral, |
| 1027 | [(set v2i64:$vD, (add v2i64:$vA, v2i64:$vB))]>; |
| 1028 | } // isCommutable |
| 1029 | |
| 1030 | def VSUBUDM : VXForm_1<1216, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1031 | "vsubudm $vD, $vA, $vB", IIC_VecGeneral, |
| 1032 | [(set v2i64:$vD, (sub v2i64:$vA, v2i64:$vB))]>; |
| 1033 | |
Bill Schmidt | 433b1c3 | 2015-02-05 15:24:47 +0000 | [diff] [blame] | 1034 | // Count Leading Zeros |
| 1035 | def VCLZB : VXForm_2<1794, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1036 | "vclzb $vD, $vB", IIC_VecGeneral, |
| 1037 | [(set v16i8:$vD, (ctlz v16i8:$vB))]>; |
| 1038 | def VCLZH : VXForm_2<1858, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1039 | "vclzh $vD, $vB", IIC_VecGeneral, |
| 1040 | [(set v8i16:$vD, (ctlz v8i16:$vB))]>; |
| 1041 | def VCLZW : VXForm_2<1922, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1042 | "vclzw $vD, $vB", IIC_VecGeneral, |
| 1043 | [(set v4i32:$vD, (ctlz v4i32:$vB))]>; |
| 1044 | def VCLZD : VXForm_2<1986, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1045 | "vclzd $vD, $vB", IIC_VecGeneral, |
| 1046 | [(set v2i64:$vD, (ctlz v2i64:$vB))]>; |
| 1047 | |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 1048 | // Population Count |
| 1049 | def VPOPCNTB : VXForm_2<1795, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1050 | "vpopcntb $vD, $vB", IIC_VecGeneral, |
| 1051 | [(set v16i8:$vD, (ctpop v16i8:$vB))]>; |
| 1052 | def VPOPCNTH : VXForm_2<1859, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1053 | "vpopcnth $vD, $vB", IIC_VecGeneral, |
| 1054 | [(set v8i16:$vD, (ctpop v8i16:$vB))]>; |
| 1055 | def VPOPCNTW : VXForm_2<1923, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1056 | "vpopcntw $vD, $vB", IIC_VecGeneral, |
| 1057 | [(set v4i32:$vD, (ctpop v4i32:$vB))]>; |
| 1058 | def VPOPCNTD : VXForm_2<1987, (outs vrrc:$vD), (ins vrrc:$vB), |
| 1059 | "vpopcntd $vD, $vB", IIC_VecGeneral, |
| 1060 | [(set v2i64:$vD, (ctpop v2i64:$vB))]>; |
Kit Barton | 0b0cdb1 | 2015-02-09 17:03:18 +0000 | [diff] [blame] | 1061 | |
| 1062 | let isCommutable = 1 in { |
Kit Barton | 0b0cdb1 | 2015-02-09 17:03:18 +0000 | [diff] [blame] | 1063 | // FIXME: Use AddedComplexity > 400 to ensure these patterns match before the |
| 1064 | // VSX equivalents. We need to fix this up at some point. Two possible |
| 1065 | // solutions for this problem: |
| 1066 | // 1. Disable Altivec patterns that compete with VSX patterns using the |
| 1067 | // !HasVSX predicate. This essentially favours VSX over Altivec, in |
| 1068 | // hopes of reducing register pressure (larger register set using VSX |
| 1069 | // instructions than VMX instructions) |
| 1070 | // 2. Employ a more disciplined use of AddedComplexity, which would provide |
| 1071 | // more fine-grained control than option 1. This would be beneficial |
| 1072 | // if we find situations where Altivec is really preferred over VSX. |
| 1073 | def VEQV : VXForm_1<1668, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1074 | "veqv $vD, $vA, $vB", IIC_VecGeneral, |
| 1075 | [(set v4i32:$vD, (vnot_ppc (xor v4i32:$vA, v4i32:$vB)))]>; |
| 1076 | def VNAND : VXForm_1<1412, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1077 | "vnand $vD, $vA, $vB", IIC_VecGeneral, |
| 1078 | [(set v4i32:$vD, (vnot_ppc (and v4i32:$vA, v4i32:$vB)))]>; |
Kit Barton | 263edb9 | 2015-02-20 15:54:58 +0000 | [diff] [blame] | 1079 | } // isCommutable |
| 1080 | |
Kit Barton | 0b0cdb1 | 2015-02-09 17:03:18 +0000 | [diff] [blame] | 1081 | def VORC : VXForm_1<1348, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1082 | "vorc $vD, $vA, $vB", IIC_VecGeneral, |
| 1083 | [(set v4i32:$vD, (or v4i32:$vA, |
| 1084 | (vnot_ppc v4i32:$vB)))]>; |
Kit Barton | 0cfa7b7 | 2015-03-03 19:55:45 +0000 | [diff] [blame] | 1085 | |
| 1086 | // i64 element comparisons. |
| 1087 | def VCMPEQUD : VCMP <199, "vcmpequd $vD, $vA, $vB" , v2i64>; |
| 1088 | def VCMPEQUDo : VCMPo<199, "vcmpequd. $vD, $vA, $vB", v2i64>; |
| 1089 | def VCMPGTSD : VCMP <967, "vcmpgtsd $vD, $vA, $vB" , v2i64>; |
| 1090 | def VCMPGTSDo : VCMPo<967, "vcmpgtsd. $vD, $vA, $vB", v2i64>; |
| 1091 | def VCMPGTUD : VCMP <711, "vcmpgtud $vD, $vA, $vB" , v2i64>; |
| 1092 | def VCMPGTUDo : VCMPo<711, "vcmpgtud. $vD, $vA, $vB", v2i64>; |
| 1093 | |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 1094 | // The cryptography instructions that do not require Category:Vector.Crypto |
| 1095 | def VPMSUMB : VX1_Int_Ty<1032, "vpmsumb", |
| 1096 | int_ppc_altivec_crypto_vpmsumb, v16i8>; |
| 1097 | def VPMSUMH : VX1_Int_Ty<1096, "vpmsumh", |
| 1098 | int_ppc_altivec_crypto_vpmsumh, v8i16>; |
| 1099 | def VPMSUMW : VX1_Int_Ty<1160, "vpmsumw", |
| 1100 | int_ppc_altivec_crypto_vpmsumw, v4i32>; |
| 1101 | def VPMSUMD : VX1_Int_Ty<1224, "vpmsumd", |
| 1102 | int_ppc_altivec_crypto_vpmsumd, v2i64>; |
| 1103 | def VPERMXOR : VA1a_Int_Ty<45, "vpermxor", |
| 1104 | int_ppc_altivec_crypto_vpermxor, v16i8>; |
| 1105 | |
Bill Schmidt | 5ed84cd | 2015-05-16 01:02:12 +0000 | [diff] [blame^] | 1106 | // Vector doubleword integer pack and unpack. |
| 1107 | def VPKSDSS : VX1_Int_Ty2<1486, "vpksdss", int_ppc_altivec_vpksdss, |
| 1108 | v4i32, v2i64>; |
| 1109 | def VPKSDUS : VX1_Int_Ty2<1358, "vpksdus", int_ppc_altivec_vpksdus, |
| 1110 | v4i32, v2i64>; |
| 1111 | def VPKUDUM : VXForm_1<1102, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
| 1112 | "vpkudum $vD, $vA, $vB", IIC_VecFP, |
| 1113 | [(set v16i8:$vD, |
| 1114 | (vpkudum_shuffle v16i8:$vA, v16i8:$vB))]>; |
| 1115 | def VPKUDUS : VX1_Int_Ty2<1230, "vpkudus", int_ppc_altivec_vpkudus, |
| 1116 | v4i32, v2i64>; |
| 1117 | def VUPKHSW : VX2_Int_Ty2<1614, "vupkhsw", int_ppc_altivec_vupkhsw, |
| 1118 | v2i64, v4i32>; |
| 1119 | def VUPKLSW : VX2_Int_Ty2<1742, "vupklsw", int_ppc_altivec_vupklsw, |
| 1120 | v2i64, v4i32>; |
| 1121 | |
| 1122 | // Shuffle patterns for unary and swapped (LE) vector pack modulo. |
| 1123 | def:Pat<(vpkudum_unary_shuffle v16i8:$vA, undef), |
| 1124 | (VPKUDUM $vA, $vA)>; |
| 1125 | def:Pat<(vpkudum_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 1126 | (VPKUDUM $vB, $vA)>; |
| 1127 | |
| 1128 | |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 1129 | } // end HasP8Altivec |
Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 1130 | |
| 1131 | // Crypto instructions (from builtins) |
| 1132 | let Predicates = [HasP8Crypto] in { |
| 1133 | def VSHASIGMAW : VXCR_Int_Ty<1666, "vshasigmaw", |
| 1134 | int_ppc_altivec_crypto_vshasigmaw, v4i32>; |
| 1135 | def VSHASIGMAD : VXCR_Int_Ty<1730, "vshasigmad", |
| 1136 | int_ppc_altivec_crypto_vshasigmad, v2i64>; |
| 1137 | def VCIPHER : VX1_Int_Ty<1288, "vcipher", int_ppc_altivec_crypto_vcipher, |
| 1138 | v2i64>; |
| 1139 | def VCIPHERLAST : VX1_Int_Ty<1289, "vcipherlast", |
| 1140 | int_ppc_altivec_crypto_vcipherlast, v2i64>; |
| 1141 | def VNCIPHER : VX1_Int_Ty<1352, "vncipher", |
| 1142 | int_ppc_altivec_crypto_vncipher, v2i64>; |
| 1143 | def VNCIPHERLAST : VX1_Int_Ty<1353, "vncipherlast", |
| 1144 | int_ppc_altivec_crypto_vncipherlast, v2i64>; |
| 1145 | def VSBOX : VXBX_Int_Ty<1480, "vsbox", int_ppc_altivec_crypto_vsbox, v2i64>; |
| 1146 | } // HasP8Crypto |