blob: ee946e66b9ac1f987ee22c99752a47c1c1fe387a [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000023#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024
25namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000026 namespace PPCISD {
27 enum NodeType {
Nate Begemandebcb552007-01-26 22:40:50 +000028 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000030
31 /// FSEL - Traditional three-operand fsel node.
32 ///
33 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000034
Nate Begeman60952142005-09-06 22:03:27 +000035 /// FCFID - The FCFID instruction, taking an f64 operand and producing
36 /// and f64 value containing the FP representation of the integer that
37 /// was temporarily in the f64 operand.
38 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000039
Hal Finkelf6d45f22013-04-01 17:52:07 +000040 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
41 /// unsigned integers and single-precision outputs.
42 FCFIDU, FCFIDS, FCFIDUS,
43
David Majnemer08249a32013-09-26 05:22:11 +000044 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
45 /// operand, producing an f64 value containing the integer representation
46 /// of that FP value.
47 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000048
Hal Finkelf6d45f22013-04-01 17:52:07 +000049 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
50 /// unsigned integers.
51 FCTIDUZ, FCTIWUZ,
52
Hal Finkel2e103312013-04-03 04:01:11 +000053 /// Reciprocal estimate instructions (unary FP ops).
54 FRE, FRSQRTE,
55
Nate Begeman69caef22005-12-13 22:55:22 +000056 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
57 // three v4f32 operands and producing a v4f32 result.
58 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000059
Chris Lattnera8713b12006-03-20 01:53:53 +000060 /// VPERM - The PPC VPERM Instruction.
61 ///
62 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000063
Hal Finkel4edc66b2015-01-03 01:16:37 +000064 /// The CMPB instruction (takes two operands of i32 or i64).
65 CMPB,
66
Chris Lattner595088a2005-11-17 07:30:41 +000067 /// Hi/Lo - These represent the high and low 16-bit parts of a global
68 /// address respectively. These nodes have two operands, the first of
69 /// which must be a TargetGlobalAddress, and the second of which must be a
70 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
71 /// though these are usually folded into other nodes.
72 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000073
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000074 TOC_ENTRY,
75
Ulrich Weigandad0cb912014-06-18 17:52:49 +000076 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +000077 /// function pointers in the 64-bit SVR4 ABI.
78
Tilmann Scheller79fef932009-12-18 13:00:15 +000079 /// Like a regular LOAD but additionally taking/producing a flag.
80 LOAD,
81
Ulrich Weigandad0cb912014-06-18 17:52:49 +000082 /// Like LOAD (taking/producing a flag), but using r2 as hard-coded
83 /// destination.
Tilmann Scheller79fef932009-12-18 13:00:15 +000084 LOAD_TOC,
85
Jim Laskey48850c12006-11-16 22:43:37 +000086 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
87 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
88 /// compute an allocation on the stack.
89 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000090
Chris Lattner595088a2005-11-17 07:30:41 +000091 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
92 /// at function entry, used for PIC code.
93 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000094
Chris Lattnerfea33f72005-12-06 02:10:38 +000095 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
96 /// shift amounts. These nodes are generated by the multi-precision shift
97 /// code.
98 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000099
Hal Finkel13d104b2014-12-11 18:37:52 +0000100 /// The combination of sra[wd]i and addze used to implemented signed
101 /// integer division by a power of 2. The first operand is the dividend,
102 /// and the second is the constant shift amount (representing the
103 /// divisor).
104 SRA_ADDZE,
105
Chris Lattnereb755fc2006-05-17 19:00:46 +0000106 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000107 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000108 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000109 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000110
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000111 /// CALL_TLS and CALL_NOP_TLS - Versions of CALL and CALL_NOP used
112 /// to access TLS variables.
113 CALL_TLS, CALL_NOP_TLS,
114
Chris Lattnereb755fc2006-05-17 19:00:46 +0000115 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
116 /// MTCTR instruction.
117 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000118
Chris Lattnereb755fc2006-05-17 19:00:46 +0000119 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
120 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000121 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000122
Hal Finkelfc096c92014-12-23 22:29:40 +0000123 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
124 /// instruction and the TOC reload required on SVR4 PPC64.
125 BCTRL_LOAD_TOC,
126
Nate Begemanb11b8e42005-12-20 00:26:01 +0000127 /// Return with a flag operand, matched by 'blr'
128 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000129
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000130 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
131 /// This copies the bits corresponding to the specified CRREG into the
132 /// resultant GPR. Bits corresponding to other CR regs are undefined.
133 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000134
Hal Finkel940ab932014-02-28 00:27:01 +0000135 // FIXME: Remove these once the ANDI glue bug is fixed:
136 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
137 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
138 /// implement truncation of i32 or i64 to i1.
139 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
140
Hal Finkelbbdee932014-12-02 22:01:00 +0000141 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
142 // target (returns (Lo, Hi)). It takes a chain operand.
143 READ_TIME_BASE,
144
Hal Finkel756810f2013-03-21 21:37:52 +0000145 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
146 EH_SJLJ_SETJMP,
147
148 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
149 EH_SJLJ_LONGJMP,
150
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000151 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
152 /// instructions. For lack of better number, we use the opcode number
153 /// encoding for the OPC field to identify the compare. For example, 838
154 /// is VCMPGTSH.
155 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000156
Chris Lattner6961fc72006-03-26 10:06:40 +0000157 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000158 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000159 /// opcode number encoding for the OPC field to identify the compare. For
160 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000161 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000162
Chris Lattner9754d142006-04-18 17:59:36 +0000163 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
164 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
165 /// condition register to branch on, OPC is the branch opcode to use (e.g.
166 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
167 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000168 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000169
Hal Finkel25c19922013-05-15 21:37:41 +0000170 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
171 /// loops.
172 BDNZ, BDZ,
173
Ulrich Weigand874fc622013-03-26 10:56:22 +0000174 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
175 /// towards zero. Used only as part of the long double-to-int
176 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000177 FADDRTZ,
178
Ulrich Weigand874fc622013-03-26 10:56:22 +0000179 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
180 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000181
Evan Cheng5102bd92008-04-19 02:30:38 +0000182 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng51096af2008-04-19 01:30:48 +0000183 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng5102bd92008-04-19 02:30:38 +0000184 LARX,
Evan Cheng51096af2008-04-19 01:30:48 +0000185
Evan Cheng5102bd92008-04-19 02:30:38 +0000186 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
187 /// indexed. This is used to implement atomic operations.
188 STCX,
Evan Cheng51096af2008-04-19 01:30:48 +0000189
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000190 /// TC_RETURN - A tail call return.
191 /// operand #0 chain
192 /// operand #1 callee (register or absolute)
193 /// operand #2 stack adjustment
194 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000195 TC_RETURN,
196
Hal Finkel5ab37802012-08-28 02:10:27 +0000197 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
198 CR6SET,
199 CR6UNSET,
200
Roman Divacky8854e762013-12-22 09:48:38 +0000201 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
202 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000203 PPC32_GOT,
204
Hal Finkel7c8ae532014-07-25 17:47:22 +0000205 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
206 /// local dynamic TLS on PPC32.
207 PPC32_PICGOT,
208
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000209 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
210 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000211 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000212 ADDIS_GOT_TPREL_HA,
213
214 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000215 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000216 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000217 /// finds the offset of "sym" relative to the thread pointer.
218 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000219
220 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
221 /// model, produces an ADD instruction that adds the contents of
222 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000223 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000224 /// identifies to the linker that the instruction is part of a
225 /// TLS sequence.
226 ADD_TLS,
227
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000228 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
229 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000230 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000231 ADDIS_TLSGD_HA,
232
233 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
234 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000235 /// sym\@got\@tlsgd\@l.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000236 ADDI_TLSGD_L,
237
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000238 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
239 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000240 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000241 ADDIS_TLSLD_HA,
242
243 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
244 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000245 /// sym\@got\@tlsld\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000246 ADDI_TLSLD_L,
247
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000248 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
249 /// local-dynamic TLS model, produces an ADDIS8 instruction
Matt Arsenault758659232013-05-18 00:21:46 +0000250 /// that adds X3 to sym\@dtprel\@ha. The Chain operand is needed
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000251 /// to tie this in place following a copy to %X3 from the result
252 /// of a GET_TLSLD_ADDR.
253 ADDIS_DTPREL_HA,
254
255 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
256 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000257 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000258 ADDI_DTPREL_L,
259
Bill Schmidt51e79512013-02-20 15:50:31 +0000260 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000261 /// during instruction selection to optimize a BUILD_VECTOR into
262 /// operations on splats. This is necessary to avoid losing these
263 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000264 VADD_SPLAT,
265
Bill Schmidta87a7e22013-05-14 19:35:45 +0000266 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
267 /// operand identifies the operating system entry point.
268 SC,
269
Bill Schmidtfae5d712014-12-09 16:35:51 +0000270 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
271 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
272 /// or stxvd2x instruction. The chain is necessary because the
273 /// sequence replaces a load and needs to provide the same number
274 /// of outputs.
275 XXSWAPD,
276
Owen Andersonb2c80da2011-02-25 21:41:48 +0000277 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000278 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
279 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
280 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000281 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000282
283 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000284 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
285 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
286 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000287 LBRX,
288
Hal Finkel60c75102013-04-01 15:37:53 +0000289 /// STFIWX - The STFIWX instruction. The first operand is an input token
290 /// chain, then an f64 value to store, then an address to store it to.
291 STFIWX,
292
Hal Finkelbeb296b2013-03-31 10:12:51 +0000293 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
294 /// load which sign-extends from a 32-bit integer value into the
295 /// destination 64-bit register.
296 LFIWAX,
297
Hal Finkelf6d45f22013-04-01 17:52:07 +0000298 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
299 /// load which zero-extends from a 32-bit integer value into the
300 /// destination 64-bit register.
301 LFIWZX,
302
Bill Schmidt27917782013-02-21 17:12:27 +0000303 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
304 /// produces an ADDIS8 instruction that adds the TOC base register to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000305 /// sym\@toc\@ha.
Bill Schmidt34627e32012-11-27 17:35:46 +0000306 ADDIS_TOC_HA,
307
Bill Schmidt27917782013-02-21 17:12:27 +0000308 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
309 /// produces a LD instruction with base register G8RReg and offset
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000310 /// sym\@toc\@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34627e32012-11-27 17:35:46 +0000311 LD_TOC_L,
312
313 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000314 /// an ADDI8 instruction that adds G8RReg to sym\@toc\@l.
Bill Schmidt34627e32012-11-27 17:35:46 +0000315 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidtfae5d712014-12-09 16:35:51 +0000316 ADDI_TOC_L,
317
318 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
319 /// Maps directly to an lxvd2x instruction that will be followed by
320 /// an xxswapd.
321 LXVD2X,
322
323 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
324 /// Maps directly to an stxvd2x instruction that will be preceded by
325 /// an xxswapd.
326 STXVD2X
Chris Lattnerf424a662006-01-27 23:34:02 +0000327 };
Chris Lattner382f3562006-03-20 06:15:45 +0000328 }
329
330 /// Define some predicates that are used for node matching.
331 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000332 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
333 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000334 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000335 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000336
Chris Lattnere8b83b42006-04-06 17:23:16 +0000337 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
338 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000339 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000340 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000341
342 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
343 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000344 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000345 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000346
347 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
348 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000349 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000350 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000351
Bill Schmidt42a69362014-08-05 20:47:25 +0000352 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
353 /// shift amount, otherwise return -1.
354 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
355 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000356
Chris Lattner382f3562006-03-20 06:15:45 +0000357 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
358 /// specifies a splat of a single element that is suitable for input to
359 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000360 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000361
Evan Cheng581d2792007-07-30 07:51:22 +0000362 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
363 /// are -0.0.
364 bool isAllNegativeZeroVector(SDNode *N);
365
Chris Lattner382f3562006-03-20 06:15:45 +0000366 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
367 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000368 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000369
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000370 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000371 /// formed by using a vspltis[bhw] instruction of the specified element
372 /// size, return the constant being splatted. The ByteSize field indicates
373 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000374 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner382f3562006-03-20 06:15:45 +0000375 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000376
Eric Christopherf8c031f2014-06-12 22:50:10 +0000377 class PPCSubtarget;
Nate Begeman6cca84e2005-10-16 05:39:50 +0000378 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000379 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000380
Chris Lattnerf22556d2005-08-16 17:14:42 +0000381 public:
Eric Christopherf6ed33e2014-10-01 21:36:28 +0000382 explicit PPCTargetLowering(const PPCTargetMachine &TM);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000383
Chris Lattner347ed8a2006-01-09 23:52:17 +0000384 /// getTargetNodeName() - This method returns the name of a target specific
385 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000386 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000387
Craig Topper0d3fa922014-04-29 07:57:37 +0000388 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000389
Hal Finkel9bb61de2015-01-05 05:24:42 +0000390 bool isCheapToSpeculateCttz() const override {
391 return true;
392 }
393
394 bool isCheapToSpeculateCtlz() const override {
395 return true;
396 }
397
Scott Michela6729e82008-03-10 15:42:14 +0000398 /// getSetCCResultType - Return the ISD::SETCC ValueType
Craig Topper0d3fa922014-04-29 07:57:37 +0000399 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000400
Hal Finkel62ac7362014-09-19 11:42:56 +0000401 /// Return true if target always beneficiates from combining into FMA for a
402 /// given value type. This must typically return false on targets where FMA
403 /// takes more cycles to execute than FADD.
404 bool enableAggressiveFMAFusion(EVT VT) const override;
405
Chris Lattnera801fced2006-11-08 02:15:41 +0000406 /// getPreIndexedAddressParts - returns true by value, base pointer and
407 /// offset pointer and addressing mode by reference if the node's address
408 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000409 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
410 SDValue &Offset,
411 ISD::MemIndexedMode &AM,
412 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000413
Chris Lattnera801fced2006-11-08 02:15:41 +0000414 /// SelectAddressRegReg - Given the specified addressed, check to see if it
415 /// can be represented as an indexed [r+r] operation. Returns false if it
416 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000417 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000418 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000419
Chris Lattnera801fced2006-11-08 02:15:41 +0000420 /// SelectAddressRegImm - Returns true if the address N can be represented
421 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000422 /// is not better represented as reg+reg. If Aligned is true, only accept
423 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000424 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000425 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000426
Chris Lattnera801fced2006-11-08 02:15:41 +0000427 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
428 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000429 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000430 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000431
Craig Topper0d3fa922014-04-29 07:57:37 +0000432 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000433
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000434 /// LowerOperation - Provide custom lowering hooks for some operations.
435 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000436 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000437
Duncan Sands6ed40142008-12-01 11:39:25 +0000438 /// ReplaceNodeResults - Replace the results of node with an illegal result
439 /// type with new values built out of custom code.
440 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000441 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
442 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000443
Bill Schmidtfae5d712014-12-09 16:35:51 +0000444 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
445 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
446
Craig Topper0d3fa922014-04-29 07:57:37 +0000447 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000448
Hal Finkel13d104b2014-12-11 18:37:52 +0000449 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
450 std::vector<SDNode *> *Created) const override;
451
Hal Finkel0d8db462014-05-11 19:29:11 +0000452 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
453
Jay Foada0653a32014-05-14 21:14:37 +0000454 void computeKnownBitsForTargetNode(const SDValue Op,
455 APInt &KnownZero,
456 APInt &KnownOne,
457 const SelectionDAG &DAG,
458 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000459
Hal Finkel57725662015-01-03 17:58:24 +0000460 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
461
Robin Morisset22129962014-09-23 20:46:49 +0000462 Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
463 bool IsStore, bool IsLoad) const override;
464 Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
465 bool IsStore, bool IsLoad) const override;
466
Craig Topper0d3fa922014-04-29 07:57:37 +0000467 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000468 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000469 MachineBasicBlock *MBB) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000470 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesend4eb0522008-08-25 22:34:37 +0000471 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman747e55b2009-02-07 16:15:20 +0000472 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000473 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
474 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000475 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000476
Hal Finkel756810f2013-03-21 21:37:52 +0000477 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
478 MachineBasicBlock *MBB) const;
479
480 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
481 MachineBasicBlock *MBB) const;
482
Craig Topper0d3fa922014-04-29 07:57:37 +0000483 ConstraintType
484 getConstraintType(const std::string &Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000485
486 /// Examine constraint string and operand type and determine a weight value.
487 /// The operand object must already have been set up with the operand type.
488 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000489 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000490
Owen Andersonb2c80da2011-02-25 21:41:48 +0000491 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +0000492 getRegForInlineAsmConstraint(const std::string &Constraint,
Craig Topper0d3fa922014-04-29 07:57:37 +0000493 MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000494
Dale Johannesencbde4c22008-02-28 22:31:51 +0000495 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
496 /// function arguments in the caller parameter area. This is the actual
497 /// alignment, not its logarithm.
Craig Topper0d3fa922014-04-29 07:57:37 +0000498 unsigned getByValTypeAlignment(Type *Ty) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000499
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000500 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000501 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000502 void LowerAsmOperandForConstraint(SDValue Op,
503 std::string &Constraint,
504 std::vector<SDValue> &Ops,
505 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000506
Chris Lattner1eb94d92007-03-30 23:15:24 +0000507 /// isLegalAddressingMode - Return true if the addressing mode represented
508 /// by AM is legal for this target, for a load/store of the specified type.
Craig Topper0d3fa922014-04-29 07:57:37 +0000509 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000510
Hal Finkel34974ed2014-04-12 21:52:38 +0000511 /// isLegalICmpImmediate - Return true if the specified immediate is legal
512 /// icmp immediate, that is the target has icmp instructions which can
513 /// compare a register against the immediate without having to materialize
514 /// the immediate into a register.
515 bool isLegalICmpImmediate(int64_t Imm) const override;
516
517 /// isLegalAddImmediate - Return true if the specified immediate is legal
518 /// add immediate, that is the target has add instructions which can
519 /// add a register and the immediate without having to materialize
520 /// the immediate into a register.
521 bool isLegalAddImmediate(int64_t Imm) const override;
522
523 /// isTruncateFree - Return true if it's free to truncate a value of
524 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
525 /// register X1 to i32 by referencing its sub-register R1.
526 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
527 bool isTruncateFree(EVT VT1, EVT VT2) const override;
528
529 /// \brief Returns true if it is beneficial to convert a load of a constant
530 /// to just the constant itself.
531 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
532 Type *Ty) const override;
533
Craig Topper0d3fa922014-04-29 07:57:37 +0000534 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000535
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000536 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
537 const CallInst &I,
538 unsigned Intrinsic) const override;
539
Evan Chengd9929f02010-04-01 20:10:42 +0000540 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000541 /// and store operations as a result of memset, memcpy, and memmove
542 /// lowering. If DstAlign is zero that means it's safe to destination
543 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
544 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000545 /// probably because the source does not need to be loaded. If 'IsMemset' is
546 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
547 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
548 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000549 /// It returns EVT::Other if the type should be determined using generic
550 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000551 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000552 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000553 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000554 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000555
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000556 /// Is unaligned memory access allowed for the given type, and is it fast
557 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000558 bool allowsMisalignedMemoryAccesses(EVT VT,
559 unsigned AddrSpace,
560 unsigned Align = 1,
561 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000562
Stephen Lin73de7bf2013-07-09 18:16:56 +0000563 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
564 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
565 /// expanded to FMAs when this method returns true, otherwise fmuladd is
566 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000567 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000568
Hal Finkelb4240ca2014-03-31 17:48:16 +0000569 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000570 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000571 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000572 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000573
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000574 /// createFastISel - This method returns a target-specific FastISel object,
575 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000576 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
577 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000578
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000579 /// \brief Returns true if an argument of type Ty needs to be passed in a
580 /// contiguous block of registers in calling convention CallConv.
581 bool functionArgumentNeedsConsecutiveRegisters(
582 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
583 // We support any array type as "consecutive" block in the parameter
584 // save area. The element type defines the alignment requirement and
585 // whether the argument should go in GPRs, FPRs, or VRs if available.
586 //
587 // Note that clang uses this capability both to implement the ELFv2
588 // homogeneous float/vector aggregate ABI, and to avoid having to use
589 // "byval" when passing aggregates that might fully fit in registers.
590 return Ty->isArrayTy();
591 }
592
Evan Cheng51096af2008-04-19 01:30:48 +0000593 private:
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000594 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
595 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000596
Evan Cheng67a69dd2010-01-27 00:07:07 +0000597 bool
598 IsEligibleForTailCallOptimization(SDValue Callee,
599 CallingConv::ID CalleeCC,
600 bool isVarArg,
601 const SmallVectorImpl<ISD::InputArg> &Ins,
602 SelectionDAG& DAG) const;
603
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000604 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000605 int SPDiff,
606 SDValue Chain,
607 SDValue &LROpOut,
608 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000609 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000610 SDLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000611
Dan Gohman21cea8a2010-04-17 15:26:15 +0000612 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
613 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
614 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
615 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000616 std::pair<SDValue,SDValue> lowerTLSCall(SDValue Op, SDLoc dl,
617 SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000618 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000619 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000620 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
621 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000622 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
623 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000624 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000625 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000626 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000627 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000628 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
629 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000630 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000631 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000632 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000633 const PPCSubtarget &Subtarget) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000634 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
635 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
636 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000637 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000638 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000639 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000640 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
641 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
642 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
643 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
644 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
645 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
646 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
647 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000648 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000649 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000650
651 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000652 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000653 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000654 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000655 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000656 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000657 bool isVarArg,
658 SelectionDAG &DAG,
659 SmallVector<std::pair<unsigned, SDValue>, 8>
660 &RegsToPass,
661 SDValue InFlag, SDValue Chain,
662 SDValue &Callee,
663 int SPDiff, unsigned NumBytes,
664 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000665 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000666
Craig Topper0d3fa922014-04-29 07:57:37 +0000667 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000668 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000669 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000670 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000671 SDLoc dl, SelectionDAG &DAG,
Craig Topper0d3fa922014-04-29 07:57:37 +0000672 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000673
Craig Topper0d3fa922014-04-29 07:57:37 +0000674 SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000675 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000676 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000677
Craig Topper0d3fa922014-04-29 07:57:37 +0000678 bool
Hal Finkel450128a2011-10-14 19:51:36 +0000679 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
680 bool isVarArg,
681 const SmallVectorImpl<ISD::OutputArg> &Outs,
Craig Topper0d3fa922014-04-29 07:57:37 +0000682 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000683
Craig Topper0d3fa922014-04-29 07:57:37 +0000684 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000685 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000686 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000687 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000688 const SmallVectorImpl<SDValue> &OutVals,
Craig Topper0d3fa922014-04-29 07:57:37 +0000689 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000690
691 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000692 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000693 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000694
Bill Schmidt57d6de52012-10-23 15:51:16 +0000695 SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000696 LowerFormalArguments_Darwin(SDValue Chain,
697 CallingConv::ID CallConv, bool isVarArg,
698 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000699 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000700 SmallVectorImpl<SDValue> &InVals) const;
701 SDValue
702 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000703 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000704 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000705 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000706 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000707 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000708 LowerFormalArguments_32SVR4(SDValue Chain,
709 CallingConv::ID CallConv, bool isVarArg,
710 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000711 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000712 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000713
714 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000715 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
716 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000717 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000718
719 SDValue
720 LowerCall_Darwin(SDValue Chain, SDValue Callee,
721 CallingConv::ID CallConv,
722 bool isVarArg, bool isTailCall,
723 const SmallVectorImpl<ISD::OutputArg> &Outs,
724 const SmallVectorImpl<SDValue> &OutVals,
725 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000726 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +0000727 SmallVectorImpl<SDValue> &InVals) const;
728 SDValue
729 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000730 CallingConv::ID CallConv,
Evan Cheng65f9d192012-02-28 18:51:51 +0000731 bool isVarArg, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000732 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000733 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000734 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000735 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000736 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000737 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000738 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
739 bool isVarArg, bool isTailCall,
740 const SmallVectorImpl<ISD::OutputArg> &Outs,
741 const SmallVectorImpl<SDValue> &OutVals,
742 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000743 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000744 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000745
746 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
747 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000748
Hal Finkel940ab932014-02-28 00:27:01 +0000749 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
750 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +0000751 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +0000752
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000753 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +0000754 unsigned &RefinementSteps,
755 bool &UseOneConstNR) const override;
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000756 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
757 unsigned &RefinementSteps) const override;
Hal Finkel360f2132014-11-24 23:45:21 +0000758 bool combineRepeatedFPDivisors(unsigned NumUsers) const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000759
760 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000761 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000762
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000763 namespace PPC {
764 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
765 const TargetLibraryInfo *LibInfo);
766 }
767
Bill Schmidt230b4512013-06-12 16:39:22 +0000768 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
769 CCValAssign::LocInfo &LocInfo,
770 ISD::ArgFlagsTy &ArgFlags,
771 CCState &State);
772
773 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
774 MVT &LocVT,
775 CCValAssign::LocInfo &LocInfo,
776 ISD::ArgFlagsTy &ArgFlags,
777 CCState &State);
778
779 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
780 MVT &LocVT,
781 CCValAssign::LocInfo &LocInfo,
782 ISD::ArgFlagsTy &ArgFlags,
783 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +0000784}
785
786#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H