blob: 6d05731d8c4a3f9a89560dd0789c8b5491c9a19d [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00009//
Eric Christopher5dc19f92011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000013
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanakae2489122011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000025
Simon Dardisba92b032016-09-09 11:06:01 +000026// Floating Point Compare and Branch
27def SDT_MipsFPBrcond : SDTypeProfile<0, 3, [SDTCisInt<0>,
28 SDTCisVT<1, i32>,
29 SDTCisVT<2, OtherVT>]>;
30def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
31 SDTCisVT<2, i32>]>;
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000032def SDT_MipsCMovFP : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisVT<2, i32>,
33 SDTCisSameAs<1, 3>]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000034def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000035def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
36 SDTCisVT<1, i32>,
37 SDTCisSameAs<1, 2>]>;
38def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
39 SDTCisVT<1, f64>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000040 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000041
Stefan Maksimovicbe0bc712017-07-20 13:08:18 +000042def SDT_MipsMTC1_D64 : SDTypeProfile<1, 1, [SDTCisVT<0, f64>,
43 SDTCisVT<1, i32>]>;
44
Simon Dardisba92b032016-09-09 11:06:01 +000045def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +000046def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
47def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Simon Dardisba92b032016-09-09 11:06:01 +000048def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
49 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000050def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>;
Akira Hatanaka27916972011-04-15 19:52:08 +000051def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
52def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
53 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054
Stefan Maksimovicbe0bc712017-07-20 13:08:18 +000055def MipsMTC1_D64 : SDNode<"MipsISD::MTC1_D64", SDT_MipsMTC1_D64>;
56
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057// Operand for printing out a condition code.
Simon Dardisba92b032016-09-09 11:06:01 +000058let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
59 def condcode : Operand<i32>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000060
Akira Hatanakae2489122011-04-15 21:51:11 +000061//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000062// Feature predicates.
Akira Hatanakae2489122011-04-15 21:51:11 +000063//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000064
Eric Christopher22405e42014-07-10 17:26:51 +000065def IsFP64bit : Predicate<"Subtarget->isFP64bit()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000066 AssemblerPredicate<"FeatureFP64Bit">;
Eric Christopher22405e42014-07-10 17:26:51 +000067def NotFP64bit : Predicate<"!Subtarget->isFP64bit()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000068 AssemblerPredicate<"!FeatureFP64Bit">;
Eric Christopher22405e42014-07-10 17:26:51 +000069def IsSingleFloat : Predicate<"Subtarget->isSingleFloat()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000070 AssemblerPredicate<"FeatureSingleFloat">;
Eric Christopher22405e42014-07-10 17:26:51 +000071def IsNotSingleFloat : Predicate<"!Subtarget->isSingleFloat()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000072 AssemblerPredicate<"!FeatureSingleFloat">;
Eric Christophere8ae3e32015-05-07 23:10:21 +000073def IsNotSoftFloat : Predicate<"!Subtarget->useSoftFloat()">,
Toma Tabacu506cfd02015-05-07 10:29:52 +000074 AssemblerPredicate<"!FeatureSoftFloat">;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000075
Daniel Sanders5b864d02014-05-07 14:25:43 +000076//===----------------------------------------------------------------------===//
77// Mips FGR size adjectives.
78// They are mutually exclusive.
79//===----------------------------------------------------------------------===//
80
81class FGR_32 { list<Predicate> FGRPredicates = [NotFP64bit]; }
82class FGR_64 { list<Predicate> FGRPredicates = [IsFP64bit]; }
Toma Tabacu506cfd02015-05-07 10:29:52 +000083class HARDFLOAT { list<Predicate> HardFloatPredicate = [IsNotSoftFloat]; }
Daniel Sanders5b864d02014-05-07 14:25:43 +000084
85//===----------------------------------------------------------------------===//
86
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +000087// FP immediate patterns.
88def fpimm0 : PatLeaf<(fpimm), [{
89 return N->isExactlyValue(+0.0);
90}]>;
91
92def fpimm0neg : PatLeaf<(fpimm), [{
93 return N->isExactlyValue(-0.0);
94}]>;
95
Akira Hatanakae2489122011-04-15 21:51:11 +000096//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000097// Instruction Class Templates
98//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000099// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000100//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000101// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +0000102// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000103// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +0000104// D32 - double precision in 16 32bit even fp registers
105// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000106//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000107// Only S32 and D32 are supported right now.
Akira Hatanakae2489122011-04-15 21:51:11 +0000108//===----------------------------------------------------------------------===//
Vladimir Medic64828a12013-07-16 10:07:14 +0000109class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000110 SDPatternOperator OpNode= null_frag> :
111 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
112 !strconcat(opstr, "\t$fd, $fs, $ft"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000113 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR, opstr>,
114 HARDFLOAT {
Akira Hatanaka29b51382012-12-13 01:07:37 +0000115 let isCommutable = IsComm;
116}
117
118multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
119 SDPatternOperator OpNode = null_frag> {
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000120 def _D32 : MMRel, ADDS_FT<opstr, AFGR64Opnd, Itin, IsComm, OpNode>, FGR_32;
121 def _D64 : ADDS_FT<opstr, FGR64Opnd, Itin, IsComm, OpNode>, FGR_64 {
Simon Dardis51a7ae22017-10-05 10:27:37 +0000122 string DecoderNamespace = "MipsFP64";
Akira Hatanaka29b51382012-12-13 01:07:37 +0000123 }
124}
125
Vladimir Medic64828a12013-07-16 10:07:14 +0000126class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000127 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
128 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000129 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000130 HARDFLOAT,
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000131 NeverHasSideEffects;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000132
133multiclass ABSS_M<string opstr, InstrItinClass Itin,
134 SDPatternOperator OpNode= null_frag> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000135 def _D32 : MMRel, ABSS_FT<opstr, AFGR64Opnd, AFGR64Opnd, Itin, OpNode>,
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000136 FGR_32;
137 def _D64 : ABSS_FT<opstr, FGR64Opnd, FGR64Opnd, Itin, OpNode>, FGR_64 {
Simon Dardis51a7ae22017-10-05 10:27:37 +0000138 string DecoderNamespace = "MipsFP64";
Akira Hatanakadea8f612012-12-13 01:14:07 +0000139 }
140}
141
142multiclass ROUND_M<string opstr, InstrItinClass Itin> {
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000143 def _D32 : MMRel, ABSS_FT<opstr, FGR32Opnd, AFGR64Opnd, Itin>, FGR_32;
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000144 def _D64 : StdMMR6Rel, ABSS_FT<opstr, FGR32Opnd, FGR64Opnd, Itin>, FGR_64 {
Simon Dardis51a7ae22017-10-05 10:27:37 +0000145 let DecoderNamespace = "MipsFP64";
Akira Hatanakadea8f612012-12-13 01:14:07 +0000146 }
147}
148
Vladimir Medic64828a12013-07-16 10:07:14 +0000149class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000150 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
151 InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
Petar Jovanovicc0510002018-05-23 15:28:28 +0000152 [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>, HARDFLOAT {
153 let isMoveReg = 1;
154}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000155
Vladimir Medic64828a12013-07-16 10:07:14 +0000156class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000157 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
158 InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
Petar Jovanovicc0510002018-05-23 15:28:28 +0000159 [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR, opstr>, HARDFLOAT {
160 let isMoveReg = 1;
161}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000162
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000163class MTC1_64_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
164 InstrItinClass Itin> :
165 InstSE<(outs DstRC:$fs), (ins DstRC:$fs_in, SrcRC:$rt),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000166 !strconcat(opstr, "\t$rt, $fs"), [], Itin, FrmFR, opstr>, HARDFLOAT {
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000167 // $fs_in is part of a white lie to work around a widespread bug in the FPU
168 // implementation. See expandBuildPairF64 for details.
169 let Constraints = "$fs = $fs_in";
170}
171
Zlatko Buljancba9f802016-07-11 07:41:56 +0000172class LW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
173 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
174 InstSE<(outs RC:$rt), (ins MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000175 [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr>,
176 HARDFLOAT {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000177 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000178 let mayLoad = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000179}
180
Zlatko Buljancba9f802016-07-11 07:41:56 +0000181class SW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
182 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
183 InstSE<(outs), (ins RC:$rt, MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000184 [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000185 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000186 let mayStore = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000187}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000188
Vladimir Medic64828a12013-07-16 10:07:14 +0000189class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000190 SDPatternOperator OpNode = null_frag> :
191 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
192 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000193 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000194 FrmFR, opstr>, HARDFLOAT;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000195
Vladimir Medic64828a12013-07-16 10:07:14 +0000196class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000197 SDPatternOperator OpNode = null_frag> :
198 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
199 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
200 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
Toma Tabacu506cfd02015-05-07 10:29:52 +0000201 Itin, FrmFR, opstr>, HARDFLOAT;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000202
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000203class LWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000204 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000205 InstSE<(outs DRC:$fd), (ins PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000206 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000207 [(set DRC:$fd, (OpNode (add iPTR:$base, iPTR:$index)))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000208 FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000209 let AddedComplexity = 20;
210}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000211
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000212class SWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000213 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000214 InstSE<(outs), (ins DRC:$fs, PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000215 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000216 [(OpNode DRC:$fs, (add iPTR:$base, iPTR:$index))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000217 FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000218 let AddedComplexity = 20;
219}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000220
Zoran Jovanovicce024862013-12-20 15:44:08 +0000221class BC1F_FT<string opstr, DAGOperand opnd, InstrItinClass Itin,
Simon Dardisc8e33c52017-09-28 15:24:07 +0000222 SDPatternOperator Op = null_frag> :
Zoran Jovanovicce024862013-12-20 15:44:08 +0000223 InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
Simon Dardisba92b032016-09-09 11:06:01 +0000224 !strconcat(opstr, "\t$fcc, $offset"),
225 [(MipsFPBrcond Op, FCCRegsOpnd:$fcc, bb:$offset)], Itin,
226 FrmFI, opstr>, HARDFLOAT {
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000227 let isBranch = 1;
228 let isTerminator = 1;
Simon Dardisc8e33c52017-09-28 15:24:07 +0000229 let hasDelaySlot = 1;
230 let Defs = [AT];
231 let hasFCCRegOperand = 1;
232}
233
234class BC1XL_FT<string opstr, DAGOperand opnd, InstrItinClass Itin> :
235 InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
236 !strconcat(opstr, "\t$fcc, $offset"), [], Itin,
237 FrmFI, opstr>, HARDFLOAT {
238 let isBranch = 1;
239 let isTerminator = 1;
240 let hasDelaySlot = 1;
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000241 let Defs = [AT];
Simon Dardis730fdb72017-01-16 13:55:58 +0000242 let hasFCCRegOperand = 1;
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000243}
244
Simon Dardisba92b032016-09-09 11:06:01 +0000245class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
246 SDPatternOperator OpNode = null_frag> :
247 InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
248 !strconcat("c.$cond.", typestr, "\t$fs, $ft"),
249 [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR,
250 !strconcat("c.$cond.", typestr)>, HARDFLOAT {
251 let Defs = [FCC0];
252 let isCodeGenOnly = 1;
Simon Dardis730fdb72017-01-16 13:55:58 +0000253 let hasFCCRegOperand = 1;
Simon Dardis8efa9792016-09-09 09:22:52 +0000254}
Vladimir Medic64828a12013-07-16 10:07:14 +0000255
Simon Dardis730fdb72017-01-16 13:55:58 +0000256
257// Note: MIPS-IV introduced $fcc1-$fcc7 and renamed FCSR31[23] $fcc0. Rather
258// duplicating the instruction definition for MIPS1 - MIPS3, we expand
259// c.cond.ft if necessary, and reject it after constructing the
260// instruction if the ISA doesn't support it.
Simon Dardisba92b032016-09-09 11:06:01 +0000261class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC,
262 InstrItinClass itin> :
Simon Dardis730fdb72017-01-16 13:55:58 +0000263 InstSE<(outs FCCRegsOpnd:$fcc), (ins RC:$fs, RC:$ft),
264 !strconcat("c.", CondStr, ".", Typestr, "\t$fcc, $fs, $ft"), [], itin,
265 FrmFR>, HARDFLOAT {
266 let isCompare = 1;
267 let hasFCCRegOperand = 1;
268}
269
Simon Dardisba92b032016-09-09 11:06:01 +0000270
Daniel Sandersf28bf762014-08-17 19:47:47 +0000271multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt,
272 InstrItinClass itin> {
Simon Dardis730fdb72017-01-16 13:55:58 +0000273 def C_F_#NAME : MMRel, C_COND_FT<"f", TypeStr, RC, itin>,
274 C_COND_FM<fmt, 0> {
275 let BaseOpcode = "c.f."#NAME;
276 let isCommutable = 1;
277 }
278 def C_UN_#NAME : MMRel, C_COND_FT<"un", TypeStr, RC, itin>,
279 C_COND_FM<fmt, 1> {
280 let BaseOpcode = "c.un."#NAME;
281 let isCommutable = 1;
282 }
283 def C_EQ_#NAME : MMRel, C_COND_FT<"eq", TypeStr, RC, itin>,
284 C_COND_FM<fmt, 2> {
285 let BaseOpcode = "c.eq."#NAME;
286 let isCommutable = 1;
287 }
288 def C_UEQ_#NAME : MMRel, C_COND_FT<"ueq", TypeStr, RC, itin>,
289 C_COND_FM<fmt, 3> {
290 let BaseOpcode = "c.ueq."#NAME;
291 let isCommutable = 1;
292 }
293 def C_OLT_#NAME : MMRel, C_COND_FT<"olt", TypeStr, RC, itin>,
294 C_COND_FM<fmt, 4> {
295 let BaseOpcode = "c.olt."#NAME;
296 }
297 def C_ULT_#NAME : MMRel, C_COND_FT<"ult", TypeStr, RC, itin>,
298 C_COND_FM<fmt, 5> {
299 let BaseOpcode = "c.ult."#NAME;
300 }
301 def C_OLE_#NAME : MMRel, C_COND_FT<"ole", TypeStr, RC, itin>,
302 C_COND_FM<fmt, 6> {
303 let BaseOpcode = "c.ole."#NAME;
304 }
305 def C_ULE_#NAME : MMRel, C_COND_FT<"ule", TypeStr, RC, itin>,
306 C_COND_FM<fmt, 7> {
307 let BaseOpcode = "c.ule."#NAME;
308 }
309 def C_SF_#NAME : MMRel, C_COND_FT<"sf", TypeStr, RC, itin>,
310 C_COND_FM<fmt, 8> {
311 let BaseOpcode = "c.sf."#NAME;
312 let isCommutable = 1;
313 }
314 def C_NGLE_#NAME : MMRel, C_COND_FT<"ngle", TypeStr, RC, itin>,
315 C_COND_FM<fmt, 9> {
316 let BaseOpcode = "c.ngle."#NAME;
317 }
318 def C_SEQ_#NAME : MMRel, C_COND_FT<"seq", TypeStr, RC, itin>,
319 C_COND_FM<fmt, 10> {
320 let BaseOpcode = "c.seq."#NAME;
321 let isCommutable = 1;
322 }
323 def C_NGL_#NAME : MMRel, C_COND_FT<"ngl", TypeStr, RC, itin>,
324 C_COND_FM<fmt, 11> {
325 let BaseOpcode = "c.ngl."#NAME;
326 }
327 def C_LT_#NAME : MMRel, C_COND_FT<"lt", TypeStr, RC, itin>,
328 C_COND_FM<fmt, 12> {
329 let BaseOpcode = "c.lt."#NAME;
330 }
331 def C_NGE_#NAME : MMRel, C_COND_FT<"nge", TypeStr, RC, itin>,
332 C_COND_FM<fmt, 13> {
333 let BaseOpcode = "c.nge."#NAME;
334 }
335 def C_LE_#NAME : MMRel, C_COND_FT<"le", TypeStr, RC, itin>,
336 C_COND_FM<fmt, 14> {
337 let BaseOpcode = "c.le."#NAME;
338 }
339 def C_NGT_#NAME : MMRel, C_COND_FT<"ngt", TypeStr, RC, itin>,
340 C_COND_FM<fmt, 15> {
341 let BaseOpcode = "c.ngt."#NAME;
342 }
Vladimir Medic64828a12013-07-16 10:07:14 +0000343}
344
Simon Dardis730fdb72017-01-16 13:55:58 +0000345let AdditionalPredicates = [NotInMicroMips] in {
Daniel Sandersf28bf762014-08-17 19:47:47 +0000346defm S : C_COND_M<"s", FGR32Opnd, 16, II_C_CC_S>, ISA_MIPS1_NOT_32R6_64R6;
Simon Dardisba92b032016-09-09 11:06:01 +0000347defm D32 : C_COND_M<"d", AFGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
348 FGR_32;
Simon Dardis51a7ae22017-10-05 10:27:37 +0000349let DecoderNamespace = "MipsFP64" in
Simon Dardisba92b032016-09-09 11:06:01 +0000350defm D64 : C_COND_M<"d", FGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
351 FGR_64;
Simon Dardis730fdb72017-01-16 13:55:58 +0000352}
Akira Hatanakae2489122011-04-15 21:51:11 +0000353//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000354// Floating Point Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000355//===----------------------------------------------------------------------===//
Simon Dardisbb818b42018-05-14 16:26:50 +0000356let AdditionalPredicates = [NotInMicroMips] in {
357 def ROUND_W_S : MMRel, StdMMR6Rel, ABSS_FT<"round.w.s", FGR32Opnd, FGR32Opnd, II_ROUND>,
358 ABSS_FM<0xc, 16>, ISA_MIPS2;
359 defm ROUND_W : ROUND_M<"round.w.d", II_ROUND>, ABSS_FM<0xc, 17>, ISA_MIPS2;
360 def TRUNC_W_S : MMRel, StdMMR6Rel, ABSS_FT<"trunc.w.s", FGR32Opnd, FGR32Opnd, II_TRUNC>,
361 ABSS_FM<0xd, 16>, ISA_MIPS2;
362 def CEIL_W_S : MMRel, StdMMR6Rel, ABSS_FT<"ceil.w.s", FGR32Opnd, FGR32Opnd, II_CEIL>,
363 ABSS_FM<0xe, 16>, ISA_MIPS2;
364 def FLOOR_W_S : MMRel, StdMMR6Rel, ABSS_FT<"floor.w.s", FGR32Opnd, FGR32Opnd, II_FLOOR>,
365 ABSS_FM<0xf, 16>, ISA_MIPS2;
Simon Dardisce6ada42018-05-10 10:42:30 +0000366 def CVT_W_S : MMRel, ABSS_FT<"cvt.w.s", FGR32Opnd, FGR32Opnd, II_CVT>,
367 ABSS_FM<0x24, 16>, ISA_MIPS1;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000368
Simon Dardisbb818b42018-05-14 16:26:50 +0000369 defm TRUNC_W : ROUND_M<"trunc.w.d", II_TRUNC>, ABSS_FM<0xd, 17>, ISA_MIPS2;
370 defm CEIL_W : ROUND_M<"ceil.w.d", II_CEIL>, ABSS_FM<0xe, 17>, ISA_MIPS2;
371 defm FLOOR_W : ROUND_M<"floor.w.d", II_FLOOR>, ABSS_FM<0xf, 17>, ISA_MIPS2;
Simon Dardisce6ada42018-05-10 10:42:30 +0000372 defm CVT_W : ROUND_M<"cvt.w.d", II_CVT>, ABSS_FM<0x24, 17>, ISA_MIPS1;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000373}
Akira Hatanakae986a592012-12-13 00:29:29 +0000374
Simon Dardisf45a59f2016-10-05 16:11:01 +0000375let AdditionalPredicates = [NotInMicroMips] in {
376 def RECIP_S : MMRel, ABSS_FT<"recip.s", FGR32Opnd, FGR32Opnd, II_RECIP_S>,
377 ABSS_FM<0b010101, 0x10>, INSN_MIPS4_32R2;
Simon Dardis96d35fe2017-10-10 14:41:11 +0000378 def RECIP_D32 : MMRel, ABSS_FT<"recip.d", AFGR64Opnd, AFGR64Opnd, II_RECIP_D>,
379 ABSS_FM<0b010101, 0x11>, INSN_MIPS4_32R2, FGR_32 {
380 let BaseOpcode = "RECIP_D32";
381 }
382 let DecoderNamespace = "MipsFP64" in
383 def RECIP_D64 : MMRel, ABSS_FT<"recip.d", FGR64Opnd, FGR64Opnd,
384 II_RECIP_D>, ABSS_FM<0b010101, 0x11>,
385 INSN_MIPS4_32R2, FGR_64;
Simon Dardisf45a59f2016-10-05 16:11:01 +0000386 def RSQRT_S : MMRel, ABSS_FT<"rsqrt.s", FGR32Opnd, FGR32Opnd, II_RSQRT_S>,
387 ABSS_FM<0b010110, 0x10>, INSN_MIPS4_32R2;
Simon Dardis96d35fe2017-10-10 14:41:11 +0000388 def RSQRT_D32 : MMRel, ABSS_FT<"rsqrt.d", AFGR64Opnd, AFGR64Opnd, II_RSQRT_D>,
389 ABSS_FM<0b010110, 0x11>, INSN_MIPS4_32R2, FGR_32 {
390 let BaseOpcode = "RSQRT_D32";
391 }
392 let DecoderNamespace = "MipsFP64" in
393 def RSQRT_D64 : MMRel, ABSS_FT<"rsqrt.d", FGR64Opnd, FGR64Opnd,
394 II_RSQRT_D>, ABSS_FM<0b010110, 0x11>,
395 INSN_MIPS4_32R2, FGR_64;
Simon Dardisf45a59f2016-10-05 16:11:01 +0000396}
Simon Dardis51a7ae22017-10-05 10:27:37 +0000397let DecoderNamespace = "MipsFP64" in {
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000398 let AdditionalPredicates = [NotInMicroMips] in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000399 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64Opnd, FGR32Opnd, II_ROUND>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000400 ABSS_FM<0x8, 16>, ISA_MIPS2, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000401 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64Opnd, FGR64Opnd, II_ROUND>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000402 ABSS_FM<0x8, 17>, INSN_MIPS3_32, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000403 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64Opnd, FGR32Opnd, II_TRUNC>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000404 ABSS_FM<0x9, 16>, ISA_MIPS2, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000405 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64Opnd, FGR64Opnd, II_TRUNC>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000406 ABSS_FM<0x9, 17>, INSN_MIPS3_32, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000407 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64Opnd, FGR32Opnd, II_CEIL>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000408 ABSS_FM<0xa, 16>, ISA_MIPS2, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000409 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64Opnd, FGR64Opnd, II_CEIL>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000410 ABSS_FM<0xa, 17>, INSN_MIPS3_32, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000411 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64Opnd, FGR32Opnd, II_FLOOR>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000412 ABSS_FM<0xb, 16>, ISA_MIPS2, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000413 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64Opnd, FGR64Opnd, II_FLOOR>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000414 ABSS_FM<0xb, 17>, INSN_MIPS3_32, FGR_64;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000415 }
Akira Hatanakae986a592012-12-13 00:29:29 +0000416}
417
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000418let AdditionalPredicates = [NotInMicroMips] in{
Simon Dardisce6ada42018-05-10 10:42:30 +0000419 def CVT_S_W : MMRel, ABSS_FT<"cvt.s.w", FGR32Opnd, FGR32Opnd, II_CVT>,
420 ABSS_FM<0x20, 20>, ISA_MIPS1;
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000421 def CVT_L_S : MMRel, ABSS_FT<"cvt.l.s", FGR64Opnd, FGR32Opnd, II_CVT>,
422 ABSS_FM<0x25, 16>, INSN_MIPS3_32R2;
423 def CVT_L_D64: MMRel, ABSS_FT<"cvt.l.d", FGR64Opnd, FGR64Opnd, II_CVT>,
424 ABSS_FM<0x25, 17>, INSN_MIPS3_32R2;
425}
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000426
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000427let AdditionalPredicates = [NotInMicroMips] in {
428 def CVT_S_D32 : MMRel, ABSS_FT<"cvt.s.d", FGR32Opnd, AFGR64Opnd, II_CVT>,
Simon Dardisce6ada42018-05-10 10:42:30 +0000429 ABSS_FM<0x20, 17>, ISA_MIPS1, FGR_32;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000430 def CVT_D32_S : MMRel, ABSS_FT<"cvt.d.s", AFGR64Opnd, FGR32Opnd, II_CVT>,
Simon Dardisce6ada42018-05-10 10:42:30 +0000431 ABSS_FM<0x21, 16>, ISA_MIPS1, FGR_32;
Simon Dardisd3860e62018-02-20 15:55:17 +0000432 def CVT_D32_W : MMRel, ABSS_FT<"cvt.d.w", AFGR64Opnd, FGR32Opnd, II_CVT>,
Simon Dardisce6ada42018-05-10 10:42:30 +0000433 ABSS_FM<0x21, 20>, ISA_MIPS1, FGR_32;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000434}
Simon Dardis51a7ae22017-10-05 10:27:37 +0000435let DecoderNamespace = "MipsFP64" in {
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000436 let AdditionalPredicates = [NotInMicroMips] in {
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000437 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32Opnd, FGR64Opnd, II_CVT>,
Simon Dardisce6ada42018-05-10 10:42:30 +0000438 ABSS_FM<0x20, 21>, INSN_MIPS3_32R2, FGR_64;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000439 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32Opnd, FGR64Opnd, II_CVT>,
Simon Dardisce6ada42018-05-10 10:42:30 +0000440 ABSS_FM<0x20, 17>, ISA_MIPS1, FGR_64;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000441 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64Opnd, FGR32Opnd, II_CVT>,
Simon Dardisce6ada42018-05-10 10:42:30 +0000442 ABSS_FM<0x21, 20>, ISA_MIPS1, FGR_64;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000443 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64Opnd, FGR32Opnd, II_CVT>,
Simon Dardisce6ada42018-05-10 10:42:30 +0000444 ABSS_FM<0x21, 16>, ISA_MIPS1, FGR_64;
445 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64Opnd, FGR64Opnd, II_CVT>,
446 ABSS_FM<0x21, 21>, INSN_MIPS3_32R2, FGR_64;
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000447 }
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000448}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000449
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000450let isPseudo = 1, isCodeGenOnly = 1 in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000451 def PseudoCVT_S_W : ABSS_FT<"", FGR32Opnd, GPR32Opnd, II_CVT>;
452 def PseudoCVT_D32_W : ABSS_FT<"", AFGR64Opnd, GPR32Opnd, II_CVT>;
453 def PseudoCVT_S_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
454 def PseudoCVT_D64_W : ABSS_FT<"", FGR64Opnd, GPR32Opnd, II_CVT>;
455 def PseudoCVT_D64_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000456}
457
Simon Dardisb633aca2017-10-26 11:36:54 +0000458let AdditionalPredicates = [NotInMicroMips] in {
459 def FABS_S : MMRel, ABSS_FT<"abs.s", FGR32Opnd, FGR32Opnd, II_ABS, fabs>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000460 ABSS_FM<0x5, 16>, ISA_MIPS1;
461 defm FABS : ABSS_M<"abs.d", II_ABS, fabs>, ABSS_FM<0x5, 17>, ISA_MIPS1;
Simon Dardisb633aca2017-10-26 11:36:54 +0000462}
463
Daniel Sandersb282f1f2014-04-09 09:56:43 +0000464def FNEG_S : MMRel, ABSS_FT<"neg.s", FGR32Opnd, FGR32Opnd, II_NEG, fneg>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000465 ABSS_FM<0x7, 16>, ISA_MIPS1;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000466let AdditionalPredicates = [NotInMicroMips] in {
Simon Dardis74fb5e62018-06-12 10:28:06 +0000467 defm FNEG : ABSS_M<"neg.d", II_NEG, fneg>, ABSS_FM<0x7, 17>, ISA_MIPS1;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000468}
Akira Hatanakae986a592012-12-13 00:29:29 +0000469
Stefan Maksimovic98749e02018-01-23 10:09:39 +0000470let AdditionalPredicates = [NotInMicroMips] in {
471 def FSQRT_S : MMRel, StdMMR6Rel, ABSS_FT<"sqrt.s", FGR32Opnd, FGR32Opnd,
472 II_SQRT_S, fsqrt>, ABSS_FM<0x4, 16>, ISA_MIPS2;
473 defm FSQRT : ABSS_M<"sqrt.d", II_SQRT_D, fsqrt>, ABSS_FM<0x4, 17>, ISA_MIPS2;
474}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000475
476// The odd-numbered registers are only referenced when doing loads,
477// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000478// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000479// regardless of register aliasing.
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000480
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000481/// Move Control Registers From/To CPU Registers
Hrvoje Varga846bdb742016-08-04 11:22:52 +0000482let AdditionalPredicates = [NotInMicroMips] in {
Simon Dardis74fb5e62018-06-12 10:28:06 +0000483 def CFC1 : MMRel, MFC1_FT<"cfc1", GPR32Opnd, CCROpnd, II_CFC1>, MFC1_FM<2>,
484 ISA_MIPS1;
485 def CTC1 : MMRel, MTC1_FT<"ctc1", CCROpnd, GPR32Opnd, II_CTC1>, MFC1_FM<6>,
486 ISA_MIPS1;
Stefan Maksimovic58f225b2017-07-18 12:05:35 +0000487
Simon Dardisb79ecec2018-05-15 11:10:30 +0000488 def MFC1 : MMRel, MFC1_FT<"mfc1", GPR32Opnd, FGR32Opnd, II_MFC1,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000489 bitconvert>, MFC1_FM<0>, ISA_MIPS1;
Simon Dardisb79ecec2018-05-15 11:10:30 +0000490 def MFC1_D64 : MFC1_FT<"mfc1", GPR32Opnd, FGR64Opnd, II_MFC1>, MFC1_FM<0>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000491 ISA_MIPS1, FGR_64 {
Simon Dardisb79ecec2018-05-15 11:10:30 +0000492 let DecoderNamespace = "MipsFP64";
493 }
494 def MTC1 : MMRel, MTC1_FT<"mtc1", FGR32Opnd, GPR32Opnd, II_MTC1,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000495 bitconvert>, MFC1_FM<4>, ISA_MIPS1;
Simon Dardisb79ecec2018-05-15 11:10:30 +0000496 def MTC1_D64 : MTC1_FT<"mtc1", FGR64Opnd, GPR32Opnd, II_MTC1>, MFC1_FM<4>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000497 ISA_MIPS1, FGR_64 {
Simon Dardisb79ecec2018-05-15 11:10:30 +0000498 let DecoderNamespace = "MipsFP64";
499 }
500
Zlatko Buljan6221be82016-03-31 08:51:24 +0000501 def MFHC1_D32 : MMRel, MFC1_FT<"mfhc1", GPR32Opnd, AFGR64Opnd, II_MFHC1>,
502 MFC1_FM<3>, ISA_MIPS32R2, FGR_32;
503 def MFHC1_D64 : MFC1_FT<"mfhc1", GPR32Opnd, FGR64Opnd, II_MFHC1>,
504 MFC1_FM<3>, ISA_MIPS32R2, FGR_64 {
Simon Dardis51a7ae22017-10-05 10:27:37 +0000505 let DecoderNamespace = "MipsFP64";
Zlatko Buljan6221be82016-03-31 08:51:24 +0000506 }
Simon Dardisb79ecec2018-05-15 11:10:30 +0000507
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000508 def MTHC1_D32 : MMRel, StdMMR6Rel, MTC1_64_FT<"mthc1", AFGR64Opnd, GPR32Opnd, II_MTHC1>,
509 MFC1_FM<7>, ISA_MIPS32R2, FGR_32;
510 def MTHC1_D64 : MTC1_64_FT<"mthc1", FGR64Opnd, GPR32Opnd, II_MTHC1>,
511 MFC1_FM<7>, ISA_MIPS32R2, FGR_64 {
Simon Dardis51a7ae22017-10-05 10:27:37 +0000512 let DecoderNamespace = "MipsFP64";
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000513 }
Simon Dardisb79ecec2018-05-15 11:10:30 +0000514
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000515 def DMTC1 : MTC1_FT<"dmtc1", FGR64Opnd, GPR64Opnd, II_DMTC1,
516 bitconvert>, MFC1_FM<5>, ISA_MIPS3;
Zlatko Buljan6221be82016-03-31 08:51:24 +0000517 def DMFC1 : MFC1_FT<"dmfc1", GPR64Opnd, FGR64Opnd, II_DMFC1,
518 bitconvert>, MFC1_FM<1>, ISA_MIPS3;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000519 let isMoveReg = 1 in {
520 def FMOV_S : MMRel, ABSS_FT<"mov.s", FGR32Opnd, FGR32Opnd, II_MOV_S>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000521 ABSS_FM<0x6, 16>, ISA_MIPS1;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000522 def FMOV_D32 : MMRel, ABSS_FT<"mov.d", AFGR64Opnd, AFGR64Opnd, II_MOV_D>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000523 ABSS_FM<0x6, 17>, ISA_MIPS1, FGR_32;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000524 def FMOV_D64 : ABSS_FT<"mov.d", FGR64Opnd, FGR64Opnd, II_MOV_D>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000525 ABSS_FM<0x6, 17>, ISA_MIPS1, FGR_64 {
Petar Jovanovicc0510002018-05-23 15:28:28 +0000526 let DecoderNamespace = "MipsFP64";
527 }
528 } // isMoveReg
Akira Hatanaka71928e62012-04-17 18:03:21 +0000529}
Bruno Cardoso Lopes7ee71912010-01-30 18:29:19 +0000530
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000531/// Floating Point Memory Instructions
Zlatko Buljancba9f802016-07-11 07:41:56 +0000532let AdditionalPredicates = [NotInMicroMips] in {
533 def LWC1 : MMRel, LW_FT<"lwc1", FGR32Opnd, mem_simm16, II_LWC1, load>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000534 LW_FM<0x31>, ISA_MIPS1;
Zlatko Buljancba9f802016-07-11 07:41:56 +0000535 def SWC1 : MMRel, SW_FT<"swc1", FGR32Opnd, mem_simm16, II_SWC1, store>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000536 LW_FM<0x39>, ISA_MIPS1;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000537}
Hrvoje Vargacf6a7812016-05-12 12:46:06 +0000538
Simon Dardis51a7ae22017-10-05 10:27:37 +0000539let DecoderNamespace = "MipsFP64", AdditionalPredicates = [NotInMicroMips] in {
Zlatko Buljancba9f802016-07-11 07:41:56 +0000540 def LDC164 : StdMMR6Rel, LW_FT<"ldc1", FGR64Opnd, mem_simm16, II_LDC1, load>,
541 LW_FM<0x35>, ISA_MIPS2, FGR_64 {
542 let BaseOpcode = "LDC164";
543 }
544 def SDC164 : StdMMR6Rel, SW_FT<"sdc1", FGR64Opnd, mem_simm16, II_SDC1, store>,
545 LW_FM<0x3d>, ISA_MIPS2, FGR_64;
546}
547
548let AdditionalPredicates = [NotInMicroMips] in {
549 def LDC1 : MMRel, StdMMR6Rel, LW_FT<"ldc1", AFGR64Opnd, mem_simm16, II_LDC1,
550 load>, LW_FM<0x35>, ISA_MIPS2, FGR_32 {
551 let BaseOpcode = "LDC132";
552 }
553 def SDC1 : MMRel, SW_FT<"sdc1", AFGR64Opnd, mem_simm16, II_SDC1, store>,
554 LW_FM<0x3d>, ISA_MIPS2, FGR_32;
555}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000556
Akira Hatanaka330d9012012-02-28 02:55:02 +0000557// Indexed loads and stores.
Petar Jovanovic97250162014-02-05 17:19:30 +0000558// Base register + offset register addressing mode (indicated by "x" in the
559// instruction mnemonic) is disallowed under NaCl.
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000560let AdditionalPredicates = [IsNotNaCl] in {
561 def LWXC1 : MMRel, LWXC1_FT<"lwxc1", FGR32Opnd, II_LWXC1, load>, LWXC1_FM<0>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000562 INSN_MIPS4_32R2_NOT_32R6_64R6;
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000563 def SWXC1 : MMRel, SWXC1_FT<"swxc1", FGR32Opnd, II_SWXC1, store>, SWXC1_FM<8>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000564 INSN_MIPS4_32R2_NOT_32R6_64R6;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000565}
566
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000567let AdditionalPredicates = [NotInMicroMips, IsNotNaCl] in {
Daniel Sanders5b864d02014-05-07 14:25:43 +0000568 def LDXC1 : LWXC1_FT<"ldxc1", AFGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000569 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000570 def SDXC1 : SWXC1_FT<"sdxc1", AFGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000571 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000572}
573
Simon Dardis51a7ae22017-10-05 10:27:37 +0000574let DecoderNamespace="MipsFP64" in {
Daniel Sanders5b864d02014-05-07 14:25:43 +0000575 def LDXC164 : LWXC1_FT<"ldxc1", FGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000576 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000577 def SDXC164 : SWXC1_FT<"sdxc1", FGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000578 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000579}
580
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000581// Load/store doubleword indexed unaligned.
Simon Dardis51a7ae22017-10-05 10:27:37 +0000582// FIXME: This instruction should not be defined for FGR_32.
Simon Dardisfba03622018-05-14 10:53:15 +0000583let AdditionalPredicates = [IsNotNaCl, NotInMicroMips] in {
Daniel Sanders5b864d02014-05-07 14:25:43 +0000584 def LUXC1 : MMRel, LWXC1_FT<"luxc1", AFGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000585 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000586 def SUXC1 : MMRel, SWXC1_FT<"suxc1", AFGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000587 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000588}
589
Simon Dardisfba03622018-05-14 10:53:15 +0000590let AdditionalPredicates = [IsNotNaCl, NotInMicroMips],
591 DecoderNamespace="MipsFP64" in {
Daniel Sanders07cdea22014-05-12 12:52:44 +0000592 def LUXC164 : LWXC1_FT<"luxc1", FGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000593 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders07cdea22014-05-12 12:52:44 +0000594 def SUXC164 : SWXC1_FT<"suxc1", FGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000595 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000596}
597
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000598/// Floating-point Aritmetic
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000599let AdditionalPredicates = [NotInMicroMips] in {
600 def FADD_S : MMRel, ADDS_FT<"add.s", FGR32Opnd, II_ADD_S, 1, fadd>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000601 ADDS_FM<0x00, 16>, ISA_MIPS1;
602 defm FADD : ADDS_M<"add.d", II_ADD_D, 1, fadd>, ADDS_FM<0x00, 17>,
603 ISA_MIPS1;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000604 def FDIV_S : MMRel, ADDS_FT<"div.s", FGR32Opnd, II_DIV_S, 0, fdiv>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000605 ADDS_FM<0x03, 16>, ISA_MIPS1;
606 defm FDIV : ADDS_M<"div.d", II_DIV_D, 0, fdiv>, ADDS_FM<0x03, 17>,
607 ISA_MIPS1;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000608 def FMUL_S : MMRel, ADDS_FT<"mul.s", FGR32Opnd, II_MUL_S, 1, fmul>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000609 ADDS_FM<0x02, 16>, ISA_MIPS1;
610 defm FMUL : ADDS_M<"mul.d", II_MUL_D, 1, fmul>, ADDS_FM<0x02, 17>,
611 ISA_MIPS1;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000612 def FSUB_S : MMRel, ADDS_FT<"sub.s", FGR32Opnd, II_SUB_S, 0, fsub>,
Simon Dardis74fb5e62018-06-12 10:28:06 +0000613 ADDS_FM<0x01, 16>, ISA_MIPS1;
614 defm FSUB : ADDS_M<"sub.d", II_SUB_D, 0, fsub>, ADDS_FM<0x01, 17>,
615 ISA_MIPS1;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000616}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000617
Simon Dardisd4169ad2018-05-11 15:21:40 +0000618let AdditionalPredicates = [NotInMicroMips, HasMadd4] in {
619 def MADD_S : MMRel, MADDS_FT<"madd.s", FGR32Opnd, II_MADD_S, fadd>,
620 MADDS_FM<4, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
621 def MSUB_S : MMRel, MADDS_FT<"msub.s", FGR32Opnd, II_MSUB_S, fsub>,
622 MADDS_FM<5, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Simon Dardis8ea0ecd2018-05-16 12:44:27 +0000623
624 def MADD_D32 : MMRel, MADDS_FT<"madd.d", AFGR64Opnd, II_MADD_D, fadd>,
625 MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
626 def MSUB_D32 : MMRel, MADDS_FT<"msub.d", AFGR64Opnd, II_MSUB_D, fsub>,
627 MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
628
629 let DecoderNamespace = "MipsFP64" in {
630 def MADD_D64 : MADDS_FT<"madd.d", FGR64Opnd, II_MADD_D, fadd>,
631 MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
632 def MSUB_D64 : MADDS_FT<"msub.d", FGR64Opnd, II_MSUB_D, fsub>,
633 MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
634 }
Simon Dardisd4169ad2018-05-11 15:21:40 +0000635}
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000636
Simon Dardisd4169ad2018-05-11 15:21:40 +0000637let AdditionalPredicates = [NoNaNsFPMath, HasMadd4, NotInMicroMips] in {
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000638 def NMADD_S : MMRel, NMADDS_FT<"nmadd.s", FGR32Opnd, II_NMADD_S, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000639 MADDS_FM<6, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000640 def NMSUB_S : MMRel, NMADDS_FT<"nmsub.s", FGR32Opnd, II_NMSUB_S, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000641 MADDS_FM<7, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Simon Dardis8ea0ecd2018-05-16 12:44:27 +0000642
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000643 def NMADD_D32 : MMRel, NMADDS_FT<"nmadd.d", AFGR64Opnd, II_NMADD_D, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000644 MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000645 def NMSUB_D32 : MMRel, NMADDS_FT<"nmsub.d", AFGR64Opnd, II_NMSUB_D, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000646 MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000647
Simon Dardis8ea0ecd2018-05-16 12:44:27 +0000648 let DecoderNamespace = "MipsFP64" in {
649 def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64Opnd, II_NMADD_D, fadd>,
650 MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
651 def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64Opnd, II_NMSUB_D, fsub>,
652 MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
653 }
654}
Akira Hatanakae2489122011-04-15 21:51:11 +0000655//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000656// Floating Point Branch Codes
Akira Hatanakae2489122011-04-15 21:51:11 +0000657//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000658// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000659// They must be kept in synch.
660def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
661def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000662
Simon Dardis0d378a92017-10-16 14:20:22 +0000663let AdditionalPredicates = [NotInMicroMips] in {
664 def BC1F : MMRel, BC1F_FT<"bc1f", brtarget, II_BC1F, MIPS_BRANCH_F>,
665 BC1F_FM<0, 0>, ISA_MIPS1_NOT_32R6_64R6;
666 def BC1FL : MMRel, BC1XL_FT<"bc1fl", brtarget, II_BC1FL>,
667 BC1F_FM<1, 0>, ISA_MIPS2_NOT_32R6_64R6;
668 def BC1T : MMRel, BC1F_FT<"bc1t", brtarget, II_BC1T, MIPS_BRANCH_T>,
669 BC1F_FM<0, 1>, ISA_MIPS1_NOT_32R6_64R6;
670 def BC1TL : MMRel, BC1XL_FT<"bc1tl", brtarget, II_BC1TL>,
671 BC1F_FM<1, 1>, ISA_MIPS2_NOT_32R6_64R6;
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000672
Simon Dardisba92b032016-09-09 11:06:01 +0000673/// Floating Point Compare
Simon Dardisba92b032016-09-09 11:06:01 +0000674 def FCMP_S32 : MMRel, CEQS_FT<"s", FGR32, II_C_CC_S, MipsFPCmp>, CEQS_FM<16>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000675 ISA_MIPS1_NOT_32R6_64R6 {
676
677 // FIXME: This is a required to work around the fact that these instructions
678 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
679 // fcc register set is used directly.
680 bits<3> fcc = 0;
681 }
Simon Dardisba92b032016-09-09 11:06:01 +0000682 def FCMP_D32 : MMRel, CEQS_FT<"d", AFGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000683 ISA_MIPS1_NOT_32R6_64R6, FGR_32 {
684 // FIXME: This is a required to work around the fact that these instructions
685 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
686 // fcc register set is used directly.
687 bits<3> fcc = 0;
688 }
Simon Dardis8efa9792016-09-09 09:22:52 +0000689}
Simon Dardis51a7ae22017-10-05 10:27:37 +0000690let DecoderNamespace = "MipsFP64" in
Simon Dardisba92b032016-09-09 11:06:01 +0000691def FCMP_D64 : CEQS_FT<"d", FGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000692 ISA_MIPS1_NOT_32R6_64R6, FGR_64 {
693 // FIXME: This is a required to work around the fact that thiese instructions
694 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
695 // fcc register set is used directly.
696 bits<3> fcc = 0;
697}
Akira Hatanakaa5352702011-03-31 18:26:17 +0000698
Akira Hatanakae2489122011-04-15 21:51:11 +0000699//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000700// Floating Point Pseudo-Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000701//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000702
Akira Hatanaka27916972011-04-15 19:52:08 +0000703// This pseudo instr gets expanded into 2 mtc1 instrs after register
704// allocation.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000705class BuildPairF64Base<RegisterOperand RO> :
706 PseudoSE<(outs RO:$dst), (ins GPR32Opnd:$lo, GPR32Opnd:$hi),
Simon Dardise661e522016-06-14 09:35:29 +0000707 [(set RO:$dst, (MipsBuildPairF64 GPR32Opnd:$lo, GPR32Opnd:$hi))],
708 II_MTC1>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000709
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000710def BuildPairF64 : BuildPairF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
711def BuildPairF64_64 : BuildPairF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
Akira Hatanaka27916972011-04-15 19:52:08 +0000712
713// This pseudo instr gets expanded into 2 mfc1 instrs after register
714// allocation.
715// if n is 0, lower part of src is extracted.
716// if n is 1, higher part of src is extracted.
Simon Dardise661e522016-06-14 09:35:29 +0000717// This node has associated scheduling information as the pre RA scheduler
718// asserts otherwise.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000719class ExtractElementF64Base<RegisterOperand RO> :
720 PseudoSE<(outs GPR32Opnd:$dst), (ins RO:$src, i32imm:$n),
Simon Dardise661e522016-06-14 09:35:29 +0000721 [(set GPR32Opnd:$dst, (MipsExtractElementF64 RO:$src, imm:$n))],
722 II_MFC1>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000723
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000724def ExtractElementF64 : ExtractElementF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
725def ExtractElementF64_64 : ExtractElementF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
Akira Hatanaka27916972011-04-15 19:52:08 +0000726
Zoran Jovanovicd665a662016-02-22 16:00:23 +0000727def PseudoTRUNC_W_S : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
728 (ins FGR32Opnd:$fs, GPR32Opnd:$rs),
729 "trunc.w.s\t$fd, $fs, $rs">;
730
731def PseudoTRUNC_W_D32 : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
732 (ins AFGR64Opnd:$fs, GPR32Opnd:$rs),
733 "trunc.w.d\t$fd, $fs, $rs">,
734 FGR_32, HARDFLOAT;
735
736def PseudoTRUNC_W_D : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
737 (ins FGR64Opnd:$fs, GPR32Opnd:$rs),
738 "trunc.w.d\t$fd, $fs, $rs">,
739 FGR_64, HARDFLOAT;
740
Zoran Jovanovic375b60d2017-05-30 09:33:43 +0000741def LoadImmSingleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
742 (ins imm64:$fpimm),
743 "li.s\t$rd, $fpimm">;
744
745def LoadImmSingleFGR : MipsAsmPseudoInst<(outs StrictlyFGR32Opnd:$rd),
746 (ins imm64:$fpimm),
747 "li.s\t$rd, $fpimm">,
748 HARDFLOAT;
749
750def LoadImmDoubleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
751 (ins imm64:$fpimm),
752 "li.d\t$rd, $fpimm">;
753
754def LoadImmDoubleFGR_32 : MipsAsmPseudoInst<(outs StrictlyAFGR64Opnd:$rd),
755 (ins imm64:$fpimm),
756 "li.d\t$rd, $fpimm">,
757 FGR_32, HARDFLOAT;
758
759def LoadImmDoubleFGR : MipsAsmPseudoInst<(outs StrictlyFGR64Opnd:$rd),
760 (ins imm64:$fpimm),
761 "li.d\t$rd, $fpimm">,
762 FGR_64, HARDFLOAT;
763
Akira Hatanakae2489122011-04-15 21:51:11 +0000764//===----------------------------------------------------------------------===//
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000765// InstAliases.
766//===----------------------------------------------------------------------===//
Simon Dardisac96ec72016-08-17 14:45:09 +0000767def : MipsInstAlias
768 <"s.s $fd, $addr", (SWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
769 ISA_MIPS2, HARDFLOAT;
770def : MipsInstAlias
771 <"s.d $fd, $addr", (SDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
772 FGR_32, ISA_MIPS2, HARDFLOAT;
773def : MipsInstAlias
774 <"s.d $fd, $addr", (SDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
775 FGR_64, ISA_MIPS2, HARDFLOAT;
776
777def : MipsInstAlias
778 <"l.s $fd, $addr", (LWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
779 ISA_MIPS2, HARDFLOAT;
780def : MipsInstAlias
781 <"l.d $fd, $addr", (LDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
782 FGR_32, ISA_MIPS2, HARDFLOAT;
783def : MipsInstAlias
784 <"l.d $fd, $addr", (LDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
785 FGR_64, ISA_MIPS2, HARDFLOAT;
Simon Dardis730fdb72017-01-16 13:55:58 +0000786
787multiclass C_COND_ALIASES<string TypeStr, RegisterOperand RC> {
788 def : MipsInstAlias<!strconcat("c.f.", TypeStr, " $fs, $ft"),
789 (!cast<Instruction>("C_F_"#NAME) FCC0,
790 RC:$fs, RC:$ft), 1>;
791 def : MipsInstAlias<!strconcat("c.un.", TypeStr, " $fs, $ft"),
792 (!cast<Instruction>("C_UN_"#NAME) FCC0,
793 RC:$fs, RC:$ft), 1>;
794 def : MipsInstAlias<!strconcat("c.eq.", TypeStr, " $fs, $ft"),
795 (!cast<Instruction>("C_EQ_"#NAME) FCC0,
796 RC:$fs, RC:$ft), 1>;
797 def : MipsInstAlias<!strconcat("c.ueq.", TypeStr, " $fs, $ft"),
798 (!cast<Instruction>("C_UEQ_"#NAME) FCC0,
799 RC:$fs, RC:$ft), 1>;
800 def : MipsInstAlias<!strconcat("c.olt.", TypeStr, " $fs, $ft"),
801 (!cast<Instruction>("C_OLT_"#NAME) FCC0,
802 RC:$fs, RC:$ft), 1>;
803 def : MipsInstAlias<!strconcat("c.ult.", TypeStr, " $fs, $ft"),
804 (!cast<Instruction>("C_ULT_"#NAME) FCC0,
805 RC:$fs, RC:$ft), 1>;
806 def : MipsInstAlias<!strconcat("c.ole.", TypeStr, " $fs, $ft"),
807 (!cast<Instruction>("C_OLE_"#NAME) FCC0,
808 RC:$fs, RC:$ft), 1>;
809 def : MipsInstAlias<!strconcat("c.ule.", TypeStr, " $fs, $ft"),
810 (!cast<Instruction>("C_ULE_"#NAME) FCC0,
811 RC:$fs, RC:$ft), 1>;
812 def : MipsInstAlias<!strconcat("c.sf.", TypeStr, " $fs, $ft"),
813 (!cast<Instruction>("C_SF_"#NAME) FCC0,
814 RC:$fs, RC:$ft), 1>;
815 def : MipsInstAlias<!strconcat("c.ngle.", TypeStr, " $fs, $ft"),
816 (!cast<Instruction>("C_NGLE_"#NAME) FCC0,
817 RC:$fs, RC:$ft), 1>;
818 def : MipsInstAlias<!strconcat("c.seq.", TypeStr, " $fs, $ft"),
819 (!cast<Instruction>("C_SEQ_"#NAME) FCC0,
820 RC:$fs, RC:$ft), 1>;
821 def : MipsInstAlias<!strconcat("c.ngl.", TypeStr, " $fs, $ft"),
822 (!cast<Instruction>("C_NGL_"#NAME) FCC0,
823 RC:$fs, RC:$ft), 1>;
824 def : MipsInstAlias<!strconcat("c.lt.", TypeStr, " $fs, $ft"),
825 (!cast<Instruction>("C_LT_"#NAME) FCC0,
826 RC:$fs, RC:$ft), 1>;
827 def : MipsInstAlias<!strconcat("c.nge.", TypeStr, " $fs, $ft"),
828 (!cast<Instruction>("C_NGE_"#NAME) FCC0,
829 RC:$fs, RC:$ft), 1>;
830 def : MipsInstAlias<!strconcat("c.le.", TypeStr, " $fs, $ft"),
831 (!cast<Instruction>("C_LE_"#NAME) FCC0,
832 RC:$fs, RC:$ft), 1>;
833 def : MipsInstAlias<!strconcat("c.ngt.", TypeStr, " $fs, $ft"),
834 (!cast<Instruction>("C_NGT_"#NAME) FCC0,
835 RC:$fs, RC:$ft), 1>;
836}
837
838multiclass BC1_ALIASES<Instruction BCTrue, string BCTrueString,
839 Instruction BCFalse, string BCFalseString> {
840 def : MipsInstAlias<!strconcat(BCTrueString, " $offset"),
841 (BCTrue FCC0, brtarget:$offset), 1>;
842
843 def : MipsInstAlias<!strconcat(BCFalseString, " $offset"),
844 (BCFalse FCC0, brtarget:$offset), 1>;
845}
846
847let AdditionalPredicates = [NotInMicroMips] in {
848 defm S : C_COND_ALIASES<"s", FGR32Opnd>, HARDFLOAT,
849 ISA_MIPS1_NOT_32R6_64R6;
850 defm D32 : C_COND_ALIASES<"d", AFGR64Opnd>, HARDFLOAT,
851 ISA_MIPS1_NOT_32R6_64R6, FGR_32;
852 defm D64 : C_COND_ALIASES<"d", FGR64Opnd>, HARDFLOAT,
853 ISA_MIPS1_NOT_32R6_64R6, FGR_64;
854
855 defm : BC1_ALIASES<BC1T, "bc1t", BC1F, "bc1f">, ISA_MIPS1_NOT_32R6_64R6,
856 HARDFLOAT;
857 defm : BC1_ALIASES<BC1TL, "bc1tl", BC1FL, "bc1fl">, ISA_MIPS2_NOT_32R6_64R6,
858 HARDFLOAT;
859}
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000860//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000861// Floating Point Patterns
Akira Hatanakae2489122011-04-15 21:51:11 +0000862//===----------------------------------------------------------------------===//
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000863def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
864def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000865
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000866def : MipsPat<(f32 (sint_to_fp GPR32Opnd:$src)),
867 (PseudoCVT_S_W GPR32Opnd:$src)>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000868def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
869 (TRUNC_W_S FGR32Opnd:$src)>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000870
Stefan Maksimovicbe0bc712017-07-20 13:08:18 +0000871def : MipsPat<(MipsMTC1_D64 GPR32Opnd:$src),
872 (MTC1_D64 GPR32Opnd:$src)>, FGR_64;
873
Daniel Sanders5b864d02014-05-07 14:25:43 +0000874def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
875 (PseudoCVT_D32_W GPR32Opnd:$src)>, FGR_32;
876def : MipsPat<(MipsTruncIntFP AFGR64Opnd:$src),
877 (TRUNC_W_D32 AFGR64Opnd:$src)>, FGR_32;
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000878let AdditionalPredicates = [NotInMicroMips] in {
879 def : MipsPat<(f32 (fpround AFGR64Opnd:$src)),
880 (CVT_S_D32 AFGR64Opnd:$src)>, FGR_32;
881 def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
882 (CVT_D32_S FGR32Opnd:$src)>, FGR_32;
883}
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000884
Daniel Sanders5b864d02014-05-07 14:25:43 +0000885def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>, FGR_64;
886def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000887
Daniel Sanders5b864d02014-05-07 14:25:43 +0000888def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
889 (PseudoCVT_D64_W GPR32Opnd:$src)>, FGR_64;
890def : MipsPat<(f32 (sint_to_fp GPR64Opnd:$src)),
891 (EXTRACT_SUBREG (PseudoCVT_S_L GPR64Opnd:$src), sub_lo)>, FGR_64;
892def : MipsPat<(f64 (sint_to_fp GPR64Opnd:$src)),
893 (PseudoCVT_D64_L GPR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000894
Daniel Sanders5b864d02014-05-07 14:25:43 +0000895def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
896 (TRUNC_W_D64 FGR64Opnd:$src)>, FGR_64;
897def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
898 (TRUNC_L_S FGR32Opnd:$src)>, FGR_64;
899def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
900 (TRUNC_L_D64 FGR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000901
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000902let AdditionalPredicates = [NotInMicroMips] in {
903 def : MipsPat<(f32 (fpround FGR64Opnd:$src)),
904 (CVT_S_D64 FGR64Opnd:$src)>, FGR_64;
905 def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
906 (CVT_D64_S FGR32Opnd:$src)>, FGR_64;
907}
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000908
Petar Jovanovicf11daad2017-08-27 21:07:24 +0000909// To generate NMADD and NMSUB instructions when fneg node is present
910multiclass NMADD_NMSUB<Instruction Nmadd, Instruction Nmsub, RegisterOperand RC> {
911 def : MipsPat<(fneg (fadd (fmul RC:$fs, RC:$ft), RC:$fr)),
912 (Nmadd RC:$fr, RC:$fs, RC:$ft)>;
913 def : MipsPat<(fneg (fsub (fmul RC:$fs, RC:$ft), RC:$fr)),
914 (Nmsub RC:$fr, RC:$fs, RC:$ft)>;
915}
916
917let AdditionalPredicates = [NoNaNsFPMath, HasMadd4, NotInMicroMips] in {
918 defm : NMADD_NMSUB<NMADD_S, NMSUB_S, FGR32Opnd>, INSN_MIPS4_32R2_NOT_32R6_64R6;
919 defm : NMADD_NMSUB<NMADD_D32, NMSUB_D32, AFGR64Opnd>, FGR_32, INSN_MIPS4_32R2_NOT_32R6_64R6;
920 defm : NMADD_NMSUB<NMADD_D64, NMSUB_D64, FGR64Opnd>, FGR_64, INSN_MIPS4_32R2_NOT_32R6_64R6;
921}
922
Akira Hatanakab1457302013-03-30 02:01:48 +0000923// Patterns for loads/stores with a reg+imm operand.
Zlatko Buljancba9f802016-07-11 07:41:56 +0000924let AdditionalPredicates = [NotInMicroMips] in {
925 let AddedComplexity = 40 in {
926 def : LoadRegImmPat<LWC1, f32, load>;
927 def : StoreRegImmPat<SWC1, f32>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000928
Zlatko Buljancba9f802016-07-11 07:41:56 +0000929 def : LoadRegImmPat<LDC164, f64, load>, FGR_64;
930 def : StoreRegImmPat<SDC164, f64>, FGR_64;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000931
Zlatko Buljancba9f802016-07-11 07:41:56 +0000932 def : LoadRegImmPat<LDC1, f64, load>, FGR_32;
933 def : StoreRegImmPat<SDC1, f64>, FGR_32;
934 }
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000935}