blob: b15320b0846b6429e6a4ceee3ec948fb09e349f0 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000021
Jim Grosbach46dd4132011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Andersonc4030382011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach46dd4132011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Andersonc4030382011-08-08 20:42:17 +000033}
34
Evan Cheng10043e22007-01-19 07:51:42 +000035def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000037}]>;
38
Evan Cheng10043e22007-01-19 07:51:42 +000039def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000040 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000041}], imm_neg_XFORM>;
42
Evan Cheng10043e22007-01-19 07:51:42 +000043def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000044 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000045}]>;
46
Eric Christophera98cd222011-04-28 05:49:04 +000047def imm8_255 : ImmLeaf<i32, [{
48 return Imm >= 8 && Imm < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000049}]>;
50def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000051 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000052 return Val >= 8 && Val < 256;
53}], imm_neg_XFORM>;
54
Bill Wendling9c258942010-12-01 02:36:55 +000055// Break imm's up into two pieces: an immediate + a left shift. This uses
56// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
57// to get the val/shift pieces.
Evan Cheng10043e22007-01-19 07:51:42 +000058def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000059 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000060}]>;
61
62def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000063 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000065}]>;
66
67def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000068 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000069 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000070}]>;
71
Jim Grosbach509dc2a2010-12-14 22:28:03 +000072// ADR instruction labels.
73def t_adrlabel : Operand<i32> {
74 let EncoderMethod = "getThumbAdrLabelOpValue";
75}
76
Evan Chengb1852592009-11-19 06:57:41 +000077// Scaled 4 immediate.
Jim Grosbach0a0b3072011-08-24 21:22:15 +000078def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
79def t_imm0_1020s4 : Operand<i32> {
Evan Chengb1852592009-11-19 06:57:41 +000080 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach0a0b3072011-08-24 21:22:15 +000081 let ParserMatchClass = t_imm0_1020s4_asmoperand;
82 let OperandType = "OPERAND_IMMEDIATE";
83}
84
85def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
86def t_imm0_508s4 : Operand<i32> {
87 let PrintMethod = "printThumbS4ImmOperand";
88 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer3ceac212011-07-14 21:47:24 +000089 let OperandType = "OPERAND_IMMEDIATE";
Evan Chengb1852592009-11-19 06:57:41 +000090}
Jim Grosbach930f2f62012-04-05 20:57:13 +000091// Alias use only, so no printer is necessary.
92def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
93def t_imm0_508s4_neg : Operand<i32> {
94 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
95 let OperandType = "OPERAND_IMMEDIATE";
96}
Evan Chengb1852592009-11-19 06:57:41 +000097
Evan Cheng10043e22007-01-19 07:51:42 +000098// Define Thumb specific addressing modes.
99
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000100let OperandType = "OPERAND_PCREL" in {
Jim Grosbache119da12010-12-10 18:21:33 +0000101def t_brtarget : Operand<OtherVT> {
102 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000103 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache119da12010-12-10 18:21:33 +0000104}
105
Jim Grosbach78485ad2010-12-10 17:13:40 +0000106def t_bcctarget : Operand<i32> {
107 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000108 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach78485ad2010-12-10 17:13:40 +0000109}
110
Jim Grosbach529c7e82010-12-09 19:01:46 +0000111def t_cbtarget : Operand<i32> {
Jim Grosbach62b68112010-12-09 19:04:53 +0000112 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000113 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000114}
115
Jim Grosbach9e199462010-12-06 23:57:07 +0000116def t_bltarget : Operand<i32> {
117 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000118 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach9e199462010-12-06 23:57:07 +0000119}
120
Bill Wendling3392bfc2010-12-09 00:39:08 +0000121def t_blxtarget : Operand<i32> {
122 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Andersonc4030382011-08-08 20:42:17 +0000123 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling3392bfc2010-12-09 00:39:08 +0000124}
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000125}
Bill Wendling3392bfc2010-12-09 00:39:08 +0000126
Evan Cheng10043e22007-01-19 07:51:42 +0000127// t_addrmode_rr := reg + reg
128//
Jim Grosbachd3595712011-08-03 23:50:40 +0000129def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000130def t_addrmode_rr : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000132 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000133 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson3157f2e2011-08-15 19:00:06 +0000134 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7c4739d2011-08-19 19:17:58 +0000135 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbachfde21102009-04-07 20:34:09 +0000136 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000137}
138
Bill Wendling092a7bd2010-12-14 03:36:38 +0000139// t_addrmode_rrs := reg + reg
Evan Cheng10043e22007-01-19 07:51:42 +0000140//
Jim Grosbache9380702011-08-19 16:52:32 +0000141// We use separate scaled versions because the Select* functions need
142// to explicitly check for a matching constant and return false here so that
143// the reg+imm forms will match instead. This is a horrible way to do that,
144// as it forces tight coupling between the methods, but it's how selectiondag
145// currently works.
Bill Wendling092a7bd2010-12-14 03:36:38 +0000146def t_addrmode_rrs1 : Operand<i32>,
147 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
148 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
149 let PrintMethod = "printThumbAddrModeRROperand";
Owen Andersone0152a72011-08-09 20:55:18 +0000150 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbachd3595712011-08-03 23:50:40 +0000151 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000152 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000153}
Bill Wendling092a7bd2010-12-14 03:36:38 +0000154def t_addrmode_rrs2 : Operand<i32>,
155 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
156 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000157 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000158 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000159 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000160 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000161}
162def t_addrmode_rrs4 : Operand<i32>,
163 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
164 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000165 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000166 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000167 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000168 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000169}
Evan Chengc0b73662007-01-23 22:59:13 +0000170
Bill Wendling092a7bd2010-12-14 03:36:38 +0000171// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc0b73662007-01-23 22:59:13 +0000172//
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000173def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000174def t_addrmode_is4 : Operand<i32>,
175 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
176 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000177 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000178 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000179 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000180 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000181}
182
183// t_addrmode_is2 := reg + imm5 * 2
184//
Jim Grosbach26d35872011-08-19 18:55:51 +0000185def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000186def t_addrmode_is2 : Operand<i32>,
187 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
188 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000189 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000190 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach26d35872011-08-19 18:55:51 +0000191 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000192 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000193}
194
195// t_addrmode_is1 := reg + imm5
196//
Jim Grosbacha32c7532011-08-19 18:49:59 +0000197def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000198def t_addrmode_is1 : Operand<i32>,
199 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
200 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000201 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000202 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbacha32c7532011-08-19 18:49:59 +0000203 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000204 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000205}
206
207// t_addrmode_sp := sp + imm8 * 4
208//
Jim Grosbach505be7592011-08-23 18:39:41 +0000209// FIXME: This really shouldn't have an explicit SP operand at all. It should
210// be implicit, just like in the instruction encoding itself.
Jim Grosbach23983d62011-08-19 18:13:48 +0000211def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000212def t_addrmode_sp : Operand<i32>,
213 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000214 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000215 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Cheng10043e22007-01-19 07:51:42 +0000216 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach23983d62011-08-19 18:13:48 +0000217 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000218 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000219}
220
Bill Wendling8a6449c2010-12-08 01:57:09 +0000221// t_addrmode_pc := <label> => pc + imm8 * 4
222//
223def t_addrmode_pc : Operand<i32> {
224 let EncoderMethod = "getAddrModePCOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000225 let DecoderMethod = "DecodeThumbAddrModePC";
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000226 let PrintMethod = "printThumbLdrLabelOperand";
Bill Wendling8a6449c2010-12-08 01:57:09 +0000227}
228
Evan Cheng10043e22007-01-19 07:51:42 +0000229//===----------------------------------------------------------------------===//
230// Miscellaneous Instructions.
231//
232
Jim Grosbach45fceea2010-02-22 23:10:38 +0000233// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
234// from removing one half of the matched pairs. That breaks PEI, which assumes
235// these will always be in pairs, and asserts if it finds otherwise. Better way?
236let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000237def tADJCALLSTACKUP :
Bill Wendling49a2e232010-11-19 22:02:18 +0000238 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
239 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
240 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000241
Jim Grosbach669f1d02009-03-27 23:06:27 +0000242def tADJCALLSTACKDOWN :
Bill Wendling49a2e232010-11-19 22:02:18 +0000243 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
244 [(ARMcallseq_start imm:$amt)]>,
245 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000246}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000247
Jim Grosbach23b729e2011-08-17 23:08:57 +0000248class T1SystemEncoding<bits<8> opc>
Bill Wendling5da8cae2010-11-29 22:15:03 +0000249 : T1Encoding<0b101111> {
Jim Grosbach23b729e2011-08-17 23:08:57 +0000250 let Inst{9-8} = 0b11;
251 let Inst{7-0} = opc;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000252}
253
Jim Grosbach23b729e2011-08-17 23:08:57 +0000254def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
Jim Grosbach25977222011-08-19 23:24:36 +0000255 T1SystemEncoding<0x00>, // A8.6.110
256 Requires<[IsThumb2]>;
Johnny Chen90adefc2010-02-25 03:28:51 +0000257
Jim Grosbach23b729e2011-08-17 23:08:57 +0000258def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000259 T1SystemEncoding<0x10>, // A8.6.410
260 Requires<[IsThumb2]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000261
Jim Grosbach23b729e2011-08-17 23:08:57 +0000262def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000263 T1SystemEncoding<0x20>, // A8.6.408
264 Requires<[IsThumb2]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000265
Jim Grosbach23b729e2011-08-17 23:08:57 +0000266def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000267 T1SystemEncoding<0x30>, // A8.6.409
268 Requires<[IsThumb2]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000269
Jim Grosbach23b729e2011-08-17 23:08:57 +0000270def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000271 T1SystemEncoding<0x40>, // A8.6.157
272 Requires<[IsThumb2]>;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000273
Jim Grosbach23b729e2011-08-17 23:08:57 +0000274// The imm operand $val can be used by a debugger to store more information
Bill Wendling5da8cae2010-11-29 22:15:03 +0000275// about the breakpoint.
Jim Grosbach23b729e2011-08-17 23:08:57 +0000276def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
277 []>,
278 T1Encoding<0b101111> {
279 let Inst{9-8} = 0b10;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000280 // A8.6.22
281 bits<8> val;
282 let Inst{7-0} = val;
283}
Johnny Chen74cca5a2010-02-25 17:51:03 +0000284
Jim Grosbach39f93882011-07-22 17:52:23 +0000285def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
286 []>, T1Encoding<0b101101> {
287 bits<1> end;
Bill Wendling3acd0272010-11-21 10:55:23 +0000288 // A8.6.156
Johnny Chen74cca5a2010-02-25 17:51:03 +0000289 let Inst{9-5} = 0b10010;
Bill Wendling49a2e232010-11-19 22:02:18 +0000290 let Inst{4} = 1;
Jim Grosbach39f93882011-07-22 17:52:23 +0000291 let Inst{3} = end;
Bill Wendling49a2e232010-11-19 22:02:18 +0000292 let Inst{2-0} = 0b000;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000293}
294
Johnny Chen44908a52010-03-02 18:14:57 +0000295// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000296def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach4da03f02011-09-20 00:00:06 +0000297 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling775899e2010-11-29 00:18:15 +0000298 T1Misc<0b0110011> {
299 // A8.6.38 & B6.1.1
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000300 bit imod;
301 bits<3> iflags;
302
303 let Inst{4} = imod;
304 let Inst{3} = 0;
305 let Inst{2-0} = iflags;
Owen Andersone0152a72011-08-09 20:55:18 +0000306 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling775899e2010-11-29 00:18:15 +0000307}
Johnny Chen44908a52010-03-02 18:14:57 +0000308
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000309// For both thumb1 and thumb2.
Chris Lattner9492c172010-10-31 19:15:18 +0000310let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +0000311def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendlinga82fb712010-11-19 22:37:33 +0000312 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000313 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlingddce9f32010-11-30 00:50:22 +0000314 // A8.6.6
Bill Wendlinga82fb712010-11-19 22:37:33 +0000315 bits<3> dst;
Bill Wendlingddce9f32010-11-30 00:50:22 +0000316 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendlinga82fb712010-11-19 22:37:33 +0000317 let Inst{2-0} = dst;
Johnny Chenc28e6292009-12-15 17:24:14 +0000318}
Evan Cheng10043e22007-01-19 07:51:42 +0000319
Bill Wendlinga82fb712010-11-19 22:37:33 +0000320// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesendd2b39d2011-10-15 00:57:13 +0000321// FIXME: This should not be marked as having side effects, and it should be
322// rematerializable. Clearing the side effect bit causes miscompilations,
323// probably because the instruction can be moved around.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000324def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
325 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000326 T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000327 // A6.2 & A8.6.8
328 bits<3> dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000329 bits<8> imm;
Bill Wendlinga82fb712010-11-19 22:37:33 +0000330 let Inst{10-8} = dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000331 let Inst{7-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000332 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000333}
334
335// ADD sp, sp, #<imm7>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000336def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
337 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000338 T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000339 // A6.2.5 & A8.6.8
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000340 bits<7> imm;
341 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000342 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000343}
Evan Chengb566ab72009-06-25 01:05:06 +0000344
Bill Wendlinga82fb712010-11-19 22:37:33 +0000345// SUB sp, sp, #<imm7>
346// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000347def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
348 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000349 T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000350 // A6.2.5 & A8.6.214
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000351 bits<7> imm;
352 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000353 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000354}
Evan Chengb972e562009-08-07 00:34:42 +0000355
Jim Grosbach930f2f62012-04-05 20:57:13 +0000356def : tInstAlias<"add${p} sp, $imm",
357 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
358def : tInstAlias<"add${p} sp, sp, $imm",
359 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
360
Jim Grosbach4b701af2011-08-24 21:42:27 +0000361// Can optionally specify SP as a three operand instruction.
362def : tInstAlias<"add${p} sp, sp, $imm",
363 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
364def : tInstAlias<"sub${p} sp, sp, $imm",
365 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
366
Bill Wendlinga82fb712010-11-19 22:37:33 +0000367// ADD <Rm>, sp
Jim Grosbachc6f32b32012-04-27 23:51:36 +0000368def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
369 "add", "\t$Rdn, $sp, $Rn", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000370 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000371 // A8.6.9 Encoding T1
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000372 bits<4> Rdn;
373 let Inst{7} = Rdn{3};
Bill Wendlinga82fb712010-11-19 22:37:33 +0000374 let Inst{6-3} = 0b1101;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000375 let Inst{2-0} = Rdn{2-0};
Owen Andersone0152a72011-08-09 20:55:18 +0000376 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000377}
Evan Chengb972e562009-08-07 00:34:42 +0000378
Bill Wendlinga82fb712010-11-19 22:37:33 +0000379// ADD sp, <Rm>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000380def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
381 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000382 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Johnny Chenc28e6292009-12-15 17:24:14 +0000383 // A8.6.9 Encoding T2
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000384 bits<4> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000385 let Inst{7} = 1;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000386 let Inst{6-3} = Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000387 let Inst{2-0} = 0b101;
Owen Andersone0152a72011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000389}
Evan Chengb972e562009-08-07 00:34:42 +0000390
Evan Cheng10043e22007-01-19 07:51:42 +0000391//===----------------------------------------------------------------------===//
392// Control Flow Instructions.
393//
394
Bob Wilson73789b82009-10-28 18:26:41 +0000395// Indirect branches
396let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000397 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000398 T1Special<{1,1,0,?}> {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000399 // A6.2.3 & A8.6.25
400 bits<4> Rm;
401 let Inst{6-3} = Rm;
402 let Inst{2-0} = 0b000;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000403 let Unpredictable{2-0} = 0b111;
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000404 }
Bob Wilson73789b82009-10-28 18:26:41 +0000405}
406
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000407let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson651b2302011-07-13 23:22:26 +0000408 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000409 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000410
411 // Alternative return instruction used by vararg functions.
Jim Grosbach74719372011-07-08 21:50:04 +0000412 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000413 2, IIC_Br, [],
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000414 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000415}
416
Bill Wendling9c258942010-12-01 02:36:55 +0000417// All calls clobber the non-callee saved registers. SP is marked as a use to
418// prevent stack-pointer assignments that appear immediately before calls from
419// potentially appearing dead.
Jim Grosbach669f1d02009-03-27 23:06:27 +0000420let isCall = 1,
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000421 Defs = [LR], Uses = [SP] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000422 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000423 def tBL : TIx2<0b11110, 0b11, 1,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000424 (outs), (ins pred:$p, t_bltarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000425 "bl${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000426 [(ARMtcall tglobaladdr:$func)]>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000427 Requires<[IsThumb]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000428 bits<24> func;
429 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000430 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000431 let Inst{13} = func{22};
432 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000433 let Inst{10-0} = func{10-0};
Bill Wendling4d8ff862010-12-03 01:55:47 +0000434 }
Evan Cheng175bd142009-07-29 21:26:42 +0000435
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000436 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000437 def tBLXi : TIx2<0b11110, 0b11, 0,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000438 (outs), (ins pred:$p, t_blxtarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000439 "blx${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000440 [(ARMcall tglobaladdr:$func)]>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000441 Requires<[IsThumb, HasV5T]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000442 bits<24> func;
443 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000444 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000445 let Inst{13} = func{22};
446 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000447 let Inst{10-1} = func{10-1};
448 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbache4fee202010-12-03 22:33:42 +0000449 }
Evan Cheng175bd142009-07-29 21:26:42 +0000450
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000451 // Also used for Thumb2
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000452 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000453 "blx${p}\t$func",
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000454 [(ARMtcall GPR:$func)]>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +0000455 Requires<[IsThumb, HasV5T]>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000456 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
Owen Andersonb7456232011-05-11 17:00:48 +0000457 bits<4> func;
458 let Inst{6-3} = func;
459 let Inst{2-0} = 0b000;
460 }
Evan Cheng175bd142009-07-29 21:26:42 +0000461
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000462 // ARMv4T
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000463 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func),
Owen Anderson651b2302011-07-13 23:22:26 +0000464 4, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +0000465 [(ARMcall_nolink tGPR:$func)]>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000466 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000467}
468
Bill Wendling9c258942010-12-01 02:36:55 +0000469let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
470 let isPredicable = 1 in
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000471 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
472 "b", "\t$target", [(br bb:$target)]>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000473 T1Encoding<{1,1,1,0,0,?}> {
Jim Grosbache119da12010-12-10 18:21:33 +0000474 bits<11> target;
475 let Inst{10-0} = target;
476 }
Evan Cheng10043e22007-01-19 07:51:42 +0000477
Evan Cheng863736b2007-01-30 01:13:37 +0000478 // Far jump
Jim Grosbachb5743b92010-12-16 19:11:16 +0000479 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
480 // the clobber of LR.
Evan Cheng317bd7a2009-08-07 05:45:07 +0000481 let Defs = [LR] in
Owen Anderson64d53622011-07-18 18:50:52 +0000482 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000483 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng863736b2007-01-30 01:13:37 +0000484
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000485 def tBR_JTr : tPseudoInst<(outs),
486 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson651b2302011-07-13 23:22:26 +0000487 0, IIC_Br,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000488 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000489 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chen466231a2009-12-16 02:32:54 +0000490 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000491}
492
Evan Chengaa3b8012007-07-05 07:13:32 +0000493// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000494// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000495let isBranch = 1, isTerminator = 1 in
Jim Grosbach78485ad2010-12-10 17:13:40 +0000496 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000497 "b${p}\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000498 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000499 T1BranchCond<{1,1,0,1}> {
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000500 bits<4> p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000501 bits<8> target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000502 let Inst{11-8} = p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000503 let Inst{7-0} = target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000504}
Evan Cheng10043e22007-01-19 07:51:42 +0000505
Jim Grosbach166cd882011-07-08 20:13:35 +0000506// Tail calls
507let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Cheng68132d82011-12-20 18:26:50 +0000508 // IOS versions.
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000509 let Uses = [SP] in {
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000510 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +0000511 4, IIC_Br, [],
Jim Grosbach204c1282011-07-08 20:39:19 +0000512 (tBX GPR:$dst, (ops 14, zero_reg))>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000513 Requires<[IsThumb]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000514 }
Jakob Stoklund Olesenb4bd3882012-04-06 21:17:42 +0000515 // tTAILJMPd: IOS version uses a Thumb2 branch (no Thumb1 tail calls
516 // on IOS), so it's in ARMInstrThumb2.td.
517 // Non-IOS version:
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000518 let Uses = [SP] in {
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000519 def tTAILJMPdND : tPseudoExpand<(outs),
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000520 (ins t_brtarget:$dst, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000521 4, IIC_Br, [],
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000522 (tB t_brtarget:$dst, pred:$p)>,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000523 Requires<[IsThumb, IsNotIOS]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000524 }
525}
526
527
Jim Grosbach5cc338d2011-08-23 19:49:10 +0000528// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen57656da2010-02-25 02:21:11 +0000529// A8.6.16 B: Encoding T1
530// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng9a133f62010-11-29 22:43:27 +0000531let isCall = 1, Uses = [SP] in
Jim Grosbachf1637842011-07-26 16:24:27 +0000532def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000533 "svc", "\t$imm", []>, Encoding16 {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000534 bits<8> imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000535 let Inst{15-12} = 0b1101;
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000536 let Inst{11-8} = 0b1111;
537 let Inst{7-0} = imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000538}
539
Bill Wendling811c9362010-11-30 07:44:32 +0000540// The assembler uses 0xDEFE for a trap instruction.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000541let isBarrier = 1, isTerminator = 1 in
Owen Andersonb7456232011-05-11 17:00:48 +0000542def tTRAP : TI<(outs), (ins), IIC_Br,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +0000543 "trap", [(trap)]>, Encoding16 {
Bill Wendling3acd0272010-11-21 10:55:23 +0000544 let Inst = 0xdefe;
Johnny Chen57656da2010-02-25 02:21:11 +0000545}
546
Evan Cheng10043e22007-01-19 07:51:42 +0000547//===----------------------------------------------------------------------===//
548// Load Store Instructions.
549//
550
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000551// Loads: reg/reg and reg/imm5
Dan Gohman8c5d6832010-02-27 23:47:46 +0000552let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000553multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
554 Operand AddrMode_r, Operand AddrMode_i,
555 AddrMode am, InstrItinClass itin_r,
556 InstrItinClass itin_i, string asm,
557 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000558 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000559 T1pILdStEncode<reg_opc,
560 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
561 am, itin_r, asm, "\t$Rt, $addr",
562 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000563 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000564 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
565 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
566 am, itin_i, asm, "\t$Rt, $addr",
567 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
568}
569// Stores: reg/reg and reg/imm5
570multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
571 Operand AddrMode_r, Operand AddrMode_i,
572 AddrMode am, InstrItinClass itin_r,
573 InstrItinClass itin_i, string asm,
574 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000575 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000576 T1pILdStEncode<reg_opc,
577 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
578 am, itin_r, asm, "\t$Rt, $addr",
579 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000580 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000581 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
582 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
583 am, itin_i, asm, "\t$Rt, $addr",
584 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
585}
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000586
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000587// A8.6.57 & A8.6.60
588defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
589 t_addrmode_is4, AddrModeT1_4,
590 IIC_iLoad_r, IIC_iLoad_i, "ldr",
591 UnOpFrag<(load node:$Src)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000592
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000593// A8.6.64 & A8.6.61
594defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
595 t_addrmode_is1, AddrModeT1_1,
596 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
597 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000598
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000599// A8.6.76 & A8.6.73
600defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
601 t_addrmode_is2, AddrModeT1_2,
602 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
603 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000604
Evan Cheng0794c6a2009-07-11 07:08:13 +0000605let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000606def tLDRSB : // A8.6.80
Owen Anderson3157f2e2011-08-15 19:00:06 +0000607 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000608 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000609 "ldrsb", "\t$Rt, $addr",
610 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000611
Evan Cheng0794c6a2009-07-11 07:08:13 +0000612let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000613def tLDRSH : // A8.6.84
Owen Anderson3157f2e2011-08-15 19:00:06 +0000614 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000615 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000616 "ldrsh", "\t$Rt, $addr",
617 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000618
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000619let canFoldAsLoad = 1 in
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000620def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendling6217ecd2010-12-15 23:31:24 +0000621 "ldr", "\t$Rt, $addr",
622 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000623 T1LdStSP<{1,?,?}> {
624 bits<3> Rt;
625 bits<8> addr;
626 let Inst{10-8} = Rt;
627 let Inst{7-0} = addr;
628}
Evan Cheng1526ba52007-01-24 08:53:17 +0000629
630// Load tconstpool
Evan Cheng68132d82011-12-20 18:26:50 +0000631// FIXME: Use ldr.n to work around a darwin assembler bug.
Owen Andersoneab46252011-07-18 22:14:02 +0000632let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendling8a6449c2010-12-08 01:57:09 +0000633def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling05632cb2010-11-30 23:54:45 +0000634 "ldr", ".n\t$Rt, $addr",
635 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
636 T1Encoding<{0,1,0,0,1,?}> {
637 // A6.2 & A8.6.59
638 bits<3> Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000639 bits<8> addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000640 let Inst{10-8} = Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000641 let Inst{7-0} = addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000642}
Evan Chengee2763f2007-03-19 07:20:03 +0000643
Johnny Chen57c89282011-04-22 19:12:43 +0000644// FIXME: Remove this entry when the above ldr.n workaround is fixed.
Jim Grosbach9ab3d8b2012-01-18 21:54:09 +0000645// For assembly/disassembly use only.
646def tLDRpciASM : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
647 "ldr", "\t$Rt, $addr", []>,
Johnny Chen57c89282011-04-22 19:12:43 +0000648 T1Encoding<{0,1,0,0,1,?}> {
649 // A6.2 & A8.6.59
650 bits<3> Rt;
651 bits<8> addr;
652 let Inst{10-8} = Rt;
653 let Inst{7-0} = addr;
654}
655
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000656// A8.6.194 & A8.6.192
657defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
658 t_addrmode_is4, AddrModeT1_4,
659 IIC_iStore_r, IIC_iStore_i, "str",
660 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000661
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000662// A8.6.197 & A8.6.195
663defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
664 t_addrmode_is1, AddrModeT1_1,
665 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
666 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000667
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000668// A8.6.207 & A8.6.205
669defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000670 t_addrmode_is2, AddrModeT1_2,
671 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
672 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000673
Evan Cheng10043e22007-01-19 07:51:42 +0000674
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000675def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000676 "str", "\t$Rt, $addr",
677 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000678 T1LdStSP<{0,?,?}> {
679 bits<3> Rt;
680 bits<8> addr;
681 let Inst{10-8} = Rt;
682 let Inst{7-0} = addr;
683}
Evan Chengec13f8262007-02-07 00:06:56 +0000684
Evan Cheng10043e22007-01-19 07:51:42 +0000685//===----------------------------------------------------------------------===//
686// Load / store multiple Instructions.
687//
688
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000689// These require base address to be written back or one of the loaded regs.
Bill Wendling705ec772010-11-13 10:57:02 +0000690let neverHasSideEffects = 1 in {
691
692let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000693def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
694 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
695 bits<3> Rn;
696 bits<8> regs;
697 let Inst{10-8} = Rn;
698 let Inst{7-0} = regs;
699}
Bill Wendling705ec772010-11-13 10:57:02 +0000700
Jim Grosbache364ad52011-08-23 17:41:15 +0000701// Writeback version is just a pseudo, as there's no encoding difference.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000702// Writeback happens iff the base register is not in the destination register
Jim Grosbache364ad52011-08-23 17:41:15 +0000703// list.
704def tLDMIA_UPD :
705 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
706 "$Rn = $wb", IIC_iLoad_mu>,
707 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
708 let Size = 2;
709 let OutOperandList = (outs GPR:$wb);
710 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
711 let Pattern = [];
712 let isCodeGenOnly = 1;
713 let isPseudo = 1;
714 list<Predicate> Predicates = [IsThumb];
715}
716
717// There is no non-writeback version of STM for Thumb.
Bill Wendling705ec772010-11-13 10:57:02 +0000718let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach6ccd79f2011-08-24 18:19:42 +0000719def tSTMIA_UPD : Thumb1I<(outs GPR:$wb),
720 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
721 AddrModeNone, 2, IIC_iStore_mu,
722 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbache364ad52011-08-23 17:41:15 +0000723 T1Encoding<{1,1,0,0,0,?}> {
724 bits<3> Rn;
725 bits<8> regs;
726 let Inst{10-8} = Rn;
727 let Inst{7-0} = regs;
728}
Owen Andersonb7456232011-05-11 17:00:48 +0000729
Bill Wendling705ec772010-11-13 10:57:02 +0000730} // neverHasSideEffects
Evan Chengcc9ca352009-08-11 21:11:32 +0000731
Jim Grosbach90103cc2011-08-18 21:50:53 +0000732def : InstAlias<"ldm${p} $Rn!, $regs",
733 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
734 Requires<[IsThumb, IsThumb1Only]>;
735
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000736let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling945b7762010-11-19 01:33:10 +0000737def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000738 IIC_iPop,
Bill Wendling945b7762010-11-19 01:33:10 +0000739 "pop${p}\t$regs", []>,
740 T1Misc<{1,1,0,?,?,?,?}> {
741 bits<16> regs;
Bill Wendling945b7762010-11-19 01:33:10 +0000742 let Inst{8} = regs{15};
743 let Inst{7-0} = regs{7-0};
744}
Evan Chengcc9ca352009-08-11 21:11:32 +0000745
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000746let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000747def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000748 IIC_iStore_m,
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000749 "push${p}\t$regs", []>,
750 T1Misc<{0,1,0,?,?,?,?}> {
751 bits<16> regs;
752 let Inst{8} = regs{14};
753 let Inst{7-0} = regs{7-0};
754}
Evan Cheng10043e22007-01-19 07:51:42 +0000755
756//===----------------------------------------------------------------------===//
757// Arithmetic Instructions.
758//
759
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000760// Helper classes for encoding T1pI patterns:
761class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
762 string opc, string asm, list<dag> pattern>
763 : T1pI<oops, iops, itin, opc, asm, pattern>,
764 T1DataProcessing<opA> {
765 bits<3> Rm;
766 bits<3> Rn;
767 let Inst{5-3} = Rm;
768 let Inst{2-0} = Rn;
769}
770class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
771 string opc, string asm, list<dag> pattern>
772 : T1pI<oops, iops, itin, opc, asm, pattern>,
773 T1Misc<opA> {
774 bits<3> Rm;
775 bits<3> Rd;
776 let Inst{5-3} = Rm;
777 let Inst{2-0} = Rd;
778}
779
Bill Wendling490240a2010-12-01 01:20:15 +0000780// Helper classes for encoding T1sI patterns:
781class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
782 string opc, string asm, list<dag> pattern>
783 : T1sI<oops, iops, itin, opc, asm, pattern>,
784 T1DataProcessing<opA> {
785 bits<3> Rd;
786 bits<3> Rn;
787 let Inst{5-3} = Rn;
788 let Inst{2-0} = Rd;
789}
790class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
791 string opc, string asm, list<dag> pattern>
792 : T1sI<oops, iops, itin, opc, asm, pattern>,
793 T1General<opA> {
794 bits<3> Rm;
795 bits<3> Rn;
796 bits<3> Rd;
797 let Inst{8-6} = Rm;
798 let Inst{5-3} = Rn;
799 let Inst{2-0} = Rd;
800}
801class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
802 string opc, string asm, list<dag> pattern>
803 : T1sI<oops, iops, itin, opc, asm, pattern>,
804 T1General<opA> {
805 bits<3> Rd;
806 bits<3> Rm;
807 let Inst{5-3} = Rm;
808 let Inst{2-0} = Rd;
809}
810
811// Helper classes for encoding T1sIt patterns:
Bill Wendling4915f562010-12-01 00:48:44 +0000812class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
813 string opc, string asm, list<dag> pattern>
814 : T1sIt<oops, iops, itin, opc, asm, pattern>,
815 T1DataProcessing<opA> {
Bill Wendling05632cb2010-11-30 23:54:45 +0000816 bits<3> Rdn;
817 bits<3> Rm;
Bill Wendling4915f562010-12-01 00:48:44 +0000818 let Inst{5-3} = Rm;
819 let Inst{2-0} = Rdn;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000820}
Bill Wendling4915f562010-12-01 00:48:44 +0000821class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
822 string opc, string asm, list<dag> pattern>
823 : T1sIt<oops, iops, itin, opc, asm, pattern>,
824 T1General<opA> {
825 bits<3> Rdn;
826 bits<8> imm8;
827 let Inst{10-8} = Rdn;
828 let Inst{7-0} = imm8;
829}
830
831// Add with carry register
832let isCommutable = 1, Uses = [CPSR] in
833def tADC : // A8.6.2
834 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
835 "adc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000836 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Chengf40b9002007-01-27 00:07:15 +0000837
David Goodwine85169c2009-06-25 22:49:55 +0000838// Add immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000839def tADDi3 : // A8.6.4 T1
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000840 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000841 IIC_iALUi,
Bill Wendling490240a2010-12-01 01:20:15 +0000842 "add", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000843 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>,
844 Sched<[WriteALU]> {
Bill Wendlingfe1de032010-11-20 01:00:29 +0000845 bits<3> imm3;
846 let Inst{8-6} = imm3;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000847}
Evan Cheng10043e22007-01-19 07:51:42 +0000848
Bill Wendling4915f562010-12-01 00:48:44 +0000849def tADDi8 : // A8.6.4 T2
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000850 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
851 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +0000852 "add", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000853 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>,
854 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000855
David Goodwine85169c2009-06-25 22:49:55 +0000856// Add register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000857let isCommutable = 1 in
Bill Wendling490240a2010-12-01 01:20:15 +0000858def tADDrr : // A8.6.6 T1
859 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
860 IIC_iALUr,
861 "add", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000862 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000863
Evan Chengd93b5b62009-06-12 20:46:18 +0000864let neverHasSideEffects = 1 in
Bill Wendling7c646b92010-12-01 01:32:02 +0000865def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
866 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000867 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000868 // A8.6.6 T2
Bill Wendling7c646b92010-12-01 01:32:02 +0000869 bits<4> Rdn;
870 bits<4> Rm;
871 let Inst{7} = Rdn{3};
872 let Inst{6-3} = Rm;
873 let Inst{2-0} = Rdn{2-0};
Bill Wendling284326b2010-11-20 01:18:47 +0000874}
Evan Cheng10043e22007-01-19 07:51:42 +0000875
Bill Wendling284326b2010-11-20 01:18:47 +0000876// AND register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000877let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000878def tAND : // A8.6.12
879 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
880 IIC_iBITr,
881 "and", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000882 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000883
David Goodwine85169c2009-06-25 22:49:55 +0000884// ASR immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000885def tASRri : // A8.6.14
Owen Andersonc4030382011-08-08 20:42:17 +0000886 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000887 IIC_iMOVsi,
888 "asr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000889 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
890 Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000891 bits<5> imm5;
892 let Inst{10-6} = imm5;
Bill Wendling284326b2010-11-20 01:18:47 +0000893}
Evan Cheng10043e22007-01-19 07:51:42 +0000894
David Goodwine85169c2009-06-25 22:49:55 +0000895// ASR register
Bill Wendling4915f562010-12-01 00:48:44 +0000896def tASRrr : // A8.6.15
897 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
898 IIC_iMOVsr,
899 "asr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000900 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000901
David Goodwine85169c2009-06-25 22:49:55 +0000902// BIC register
Bill Wendling4915f562010-12-01 00:48:44 +0000903def tBIC : // A8.6.20
904 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
905 IIC_iBITr,
906 "bic", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000907 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>,
908 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000909
David Goodwine85169c2009-06-25 22:49:55 +0000910// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +0000911let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +0000912//FIXME: Disable CMN, as CCodes are backwards from compare expectations
913// Compare-to-zero still works out, just not the relationals
Bill Wendling9c258942010-12-01 02:36:55 +0000914//def tCMN : // A8.6.33
915// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
916// IIC_iCMPr,
917// "cmn", "\t$lhs, $rhs",
918// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000919
920def tCMNz : // A8.6.33
921 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
922 IIC_iCMPr,
923 "cmn", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000924 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000925
926} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000927
David Goodwine85169c2009-06-25 22:49:55 +0000928// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +0000929let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach4f240a12011-08-18 18:08:29 +0000930def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendlingc31de252010-11-20 22:52:33 +0000931 "cmp", "\t$Rn, $imm8",
932 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000933 T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendlingc31de252010-11-20 22:52:33 +0000934 // A8.6.35
935 bits<3> Rn;
936 bits<8> imm8;
937 let Inst{10-8} = Rn;
938 let Inst{7-0} = imm8;
939}
940
David Goodwine85169c2009-06-25 22:49:55 +0000941// CMP register
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000942def tCMPr : // A8.6.36 T1
943 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
944 IIC_iCMPr,
945 "cmp", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000946 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000947
Bill Wendling775899e2010-11-29 00:18:15 +0000948def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
949 "cmp", "\t$Rn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000950 T1Special<{0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendling775899e2010-11-29 00:18:15 +0000951 // A8.6.36 T2
952 bits<4> Rm;
953 bits<4> Rn;
954 let Inst{7} = Rn{3};
955 let Inst{6-3} = Rm;
956 let Inst{2-0} = Rn{2-0};
957}
Bill Wendlingc31de252010-11-20 22:52:33 +0000958} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000959
Evan Cheng10043e22007-01-19 07:51:42 +0000960
David Goodwine85169c2009-06-25 22:49:55 +0000961// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000962let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000963def tEOR : // A8.6.45
964 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
965 IIC_iBITr,
966 "eor", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000967 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000968
David Goodwine85169c2009-06-25 22:49:55 +0000969// LSL immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000970def tLSLri : // A8.6.88
Jim Grosbach5503c3a2011-08-19 19:29:25 +0000971 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000972 IIC_iMOVsi,
973 "lsl", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000974 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
975 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +0000976 bits<5> imm5;
977 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +0000978}
Evan Cheng10043e22007-01-19 07:51:42 +0000979
David Goodwine85169c2009-06-25 22:49:55 +0000980// LSL register
Bill Wendling4915f562010-12-01 00:48:44 +0000981def tLSLrr : // A8.6.89
982 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
983 IIC_iMOVsr,
984 "lsl", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000985 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000986
David Goodwine85169c2009-06-25 22:49:55 +0000987// LSR immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000988def tLSRri : // A8.6.90
Owen Andersonc4030382011-08-08 20:42:17 +0000989 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000990 IIC_iMOVsi,
991 "lsr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000992 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
993 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +0000994 bits<5> imm5;
995 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +0000996}
Evan Cheng10043e22007-01-19 07:51:42 +0000997
David Goodwine85169c2009-06-25 22:49:55 +0000998// LSR register
Bill Wendling4915f562010-12-01 00:48:44 +0000999def tLSRrr : // A8.6.91
1000 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1001 IIC_iMOVsr,
1002 "lsr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001003 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001004
Bill Wendling22db3132010-11-21 11:49:36 +00001005// Move register
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001006let isMoveImm = 1 in
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001007def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendling22db3132010-11-21 11:49:36 +00001008 "mov", "\t$Rd, $imm8",
1009 [(set tGPR:$Rd, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001010 T1General<{1,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001011 // A8.6.96
1012 bits<3> Rd;
1013 bits<8> imm8;
1014 let Inst{10-8} = Rd;
1015 let Inst{7-0} = imm8;
1016}
Jim Grosbachf86cd372011-08-19 20:46:54 +00001017// Because we have an explicit tMOVSr below, we need an alias to handle
1018// the immediate "movs" form here. Blech.
Jim Grosbach6caa5572011-08-22 18:04:24 +00001019def : tInstAlias <"movs $Rdn, $imm",
1020 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001021
Jim Grosbach4def7042011-07-01 17:14:11 +00001022// A7-73: MOV(2) - mov setting flag.
Evan Cheng10043e22007-01-19 07:51:42 +00001023
Evan Chengd93b5b62009-06-12 20:46:18 +00001024let neverHasSideEffects = 1 in {
Jim Grosbache9cc9012011-06-30 23:38:17 +00001025def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson651b2302011-07-13 23:22:26 +00001026 2, IIC_iMOVr,
Jim Grosbachb98ab912011-06-30 22:10:46 +00001027 "mov", "\t$Rd, $Rm", "", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001028 T1Special<{1,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001029 // A8.6.97
1030 bits<4> Rd;
1031 bits<4> Rm;
Jim Grosbache9cc9012011-06-30 23:38:17 +00001032 let Inst{7} = Rd{3};
1033 let Inst{6-3} = Rm;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001034 let Inst{2-0} = Rd{2-0};
1035}
Evan Chengcd4cdd12009-07-11 06:43:01 +00001036let Defs = [CPSR] in
Bill Wendling4d8ff862010-12-03 01:55:47 +00001037def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001038 "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001039 // A8.6.97
1040 bits<3> Rd;
1041 bits<3> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +00001042 let Inst{15-6} = 0b0000000000;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001043 let Inst{5-3} = Rm;
1044 let Inst{2-0} = Rd;
Johnny Chenc28e6292009-12-15 17:24:14 +00001045}
Evan Chengd93b5b62009-06-12 20:46:18 +00001046} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00001047
Bill Wendling9c258942010-12-01 02:36:55 +00001048// Multiply register
Jim Grosbachbfeb4f72011-08-22 23:25:48 +00001049let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001050def tMUL : // A8.6.105 T1
Jim Grosbach8e048492011-08-19 22:07:46 +00001051 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1052 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1053 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1054 T1DataProcessing<0b1101> {
1055 bits<3> Rd;
1056 bits<3> Rn;
1057 let Inst{5-3} = Rn;
1058 let Inst{2-0} = Rd;
1059 let AsmMatchConverter = "cvtThumbMultiply";
1060}
1061
Jim Grosbach6caa5572011-08-22 18:04:24 +00001062def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1063 pred:$p)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001064
Bill Wendling490240a2010-12-01 01:20:15 +00001065// Move inverse register
1066def tMVN : // A8.6.107
1067 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1068 "mvn", "\t$Rd, $Rn",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001069 [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001070
Bill Wendling22db3132010-11-21 11:49:36 +00001071// Bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001072let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001073def tORR : // A8.6.114
1074 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1075 IIC_iBITr,
1076 "orr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001077 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001078
Bill Wendling22db3132010-11-21 11:49:36 +00001079// Swaps
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001080def tREV : // A8.6.134
1081 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1082 IIC_iUNAr,
1083 "rev", "\t$Rd, $Rm",
1084 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001085 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001086
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001087def tREV16 : // A8.6.135
1088 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1089 IIC_iUNAr,
1090 "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001091 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001092 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001093
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001094def tREVSH : // A8.6.136
1095 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1096 IIC_iUNAr,
1097 "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001098 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001099 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001100
Bill Wendling4915f562010-12-01 00:48:44 +00001101// Rotate right register
1102def tROR : // A8.6.139
1103 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1104 IIC_iMOVsr,
1105 "ror", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001106 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>,
1107 Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001108
Bill Wendling4915f562010-12-01 00:48:44 +00001109// Negate register
Bill Wendling490240a2010-12-01 01:20:15 +00001110def tRSB : // A8.6.141
1111 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1112 IIC_iALUi,
1113 "rsb", "\t$Rd, $Rn, #0",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001114 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001115
David Goodwine85169c2009-06-25 22:49:55 +00001116// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001117let Uses = [CPSR] in
Bill Wendling4915f562010-12-01 00:48:44 +00001118def tSBC : // A8.6.151
1119 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1120 IIC_iALUr,
1121 "sbc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001122 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>,
1123 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001124
David Goodwine85169c2009-06-25 22:49:55 +00001125// Subtract immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001126def tSUBi3 : // A8.6.210 T1
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001127 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling490240a2010-12-01 01:20:15 +00001128 IIC_iALUi,
1129 "sub", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001130 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>,
1131 Sched<[WriteALU]> {
Bill Wendlingccba1a82010-11-29 01:00:43 +00001132 bits<3> imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001133 let Inst{8-6} = imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001134}
Jim Grosbach669f1d02009-03-27 23:06:27 +00001135
Bill Wendling4915f562010-12-01 00:48:44 +00001136def tSUBi8 : // A8.6.210 T2
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001137 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1138 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +00001139 "sub", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001140 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>,
1141 Sched<[WriteALU]>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001142
Bill Wendling490240a2010-12-01 01:20:15 +00001143// Subtract register
1144def tSUBrr : // A8.6.212
1145 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1146 IIC_iALUr,
1147 "sub", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001148 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1149 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001150
Bill Wendling490240a2010-12-01 01:20:15 +00001151// Sign-extend byte
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001152def tSXTB : // A8.6.222
1153 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1154 IIC_iUNAr,
1155 "sxtb", "\t$Rd, $Rm",
1156 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001157 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1158 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001159
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001160// Sign-extend short
1161def tSXTH : // A8.6.224
1162 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1163 IIC_iUNAr,
1164 "sxth", "\t$Rd, $Rm",
1165 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001166 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1167 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001168
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001169// Test
Gabor Greif2afac8e2010-09-14 20:47:43 +00001170let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001171def tTST : // A8.6.230
1172 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1173 "tst", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001174 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1175 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001176
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001177// Zero-extend byte
1178def tUXTB : // A8.6.262
1179 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1180 IIC_iUNAr,
1181 "uxtb", "\t$Rd, $Rm",
1182 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001183 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1184 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001185
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001186// Zero-extend short
1187def tUXTH : // A8.6.264
1188 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1189 IIC_iUNAr,
1190 "uxth", "\t$Rd, $Rm",
1191 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001192 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001193
Jim Grosbach3e2cad32010-02-16 21:23:02 +00001194// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +00001195// Expanded after instruction selection into a branch sequence.
1196let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +00001197 def tMOVCCr_pseudo :
Evan Chengfd108692009-08-12 02:03:03 +00001198 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001199 NoItinerary,
Evan Chengfd108692009-08-12 02:03:03 +00001200 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001201
1202// tLEApcrel - Load a pc-relative address into a register without offending the
1203// assembler.
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001204
1205def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbache2a04042011-08-17 20:37:40 +00001206 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001207 T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> {
Bill Wendling85a8a722010-11-30 00:18:30 +00001208 bits<3> Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001209 bits<8> addr;
Bill Wendling85a8a722010-11-30 00:18:30 +00001210 let Inst{10-8} = Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001211 let Inst{7-0} = addr;
Owen Andersone0152a72011-08-09 20:55:18 +00001212 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling85a8a722010-11-30 00:18:30 +00001213}
Evan Cheng10043e22007-01-19 07:51:42 +00001214
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001215let neverHasSideEffects = 1, isReMaterializable = 1 in
1216def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001217 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001218
Jakob Stoklund Olesen74352492012-08-24 22:46:55 +00001219let hasSideEffects = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001220def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1221 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001222 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001223
Evan Cheng10043e22007-01-19 07:51:42 +00001224//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001225// TLS Instructions
1226//
1227
1228// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbache4750ef2011-06-30 19:38:01 +00001229// This is a pseudo inst so that we can get the encoding right,
1230// complete with fixup for the aeabi_read_tp function.
1231let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson651b2302011-07-13 23:22:26 +00001232def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +00001233 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001234
Bill Wendling9c258942010-12-01 02:36:55 +00001235//===----------------------------------------------------------------------===//
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001236// SJLJ Exception handling intrinsics
Owen Andersonb7456232011-05-11 17:00:48 +00001237//
Bill Wendling9c258942010-12-01 02:36:55 +00001238
1239// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1240// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1241// from some other function to get here, and we're using the stack frame for the
1242// containing function to save/restore registers, we can't keep anything live in
1243// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001244// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling9c258942010-12-01 02:36:55 +00001245// registers except for our own input by listing the relevant registers in
1246// Defs. By doing so, we also cause the prologue/epilogue code to actively
1247// preserve all of the callee-saved resgisters, which is exactly what we want.
1248// $val is a scratch register for our use.
Andrew Trick410172b2011-06-07 00:08:49 +00001249let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendlingaa9047d2011-10-17 22:26:23 +00001250 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1251 usesCustomInserter = 1 in
Bill Wendlingddce9f32010-11-30 00:50:22 +00001252def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson651b2302011-07-13 23:22:26 +00001253 AddrModeNone, 0, NoItinerary, "","",
Bill Wendlingddce9f32010-11-30 00:50:22 +00001254 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001255
Evan Cheng68132d82011-12-20 18:26:50 +00001256// FIXME: Non-IOS version(s)
Chris Lattner9492c172010-10-31 19:15:18 +00001257let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001258 Defs = [ R7, LR, SP ] in
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001259def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson651b2302011-07-13 23:22:26 +00001260 AddrModeNone, 0, IndexModeNone,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001261 Pseudo, NoItinerary, "", "",
1262 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Cheng68132d82011-12-20 18:26:50 +00001263 Requires<[IsThumb, IsIOS]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001264
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001265//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00001266// Non-Instruction Patterns
1267//
1268
Jim Grosbach327cf8e2010-12-07 20:41:06 +00001269// Comparisons
1270def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1271 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1272def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1273 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1274
Evan Cheng61671c82009-07-10 02:09:04 +00001275// Add with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001276def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1277 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1278def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng01de9852009-08-20 17:01:04 +00001279 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwine5b969f2009-07-27 19:59:26 +00001280def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1281 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001282
1283// Subtract with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001284def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1285 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1286def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1287 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1288def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1289 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001290
Evan Cheng10043e22007-01-19 07:51:42 +00001291// ConstantPool, GlobalAddress
David Goodwine5b969f2009-07-27 19:59:26 +00001292def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1293def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001294
Evan Cheng0701c5a2007-01-27 02:29:45 +00001295// JumpTable
David Goodwine5b969f2009-07-27 19:59:26 +00001296def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1297 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001298
Evan Cheng10043e22007-01-19 07:51:42 +00001299// Direct calls
Evan Cheng175bd142009-07-29 21:26:42 +00001300def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001301 Requires<[IsThumb]>;
Evan Cheng175bd142009-07-29 21:26:42 +00001302
1303def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001304 Requires<[IsThumb, HasV5T]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001305
1306// Indirect calls to ARM routines
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001307def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001308 Requires<[IsThumb, HasV5T]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001309
1310// zextload i1 -> zextload i8
Bill Wendling092a7bd2010-12-14 03:36:38 +00001311def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1312 (tLDRBr t_addrmode_rrs1:$addr)>;
1313def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1314 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001315
Evan Chengd02d75c2007-01-26 19:13:16 +00001316// extload -> zextload
Bill Wendling092a7bd2010-12-14 03:36:38 +00001317def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1318def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1319def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1320def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1321def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1322def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001323
Evan Cheng6da267d2009-08-28 00:31:43 +00001324// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001325// ldr{b|h} + sxt{b|h} instead.
Bill Wendling1171e9e2010-12-15 00:58:57 +00001326def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1327 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1328 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001329def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1330 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001331 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001332def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1333 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1334 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001335def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1336 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001337 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001338
Bill Wendling092a7bd2010-12-14 03:36:38 +00001339def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1340 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001341def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1342 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1343def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1344 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1345def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1346 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001347
Eli Friedmanba912e02011-09-15 22:18:49 +00001348def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001349 (tLDRBi t_addrmode_is1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001350def : T1Pat<(atomic_load_8 t_addrmode_rrs1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001351 (tLDRBr t_addrmode_rrs1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001352def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001353 (tLDRHi t_addrmode_is2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001354def : T1Pat<(atomic_load_16 t_addrmode_rrs2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001355 (tLDRHr t_addrmode_rrs2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001356def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001357 (tLDRi t_addrmode_is4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001358def : T1Pat<(atomic_load_32 t_addrmode_rrs4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001359 (tLDRr t_addrmode_rrs4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001360def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1361 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
1362def : T1Pat<(atomic_store_8 t_addrmode_rrs1:$ptr, tGPR:$val),
1363 (tSTRBr tGPR:$val, t_addrmode_rrs1:$ptr)>;
1364def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1365 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
1366def : T1Pat<(atomic_store_16 t_addrmode_rrs2:$ptr, tGPR:$val),
1367 (tSTRHr tGPR:$val, t_addrmode_rrs2:$ptr)>;
1368def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1369 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
1370def : T1Pat<(atomic_store_32 t_addrmode_rrs4:$ptr, tGPR:$val),
1371 (tSTRr tGPR:$val, t_addrmode_rrs4:$ptr)>;
1372
Evan Cheng10043e22007-01-19 07:51:42 +00001373// Large immediate handling.
1374
1375// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001376def : T1Pat<(i32 thumb_immshifted:$src),
1377 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1378 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001379
Evan Chengeab9ca72009-06-27 02:26:13 +00001380def : T1Pat<(i32 imm0_255_comp:$src),
1381 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Cheng207b2462009-11-06 23:52:48 +00001382
1383// Pseudo instruction that combines ldr from constpool and add pc. This should
1384// be expanded into two instructions late to allow if-conversion and
1385// scheduling.
1386let isReMaterializable = 1 in
1387def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling9c258942010-12-01 02:36:55 +00001388 NoItinerary,
Evan Cheng207b2462009-11-06 23:52:48 +00001389 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1390 imm:$cp))]>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001391 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001392
1393// Pseudo-instruction for merged POP and return.
1394// FIXME: remove when we have a way to marking a MI with these properties.
1395let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1396 hasExtraDefRegAllocReq = 1 in
1397def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001398 2, IIC_iPop_Br, [],
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +00001399 (tPOP pred:$p, reglist:$regs)>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001400
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001401// Indirect branch using "mov pc, $Rm"
1402let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach39c67b52011-07-08 22:33:49 +00001403 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001404 2, IIC_Br, [(brind GPR:$Rm)],
Arnold Schwaighofer2a70c692013-06-04 22:35:17 +00001405 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001406}
Jim Grosbach25977222011-08-19 23:24:36 +00001407
1408
1409// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1410// encoding is available on ARMv6K, but we don't differentiate that finely.
1411def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach08a47802011-09-20 00:10:37 +00001412
1413
1414// For round-trip assembly/disassembly, we have to handle a CPS instruction
1415// without any iflags. That's not, strictly speaking, valid syntax, but it's
Benjamin Kramerbde91762012-06-02 10:20:22 +00001416// a useful extension and assembles to defined behaviour (the insn does
Jim Grosbach08a47802011-09-20 00:10:37 +00001417// nothing).
1418def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
1419def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
Jim Grosbach561e4e12011-12-13 20:23:22 +00001420
1421// "neg" is and alias for "rsb rd, rn, #0"
1422def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1423 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1424
Jim Grosbachad66de12012-04-11 00:15:16 +00001425
1426// Implied destination operand forms for shifts.
1427def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1428 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1429def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1430 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1431def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1432 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;