blob: ddbf0b2dd532311b7c7424723de37068e937b4f9 [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000036using namespace llvm;
37
Aditya Nandakumar30531552014-11-13 21:29:21 +000038/// NOTE: The TargetMachine owns TLOF.
39TargetLowering::TargetLowering(const TargetMachine &tm)
40 : TargetLoweringBase(tm) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
Petar Jovanovic5b436222015-03-23 12:28:13 +000099 Entry.isSExt = shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
100 Entry.isZExt = !shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
Tim Northoverf1450d82013-01-09 13:18:15 +0000101 Args.push_back(Entry);
102 }
Ahmed Bougachae85a2d32015-03-26 22:46:58 +0000103 if (LC == RTLIB::UNKNOWN_LIBCALL)
104 report_fatal_error("Unsupported library call operation!");
Tim Northoverf1450d82013-01-09 13:18:15 +0000105 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
106
107 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000108 TargetLowering::CallLoweringInfo CLI(DAG);
Petar Jovanovic5b436222015-03-23 12:28:13 +0000109 bool signExtend = shouldSignExtendTypeInLibCall(RetVT, isSigned);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000110 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000111 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000112 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
Petar Jovanovic5b436222015-03-23 12:28:13 +0000113 .setSExtResult(signExtend).setZExtResult(!signExtend);
Michael Gottesman7a801722013-08-13 17:54:56 +0000114 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000115}
116
117
118/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
119/// shared among BR_CC, SELECT_CC, and SETCC handlers.
120void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
121 SDValue &NewLHS, SDValue &NewRHS,
122 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000123 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000124 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
125 && "Unsupported setcc type!");
126
127 // Expand into one or more soft-fp libcall(s).
128 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
129 switch (CCCode) {
130 case ISD::SETEQ:
131 case ISD::SETOEQ:
132 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
133 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
134 break;
135 case ISD::SETNE:
136 case ISD::SETUNE:
137 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
138 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
139 break;
140 case ISD::SETGE:
141 case ISD::SETOGE:
142 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
143 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
144 break;
145 case ISD::SETLT:
146 case ISD::SETOLT:
147 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
148 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
149 break;
150 case ISD::SETLE:
151 case ISD::SETOLE:
152 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
153 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
154 break;
155 case ISD::SETGT:
156 case ISD::SETOGT:
157 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
158 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
159 break;
160 case ISD::SETUO:
161 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
162 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
163 break;
164 case ISD::SETO:
165 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
166 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
167 break;
168 default:
169 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
170 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
171 switch (CCCode) {
172 case ISD::SETONE:
173 // SETONE = SETOLT | SETOGT
174 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
175 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
176 // Fallthrough
177 case ISD::SETUGT:
178 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
179 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
180 break;
181 case ISD::SETUGE:
182 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
183 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
184 break;
185 case ISD::SETULT:
186 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
187 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
188 break;
189 case ISD::SETULE:
190 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
191 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
192 break;
193 case ISD::SETUEQ:
194 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
195 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
196 break;
197 default: llvm_unreachable("Do not know how to soften this setcc!");
198 }
199 }
200
201 // Use the target specific return value for comparions lib calls.
202 EVT RetVT = getCmpLibcallReturnType();
203 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000204 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
205 dl).first;
Tim Northoverf1450d82013-01-09 13:18:15 +0000206 NewRHS = DAG.getConstant(0, RetVT);
207 CCCode = getCmpLibcallCC(LC1);
208 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault758659232013-05-18 00:21:46 +0000209 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
210 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northoverf1450d82013-01-09 13:18:15 +0000211 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000212 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
213 dl).first;
Matt Arsenault758659232013-05-18 00:21:46 +0000214 NewLHS = DAG.getNode(ISD::SETCC, dl,
215 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northoverf1450d82013-01-09 13:18:15 +0000216 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
217 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
218 NewRHS = SDValue();
219 }
220}
221
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000222/// getJumpTableEncoding - Return the entry encoding for a jump table in the
223/// current function. The returned value is a member of the
224/// MachineJumpTableInfo::JTEntryKind enum.
225unsigned TargetLowering::getJumpTableEncoding() const {
226 // In non-pic modes, just use the address of a block.
227 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
228 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000229
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000230 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000231 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000232 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000233
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000234 // Otherwise, use a label difference.
235 return MachineJumpTableInfo::EK_LabelDifference32;
236}
237
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000238SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
239 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000240 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000241 unsigned JTEncoding = getJumpTableEncoding();
242
243 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
244 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow89021e42012-10-09 16:06:12 +0000245 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000246
Evan Cheng797d56f2007-11-09 01:32:10 +0000247 return Table;
248}
249
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000250/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
251/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
252/// MCExpr.
253const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000254TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
255 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000256 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner8a785d72010-01-26 06:28:43 +0000257 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000258}
259
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000260bool
261TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
262 // Assume that everything is safe in static mode.
263 if (getTargetMachine().getRelocationModel() == Reloc::Static)
264 return true;
265
266 // In dynamic-no-pic mode, assume that known defined values are safe.
267 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
268 GA &&
269 !GA->getGlobal()->isDeclaration() &&
Duncan Sands12da8ce2009-03-07 15:45:40 +0000270 !GA->getGlobal()->isWeakForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000271 return true;
272
273 // Otherwise assume nothing is safe.
274 return false;
275}
276
Chris Lattneree1dadb2006-02-04 02:13:02 +0000277//===----------------------------------------------------------------------===//
278// Optimization Methods
279//===----------------------------------------------------------------------===//
280
Wesley Peck527da1b2010-11-23 03:31:01 +0000281/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000282/// specified instruction is a constant integer. If so, check to see if there
283/// are any bits set in the constant that are not demanded. If so, shrink the
284/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000285bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000286 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000287 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000288
Chris Lattner118ddba2006-02-26 23:36:02 +0000289 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000290 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000291 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000292 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000293 case ISD::AND:
294 case ISD::OR: {
295 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
296 if (!C) return false;
297
298 if (Op.getOpcode() == ISD::XOR &&
299 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
300 return false;
301
302 // if we can expand it to have all bits set, do it
303 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000304 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000305 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
306 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000307 C->getAPIntValue(),
Bill Wendling6d271472009-03-04 00:18:06 +0000308 VT));
309 return CombineTo(Op, New);
310 }
311
Nate Begemandc7bba92006-02-03 22:24:05 +0000312 break;
313 }
Bill Wendling6d271472009-03-04 00:18:06 +0000314 }
315
Nate Begemandc7bba92006-02-03 22:24:05 +0000316 return false;
317}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000318
Dan Gohmanad3e5492009-04-08 00:15:30 +0000319/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
320/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
321/// cast, but it could be generalized for targets with other types of
322/// implicit widening casts.
323bool
324TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
325 unsigned BitWidth,
326 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000327 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000328 assert(Op.getNumOperands() == 2 &&
329 "ShrinkDemandedOp only supports binary operators!");
330 assert(Op.getNode()->getNumValues() == 1 &&
331 "ShrinkDemandedOp only supports nodes with one result!");
332
Hao Liu40914502014-05-29 09:19:07 +0000333 // Early return, as this function cannot handle vector types.
334 if (Op.getValueType().isVector())
335 return false;
336
Dan Gohmanad3e5492009-04-08 00:15:30 +0000337 // Don't do this if the node has another user, which may require the
338 // full value.
339 if (!Op.getNode()->hasOneUse())
340 return false;
341
342 // Search for the smallest integer type with free casts to and from
343 // Op's type. For expedience, just check power-of-2 integer types.
344 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000345 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
346 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000347 if (!isPowerOf2_32(SmallVTBits))
348 SmallVTBits = NextPowerOf2(SmallVTBits);
349 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000350 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000351 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
352 TLI.isZExtFree(SmallVT, Op.getValueType())) {
353 // We found a type with free casts.
354 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
355 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
356 Op.getNode()->getOperand(0)),
357 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
358 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000359 bool NeedZext = DemandedSize > SmallVTBits;
360 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
361 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000362 return CombineTo(Op, Z);
363 }
364 }
365 return false;
366}
367
Nate Begeman8a77efe2006-02-16 21:11:51 +0000368/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000369/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000370/// use this information to simplify Op, create a new simplified DAG node and
371/// return true, returning the original and new nodes in Old and New. Otherwise,
372/// analyze the expression and return a mask of KnownOne and KnownZero bits for
373/// the expression (used to simplify the caller). The KnownZero/One bits may
374/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000375bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000376 const APInt &DemandedMask,
377 APInt &KnownZero,
378 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000379 TargetLoweringOpt &TLO,
380 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000381 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000382 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000383 "Mask size mismatches value type size!");
384 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000385 SDLoc dl(Op);
Chris Lattner0184f882007-05-17 18:19:23 +0000386
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000387 // Don't know anything.
388 KnownZero = KnownOne = APInt(BitWidth, 0);
389
Nate Begeman8a77efe2006-02-16 21:11:51 +0000390 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000391 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000392 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000394 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000395 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000396 return false;
397 }
398 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000399 // just set the NewMask to all bits.
400 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000401 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000402 // Not demanding any bits from Op.
403 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000404 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000405 return false;
406 } else if (Depth == 6) { // Limit search depth.
407 return false;
408 }
409
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000410 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000411 switch (Op.getOpcode()) {
412 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000413 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000414 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
415 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000416 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000417 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000418 // If the RHS is a constant, check to see if the LHS would be zero without
419 // using the bits from the RHS. Below, we use knowledge about the RHS to
420 // simplify the LHS, here we're using information from the LHS to simplify
421 // the RHS.
422 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000423 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000424 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000425 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000426 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000427 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000428 return TLO.CombineTo(Op, Op.getOperand(0));
429 // If any of the set bits in the RHS are known zero on the LHS, shrink
430 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000431 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000432 return true;
433 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000434
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000435 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000436 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000437 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000438 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000439 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000440 KnownZero2, KnownOne2, TLO, Depth+1))
441 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000442 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
443
Nate Begeman8a77efe2006-02-16 21:11:51 +0000444 // If all of the demanded bits are known one on one side, return the other.
445 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000446 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000447 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000448 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000449 return TLO.CombineTo(Op, Op.getOperand(1));
450 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000451 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000452 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
453 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000454 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000455 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000456 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000457 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000458 return true;
459
Nate Begeman8a77efe2006-02-16 21:11:51 +0000460 // Output known-1 bits are only known if set in both the LHS & RHS.
461 KnownOne &= KnownOne2;
462 // Output known-0 are known to be clear if zero in either the LHS | RHS.
463 KnownZero |= KnownZero2;
464 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000465 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000466 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000467 KnownOne, TLO, Depth+1))
468 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000469 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000470 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000471 KnownZero2, KnownOne2, TLO, Depth+1))
472 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000473 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
474
Nate Begeman8a77efe2006-02-16 21:11:51 +0000475 // If all of the demanded bits are known zero on one side, return the other.
476 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000477 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000478 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000479 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000480 return TLO.CombineTo(Op, Op.getOperand(1));
481 // If all of the potentially set bits on one side are known to be set on
482 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000483 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000484 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000485 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000486 return TLO.CombineTo(Op, Op.getOperand(1));
487 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000488 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000489 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000490 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000491 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000492 return true;
493
Nate Begeman8a77efe2006-02-16 21:11:51 +0000494 // Output known-0 bits are only known if clear in both the LHS & RHS.
495 KnownZero &= KnownZero2;
496 // Output known-1 are known to be set if set in either the LHS | RHS.
497 KnownOne |= KnownOne2;
498 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000499 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000500 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000501 KnownOne, TLO, Depth+1))
502 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000503 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000504 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000505 KnownOne2, TLO, Depth+1))
506 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000507 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
508
Nate Begeman8a77efe2006-02-16 21:11:51 +0000509 // If all of the demanded bits are known zero on one side, return the other.
510 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000511 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000512 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000513 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000514 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000515 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000516 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000517 return true;
518
Chris Lattner5d5916b2006-11-27 21:50:02 +0000519 // If all of the unknown bits are known to be zero on one side or the other
520 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000521 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000522 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000523 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000524 Op.getOperand(0),
525 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000526
Nate Begeman8a77efe2006-02-16 21:11:51 +0000527 // Output known-0 bits are known if clear or set in both the LHS & RHS.
528 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
529 // Output known-1 are known to be set if set in only one of the LHS, RHS.
530 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000531
Nate Begeman8a77efe2006-02-16 21:11:51 +0000532 // If all of the demanded bits on one side are known, and all of the set
533 // bits on that side are also known to be set on the other side, turn this
534 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000535 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000536 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000537 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000538 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000539 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000540 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000541 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000542 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000543 }
544 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000545
Nate Begeman8a77efe2006-02-16 21:11:51 +0000546 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000547 // for XOR, we prefer to force bits to 1 if they will make a -1.
548 // if we can't force bits, try to shrink constant
549 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
550 APInt Expanded = C->getAPIntValue() | (~NewMask);
551 // if we can expand it to have all bits set, do it
552 if (Expanded.isAllOnesValue()) {
553 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000554 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000555 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin613d7af2008-04-06 21:23:02 +0000556 TLO.DAG.getConstant(Expanded, VT));
557 return TLO.CombineTo(Op, New);
558 }
559 // if it already has all the bits set, nothing to change
560 // but don't shrink either!
561 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
562 return true;
563 }
564 }
565
Nate Begeman8a77efe2006-02-16 21:11:51 +0000566 KnownZero = KnownZeroOut;
567 KnownOne = KnownOneOut;
568 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000569 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000570 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000571 KnownOne, TLO, Depth+1))
572 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000573 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000574 KnownOne2, TLO, Depth+1))
575 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000576 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
577 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
578
Nate Begeman8a77efe2006-02-16 21:11:51 +0000579 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000580 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000581 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000582
Nate Begeman8a77efe2006-02-16 21:11:51 +0000583 // Only known if known in both the LHS and RHS.
584 KnownOne &= KnownOne2;
585 KnownZero &= KnownZero2;
586 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000587 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000588 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000589 KnownOne, TLO, Depth+1))
590 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000591 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000592 KnownOne2, TLO, Depth+1))
593 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000594 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
595 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
596
Chris Lattner118ddba2006-02-26 23:36:02 +0000597 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000598 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000599 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000600
Chris Lattner118ddba2006-02-26 23:36:02 +0000601 // Only known if known in both the LHS and RHS.
602 KnownOne &= KnownOne2;
603 KnownZero &= KnownZero2;
604 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000605 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000606 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000607 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000608 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000609
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000610 // If the shift count is an invalid immediate, don't do anything.
611 if (ShAmt >= BitWidth)
612 break;
613
Chris Lattner9a861a82007-04-17 21:14:16 +0000614 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
615 // single shift. We can do this if the bottom bits (which are shifted
616 // out) are never demanded.
617 if (InOp.getOpcode() == ISD::SRL &&
618 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000619 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000620 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000621 unsigned Opc = ISD::SHL;
622 int Diff = ShAmt-C1;
623 if (Diff < 0) {
624 Diff = -Diff;
625 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000626 }
627
628 SDValue NewSA =
Chris Lattner397c4d92007-05-30 16:30:06 +0000629 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000630 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000631 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000632 InOp.getOperand(0), NewSA));
633 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000634 }
635
Dan Gohman08186842010-07-23 18:03:30 +0000636 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000637 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000638 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000639
640 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
641 // are not demanded. This will likely allow the anyext to be folded away.
642 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
643 SDValue InnerOp = InOp.getNode()->getOperand(0);
644 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000645 unsigned InnerBits = InnerVT.getSizeInBits();
646 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000647 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Andersonb2c80da2011-02-25 21:41:48 +0000648 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohman55e24462010-07-23 21:08:12 +0000649 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
650 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000651 SDValue NarrowShl =
652 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohman55e24462010-07-23 21:08:12 +0000653 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000654 return
655 TLO.CombineTo(Op,
656 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
657 NarrowShl));
658 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000659 // Repeat the SHL optimization above in cases where an extension
660 // intervenes: (shl (anyext (shr x, c1)), c2) to
661 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
662 // aren't demanded (as above) and that the shifted upper c1 bits of
663 // x aren't demanded.
664 if (InOp.hasOneUse() &&
665 InnerOp.getOpcode() == ISD::SRL &&
666 InnerOp.hasOneUse() &&
667 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
668 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
669 ->getZExtValue();
670 if (InnerShAmt < ShAmt &&
671 InnerShAmt < InnerBits &&
672 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
673 NewMask.trunc(ShAmt) == 0) {
674 SDValue NewSA =
675 TLO.DAG.getConstant(ShAmt - InnerShAmt,
676 Op.getOperand(1).getValueType());
677 EVT VT = Op.getValueType();
678 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
679 InnerOp.getOperand(0));
680 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
681 NewExt, NewSA));
682 }
683 }
Dan Gohman08186842010-07-23 18:03:30 +0000684 }
685
Dan Gohmaneffb8942008-09-12 16:56:44 +0000686 KnownZero <<= SA->getZExtValue();
687 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000688 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000689 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000690 }
691 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000692 case ISD::SRL:
693 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000694 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000695 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000696 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000697 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000698
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000699 // If the shift count is an invalid immediate, don't do anything.
700 if (ShAmt >= BitWidth)
701 break;
702
Chris Lattner9a861a82007-04-17 21:14:16 +0000703 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
704 // single shift. We can do this if the top bits (which are shifted out)
705 // are never demanded.
706 if (InOp.getOpcode() == ISD::SHL &&
707 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000708 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000709 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000710 unsigned Opc = ISD::SRL;
711 int Diff = ShAmt-C1;
712 if (Diff < 0) {
713 Diff = -Diff;
714 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000715 }
716
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000717 SDValue NewSA =
Chris Lattner4aff52b2007-04-17 22:53:02 +0000718 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000719 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000720 InOp.getOperand(0), NewSA));
721 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000722 }
723
Nate Begeman8a77efe2006-02-16 21:11:51 +0000724 // Compute the new bits that are at the top now.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000725 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000726 KnownZero, KnownOne, TLO, Depth+1))
727 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000728 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000729 KnownZero = KnownZero.lshr(ShAmt);
730 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000731
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000732 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000733 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000734 }
735 break;
736 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000737 // If this is an arithmetic shift right and only the low-bit is set, we can
738 // always convert this into a logical shr, even if the shift amount is
739 // variable. The low bit of the shift cannot be an input sign bit unless
740 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000741 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000742 return TLO.CombineTo(Op,
743 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
744 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000745
Nate Begeman8a77efe2006-02-16 21:11:51 +0000746 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000747 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000748 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000749
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000750 // If the shift count is an invalid immediate, don't do anything.
751 if (ShAmt >= BitWidth)
752 break;
753
754 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000755
756 // If any of the demanded bits are produced by the sign extension, we also
757 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000758 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
759 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000760 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000761
Chris Lattner10c65372006-05-08 17:22:53 +0000762 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000763 KnownZero, KnownOne, TLO, Depth+1))
764 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000765 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000766 KnownZero = KnownZero.lshr(ShAmt);
767 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000768
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000769 // Handle the sign bit, adjusted to where it is now in the mask.
770 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000771
Nate Begeman8a77efe2006-02-16 21:11:51 +0000772 // If the input sign bit is known to be zero, or if none of the top bits
773 // are demanded, turn this into an unsigned shift right.
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000774 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peck527da1b2010-11-23 03:31:01 +0000775 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000776 Op.getOperand(0),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000777 Op.getOperand(1)));
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000778
779 int Log2 = NewMask.exactLogBase2();
780 if (Log2 >= 0) {
781 // The bit must come from the sign.
782 SDValue NewSA =
783 TLO.DAG.getConstant(BitWidth - 1 - Log2,
784 Op.getOperand(1).getValueType());
785 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
786 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000787 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000788
789 if (KnownOne.intersects(SignBit))
790 // New bits are known one.
791 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000792 }
793 break;
794 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000795 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
796
797 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
798 // If we only care about the highest bit, don't bother shifting right.
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000799 if (MsbMask == NewMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000800 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
801 SDValue InOp = Op.getOperand(0);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000802 unsigned VTBits = Op->getValueType(0).getScalarType().getSizeInBits();
803 bool AlreadySignExtended =
804 TLO.DAG.ComputeNumSignBits(InOp) >= VTBits-ShAmt+1;
805 // However if the input is already sign extended we expect the sign
806 // extension to be dropped altogether later and do not simplify.
807 if (!AlreadySignExtended) {
808 // Compute the correct shift amount type, which must be getShiftAmountTy
809 // for scalar types after legalization.
810 EVT ShiftAmtTy = Op.getValueType();
811 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
812 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
Eli Friedman18a4c312012-01-31 01:08:03 +0000813
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000814 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
815 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
816 Op.getValueType(), InOp,
817 ShiftAmt));
818 }
Nadav Rotem57935242012-01-15 19:27:55 +0000819 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000820
Wesley Peck527da1b2010-11-23 03:31:01 +0000821 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000822 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000823 APInt NewBits =
824 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000825 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000826
Chris Lattner118ddba2006-02-26 23:36:02 +0000827 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000828 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000829 return TLO.CombineTo(Op, Op.getOperand(0));
830
Jay Foad583abbc2010-12-07 08:25:19 +0000831 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000832 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000833 APInt InputDemandedBits =
834 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000835 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000836 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000837
Chris Lattner118ddba2006-02-26 23:36:02 +0000838 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000839 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000840 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000841
842 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
843 KnownZero, KnownOne, TLO, Depth+1))
844 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000845 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000846
847 // If the sign bit of the input is known set or clear, then we know the
848 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000849
Chris Lattner118ddba2006-02-26 23:36:02 +0000850 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000851 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000852 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000853 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000854
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000855 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000856 KnownOne |= NewBits;
857 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000858 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000859 KnownZero &= ~NewBits;
860 KnownOne &= ~NewBits;
861 }
862 break;
863 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000864 case ISD::BUILD_PAIR: {
865 EVT HalfVT = Op.getOperand(0).getValueType();
866 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
867
868 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
869 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
870
871 APInt KnownZeroLo, KnownOneLo;
872 APInt KnownZeroHi, KnownOneHi;
873
874 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
875 KnownOneLo, TLO, Depth + 1))
876 return true;
877
878 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
879 KnownOneHi, TLO, Depth + 1))
880 return true;
881
882 KnownZero = KnownZeroLo.zext(BitWidth) |
883 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
884
885 KnownOne = KnownOneLo.zext(BitWidth) |
886 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
887 break;
888 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000889 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000890 unsigned OperandBitWidth =
891 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000892 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000893
Chris Lattner118ddba2006-02-26 23:36:02 +0000894 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000895 APInt NewBits =
896 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
897 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000898 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000899 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000900 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000901
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000902 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000903 KnownZero, KnownOne, TLO, Depth+1))
904 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000905 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000906 KnownZero = KnownZero.zext(BitWidth);
907 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000908 KnownZero |= NewBits;
909 break;
910 }
911 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000912 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000913 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000914 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000915 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000916 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000917
Chris Lattner118ddba2006-02-26 23:36:02 +0000918 // If none of the top bits are demanded, convert this into an any_extend.
919 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000920 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
921 Op.getValueType(),
922 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000923
Chris Lattner118ddba2006-02-26 23:36:02 +0000924 // Since some of the sign extended bits are demanded, we know that the sign
925 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000926 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000927 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000928 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000929
930 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000931 KnownOne, TLO, Depth+1))
932 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000933 KnownZero = KnownZero.zext(BitWidth);
934 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000935
Chris Lattner118ddba2006-02-26 23:36:02 +0000936 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000937 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000938 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000939 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000940 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000941
Chris Lattner118ddba2006-02-26 23:36:02 +0000942 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000943 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000944 KnownOne |= NewBits;
945 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000946 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000947 assert((KnownOne & NewBits) == 0);
948 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000949 }
950 break;
951 }
952 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000953 unsigned OperandBitWidth =
954 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000955 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000956 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000957 KnownZero, KnownOne, TLO, Depth+1))
958 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000959 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000960 KnownZero = KnownZero.zext(BitWidth);
961 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000962 break;
963 }
Chris Lattner0f649322006-05-05 22:32:12 +0000964 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000965 // Simplify the input, using demanded bit information, and compute the known
966 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000967 unsigned OperandBitWidth =
968 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000969 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000970 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000971 KnownZero, KnownOne, TLO, Depth+1))
972 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000973 KnownZero = KnownZero.trunc(BitWidth);
974 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000975
Chris Lattner86a14672006-05-06 00:11:52 +0000976 // If the input is only used by this truncate, see if we can shrink it based
977 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000978 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000979 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +0000980 switch (In.getOpcode()) {
981 default: break;
982 case ISD::SRL:
983 // Shrink SRL by a constant if none of the high bits shifted in are
984 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000985 if (TLO.LegalTypes() &&
986 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
987 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
988 // undesirable.
989 break;
990 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
991 if (!ShAmt)
992 break;
Owen Anderson9c128342011-04-13 23:22:23 +0000993 SDValue Shift = In.getOperand(1);
994 if (TLO.LegalTypes()) {
995 uint64_t ShVal = ShAmt->getZExtValue();
996 Shift =
997 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
998 }
999
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001000 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1001 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +00001002 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001003
1004 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1005 // None of the shifted in bits are needed. Add a truncate of the
1006 // shift input, then shift it.
1007 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +00001008 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001009 In.getOperand(0));
1010 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1011 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001012 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001013 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001014 }
1015 break;
1016 }
1017 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001018
1019 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001020 break;
1021 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001022 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001023 // AssertZext demands all of the high bits, plus any of the low bits
1024 // demanded by its users.
1025 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1026 APInt InMask = APInt::getLowBitsSet(BitWidth,
1027 VT.getSizeInBits());
1028 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001029 KnownZero, KnownOne, TLO, Depth+1))
1030 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001031 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001032
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001033 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001034 break;
1035 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001036 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001037 // If this is an FP->Int bitcast and if the sign bit is the only
1038 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001039 if (!TLO.LegalOperations() &&
1040 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001041 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001042 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1043 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001044 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1045 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1046 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1047 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001048 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1049 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001050 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001051 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1052 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001053 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001054 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsfd5ecd02011-06-01 14:04:17 +00001055 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001056 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1057 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001058 Sign, ShAmt));
1059 }
1060 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001061 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001062 case ISD::ADD:
1063 case ISD::MUL:
1064 case ISD::SUB: {
1065 // Add, Sub, and Mul don't demand any bits in positions beyond that
1066 // of the highest bit demanded of them.
1067 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1068 BitWidth - NewMask.countLeadingZeros());
1069 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1070 KnownOne2, TLO, Depth+1))
1071 return true;
1072 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1073 KnownOne2, TLO, Depth+1))
1074 return true;
1075 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001076 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001077 return true;
1078 }
1079 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001080 default:
Jay Foada0653a32014-05-14 21:14:37 +00001081 // Just use computeKnownBits to compute output bits.
1082 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001083 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001084 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001085
Chris Lattner118ddba2006-02-26 23:36:02 +00001086 // If we know the value of all of the demanded bits, return this as a
1087 // constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001088 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattner118ddba2006-02-26 23:36:02 +00001089 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peck527da1b2010-11-23 03:31:01 +00001090
Nate Begeman8a77efe2006-02-16 21:11:51 +00001091 return false;
1092}
1093
Jay Foada0653a32014-05-14 21:14:37 +00001094/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peck527da1b2010-11-23 03:31:01 +00001095/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001096/// KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001097void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1098 APInt &KnownZero,
1099 APInt &KnownOne,
1100 const SelectionDAG &DAG,
1101 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001102 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1103 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1104 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1105 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001106 "Should use MaskedValueIsZero if you don't know whether Op"
1107 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001108 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001109}
Chris Lattner32fef532006-01-26 20:37:03 +00001110
Chris Lattner7206d742006-05-06 09:27:13 +00001111/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1112/// targets that want to expose additional information about sign bits to the
1113/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001114unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001115 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001116 unsigned Depth) const {
1117 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1118 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1119 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1120 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1121 "Should use ComputeNumSignBits if you don't know whether Op"
1122 " is a target node!");
1123 return 1;
1124}
1125
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001126/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Jay Foada0653a32014-05-14 21:14:37 +00001127/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001128/// determine which bit is set.
1129///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001130static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001131 // A left-shift of a constant one will have exactly one bit set, because
1132 // shifting the bit off the end is undefined.
1133 if (Val.getOpcode() == ISD::SHL)
1134 if (ConstantSDNode *C =
1135 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1136 if (C->getAPIntValue() == 1)
1137 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001138
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001139 // Similarly, a right-shift of a constant sign-bit will have exactly
1140 // one bit set.
1141 if (Val.getOpcode() == ISD::SRL)
1142 if (ConstantSDNode *C =
1143 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1144 if (C->getAPIntValue().isSignBit())
1145 return true;
1146
1147 // More could be done here, though the above checks are enough
1148 // to handle some common cases.
1149
Jay Foada0653a32014-05-14 21:14:37 +00001150 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001151 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001152 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001153 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001154 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001155 return (KnownZero.countPopulation() == BitWidth - 1) &&
1156 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001157}
Chris Lattner7206d742006-05-06 09:27:13 +00001158
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001159bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1160 if (!N)
1161 return false;
1162
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001163 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001164 if (!CN) {
1165 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1166 if (!BV)
1167 return false;
1168
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001169 BitVector UndefElements;
1170 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001171 // Only interested in constant splats, and we don't try to handle undef
1172 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001173 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001174 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001175 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001176
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001177 switch (getBooleanContents(N->getValueType(0))) {
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001178 case UndefinedBooleanContent:
1179 return CN->getAPIntValue()[0];
1180 case ZeroOrOneBooleanContent:
1181 return CN->isOne();
1182 case ZeroOrNegativeOneBooleanContent:
1183 return CN->isAllOnesValue();
1184 }
1185
1186 llvm_unreachable("Invalid boolean contents");
1187}
1188
1189bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1190 if (!N)
1191 return false;
1192
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001193 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001194 if (!CN) {
1195 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1196 if (!BV)
1197 return false;
1198
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001199 BitVector UndefElements;
1200 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001201 // Only interested in constant splats, and we don't try to handle undef
1202 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001203 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001204 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001205 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001206
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001207 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001208 return !CN->getAPIntValue()[0];
1209
1210 return CN->isNullValue();
1211}
1212
Wesley Peck527da1b2010-11-23 03:31:01 +00001213/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001214/// and cc. If it is unable to simplify it, return a null SDValue.
1215SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001216TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001217 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001218 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001219 SelectionDAG &DAG = DCI.DAG;
1220
1221 // These setcc operations always fold.
1222 switch (Cond) {
1223 default: break;
1224 case ISD::SETFALSE:
1225 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1226 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001227 case ISD::SETTRUE2: {
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001228 TargetLowering::BooleanContent Cnt =
1229 getBooleanContents(N0->getValueType(0));
Tim Northover950fcc02013-09-06 12:38:12 +00001230 return DAG.getConstant(
1231 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1232 }
Evan Cheng92658d52007-02-08 22:13:59 +00001233 }
1234
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001235 // Ensure that the constant occurs on the RHS, and fold constant
1236 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001237 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1238 if (isa<ConstantSDNode>(N0.getNode()) &&
1239 (DCI.isBeforeLegalizeOps() ||
1240 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1241 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001242
Gabor Greiff304a7a2008-08-28 21:40:38 +00001243 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001244 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001245
Eli Friedman65919b52009-07-26 23:47:17 +00001246 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1247 // equality comparison, then we're just comparing whether X itself is
1248 // zero.
1249 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1250 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1251 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001252 const APInt &ShAmt
1253 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001254 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1255 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1256 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1257 // (srl (ctlz x), 5) == 0 -> X != 0
1258 // (srl (ctlz x), 5) != 1 -> X != 0
1259 Cond = ISD::SETNE;
1260 } else {
1261 // (srl (ctlz x), 5) != 0 -> X == 0
1262 // (srl (ctlz x), 5) == 1 -> X == 0
1263 Cond = ISD::SETEQ;
1264 }
1265 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1266 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1267 Zero, Cond);
1268 }
1269 }
1270
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001271 SDValue CTPOP = N0;
1272 // Look through truncs that don't change the value of a ctpop.
1273 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1274 CTPOP = N0.getOperand(0);
1275
1276 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001277 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001278 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1279 EVT CTVT = CTPOP.getValueType();
1280 SDValue CTOp = CTPOP.getOperand(0);
1281
1282 // (ctpop x) u< 2 -> (x & x-1) == 0
1283 // (ctpop x) u> 1 -> (x & x-1) != 0
1284 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1285 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1286 DAG.getConstant(1, CTVT));
1287 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1288 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1289 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1290 }
1291
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001292 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001293 }
1294
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001295 // (zext x) == C --> x == (trunc C)
Matt Arsenault22b4c252014-12-21 16:48:42 +00001296 // (sext x) == C --> x == (trunc C)
1297 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1298 DCI.isBeforeLegalize() && N0->hasOneUse()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001299 unsigned MinBits = N0.getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001300 SDValue PreExt;
1301 bool Signed = false;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001302 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1303 // ZExt
1304 MinBits = N0->getOperand(0).getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001305 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001306 } else if (N0->getOpcode() == ISD::AND) {
1307 // DAGCombine turns costly ZExts into ANDs
1308 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1309 if ((C->getAPIntValue()+1).isPowerOf2()) {
1310 MinBits = C->getAPIntValue().countTrailingOnes();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001311 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001312 }
Matt Arsenault22b4c252014-12-21 16:48:42 +00001313 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
1314 // SExt
1315 MinBits = N0->getOperand(0).getValueSizeInBits();
1316 PreExt = N0->getOperand(0);
1317 Signed = true;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001318 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00001319 // ZEXTLOAD / SEXTLOAD
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001320 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1321 MinBits = LN0->getMemoryVT().getSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001322 PreExt = N0;
1323 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
1324 Signed = true;
1325 MinBits = LN0->getMemoryVT().getSizeInBits();
1326 PreExt = N0;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001327 }
1328 }
1329
Matt Arsenault22b4c252014-12-21 16:48:42 +00001330 // Figure out how many bits we need to preserve this constant.
1331 unsigned ReqdBits = Signed ?
1332 C1.getBitWidth() - C1.getNumSignBits() + 1 :
1333 C1.getActiveBits();
1334
Benjamin Kramerbde91762012-06-02 10:20:22 +00001335 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001336 if (MinBits > 0 &&
Matt Arsenault22b4c252014-12-21 16:48:42 +00001337 MinBits < C1.getBitWidth() &&
1338 MinBits >= ReqdBits) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001339 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1340 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1341 // Will get folded away.
Matt Arsenault22b4c252014-12-21 16:48:42 +00001342 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001343 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1344 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1345 }
1346 }
1347 }
1348
Eli Friedman65919b52009-07-26 23:47:17 +00001349 // If the LHS is '(and load, const)', the RHS is 0,
1350 // the test is for equality or unsigned, and all 1 bits of the const are
1351 // in the same partial word, see if we can shorten the load.
1352 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001353 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001354 N0.getOpcode() == ISD::AND && C1 == 0 &&
1355 N0.getNode()->hasOneUse() &&
1356 isa<LoadSDNode>(N0.getOperand(0)) &&
1357 N0.getOperand(0).getNode()->hasOneUse() &&
1358 isa<ConstantSDNode>(N0.getOperand(1))) {
1359 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001360 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001361 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001362 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001363 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001364 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001365 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001366 // 8 bits, but have to be careful...
1367 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1368 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001369 const APInt &Mask =
1370 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001371 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001372 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001373 for (unsigned offset=0; offset<origWidth/width; offset++) {
1374 if ((newMask & Mask) == Mask) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00001375 if (!getDataLayout()->isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001376 bestOffset = (origWidth/width - offset - 1) * (width/8);
1377 else
1378 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001379 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001380 bestWidth = width;
1381 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001382 }
Eli Friedman65919b52009-07-26 23:47:17 +00001383 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001384 }
1385 }
1386 }
Eli Friedman65919b52009-07-26 23:47:17 +00001387 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001388 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001389 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001390 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001391 SDValue Ptr = Lod->getBasePtr();
1392 if (bestOffset != 0)
1393 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1394 DAG.getConstant(bestOffset, PtrType));
1395 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1396 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001397 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001398 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001399 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001400 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001401 DAG.getConstant(bestMask.trunc(bestWidth),
1402 newVT)),
Eli Friedman65919b52009-07-26 23:47:17 +00001403 DAG.getConstant(0LL, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001404 }
Eli Friedman65919b52009-07-26 23:47:17 +00001405 }
1406 }
Evan Cheng92658d52007-02-08 22:13:59 +00001407
Eli Friedman65919b52009-07-26 23:47:17 +00001408 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1409 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1410 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1411
1412 // If the comparison constant has bits in the upper part, the
1413 // zero-extended value could never match.
1414 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1415 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001416 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001417 case ISD::SETUGT:
1418 case ISD::SETUGE:
Eli Friedman65919b52009-07-26 23:47:17 +00001419 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001420 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001421 case ISD::SETULE:
1422 case ISD::SETNE: return DAG.getConstant(1, VT);
1423 case ISD::SETGT:
1424 case ISD::SETGE:
1425 // True if the sign bit of C1 is set.
1426 return DAG.getConstant(C1.isNegative(), VT);
1427 case ISD::SETLT:
1428 case ISD::SETLE:
1429 // True if the sign bit of C1 isn't set.
1430 return DAG.getConstant(C1.isNonNegative(), VT);
1431 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001432 break;
1433 }
Eli Friedman65919b52009-07-26 23:47:17 +00001434 }
Evan Cheng92658d52007-02-08 22:13:59 +00001435
Eli Friedman65919b52009-07-26 23:47:17 +00001436 // Otherwise, we can perform the comparison with the low bits.
1437 switch (Cond) {
1438 case ISD::SETEQ:
1439 case ISD::SETNE:
1440 case ISD::SETUGT:
1441 case ISD::SETUGE:
1442 case ISD::SETULT:
1443 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001444 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001445 if (DCI.isBeforeLegalizeOps() ||
1446 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001447 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
1448 EVT NewSetCCVT = getSetCCResultType(*DAG.getContext(), newVT);
1449 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), newVT);
1450
1451 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1452 NewConst, Cond);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001453 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001454 }
Eli Friedman65919b52009-07-26 23:47:17 +00001455 break;
1456 }
1457 default:
1458 break; // todo, be more careful with signed comparisons
1459 }
1460 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001461 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001462 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001463 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001464 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001465 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1466
Eli Friedmanffe64c02010-07-30 06:44:31 +00001467 // If the constant doesn't fit into the number of bits for the source of
1468 // the sign extension, it is impossible for both sides to be equal.
1469 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedman65919b52009-07-26 23:47:17 +00001470 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001471
Eli Friedman65919b52009-07-26 23:47:17 +00001472 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001473 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001474 if (Op0Ty == ExtSrcTy) {
1475 ZextOp = N0.getOperand(0);
1476 } else {
1477 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1478 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1479 DAG.getConstant(Imm, Op0Ty));
1480 }
1481 if (!DCI.isCalledByLegalizer())
1482 DCI.AddToWorklist(ZextOp.getNode());
1483 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001484 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001485 DAG.getConstant(C1 & APInt::getLowBitsSet(
1486 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001487 ExtSrcTyBits),
Eli Friedman65919b52009-07-26 23:47:17 +00001488 ExtDstTy),
1489 Cond);
1490 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1491 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001492 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001493 if (N0.getOpcode() == ISD::SETCC &&
1494 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001495 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001496 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001497 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001498 // Invert the condition.
1499 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001500 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001501 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001502 if (DCI.isBeforeLegalizeOps() ||
1503 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1504 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001505 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001506
Eli Friedman65919b52009-07-26 23:47:17 +00001507 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001508 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001509 N0.getOperand(0).getOpcode() == ISD::XOR &&
1510 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1511 isa<ConstantSDNode>(N0.getOperand(1)) &&
1512 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1513 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1514 // can only do this if the top bits are known zero.
1515 unsigned BitWidth = N0.getValueSizeInBits();
1516 if (DAG.MaskedValueIsZero(N0,
1517 APInt::getHighBitsSet(BitWidth,
1518 BitWidth-1))) {
1519 // Okay, get the un-inverted input value.
1520 SDValue Val;
1521 if (N0.getOpcode() == ISD::XOR)
1522 Val = N0.getOperand(0);
1523 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001524 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001525 N0.getOperand(0).getOpcode() == ISD::XOR);
1526 // ((X^1)&1)^1 -> X & 1
1527 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1528 N0.getOperand(0).getOperand(0),
1529 N0.getOperand(1));
1530 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001531
Eli Friedman65919b52009-07-26 23:47:17 +00001532 return DAG.getSetCC(dl, VT, Val, N1,
1533 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1534 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001535 } else if (N1C->getAPIntValue() == 1 &&
1536 (VT == MVT::i1 ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001537 getBooleanContents(N0->getValueType(0)) ==
1538 ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001539 SDValue Op0 = N0;
1540 if (Op0.getOpcode() == ISD::TRUNCATE)
1541 Op0 = Op0.getOperand(0);
1542
1543 if ((Op0.getOpcode() == ISD::XOR) &&
1544 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1545 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1546 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1547 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1548 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1549 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001550 }
1551 if (Op0.getOpcode() == ISD::AND &&
1552 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1553 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001554 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001555 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001556 Op0 = DAG.getNode(ISD::AND, dl, VT,
1557 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1558 DAG.getConstant(1, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001559 else if (Op0.getValueType().bitsLT(VT))
1560 Op0 = DAG.getNode(ISD::AND, dl, VT,
1561 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1562 DAG.getConstant(1, VT));
1563
Evan Cheng228c31f2010-02-27 07:36:59 +00001564 return DAG.getSetCC(dl, VT, Op0,
1565 DAG.getConstant(0, Op0.getValueType()),
1566 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1567 }
Craig Topper63f59212012-12-19 06:12:28 +00001568 if (Op0.getOpcode() == ISD::AssertZext &&
1569 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1570 return DAG.getSetCC(dl, VT, Op0,
1571 DAG.getConstant(0, Op0.getValueType()),
1572 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001573 }
Eli Friedman65919b52009-07-26 23:47:17 +00001574 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001575
Eli Friedman65919b52009-07-26 23:47:17 +00001576 APInt MinVal, MaxVal;
1577 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1578 if (ISD::isSignedIntSetCC(Cond)) {
1579 MinVal = APInt::getSignedMinValue(OperandBitSize);
1580 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1581 } else {
1582 MinVal = APInt::getMinValue(OperandBitSize);
1583 MaxVal = APInt::getMaxValue(OperandBitSize);
1584 }
Evan Cheng92658d52007-02-08 22:13:59 +00001585
Eli Friedman65919b52009-07-26 23:47:17 +00001586 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1587 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1588 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001589 // X >= C0 --> X > (C0 - 1)
1590 APInt C = C1 - 1;
1591 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1592 if ((DCI.isBeforeLegalizeOps() ||
1593 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1594 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1595 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001596 return DAG.getSetCC(dl, VT, N0,
1597 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001598 NewCC);
1599 }
Eli Friedman65919b52009-07-26 23:47:17 +00001600 }
Evan Cheng92658d52007-02-08 22:13:59 +00001601
Eli Friedman65919b52009-07-26 23:47:17 +00001602 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1603 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001604 // X <= C0 --> X < (C0 + 1)
1605 APInt C = C1 + 1;
1606 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1607 if ((DCI.isBeforeLegalizeOps() ||
1608 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1609 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1610 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001611 return DAG.getSetCC(dl, VT, N0,
1612 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001613 NewCC);
1614 }
Eli Friedman65919b52009-07-26 23:47:17 +00001615 }
Evan Cheng92658d52007-02-08 22:13:59 +00001616
Eli Friedman65919b52009-07-26 23:47:17 +00001617 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1618 return DAG.getConstant(0, VT); // X < MIN --> false
1619 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1620 return DAG.getConstant(1, VT); // X >= MIN --> true
1621 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1622 return DAG.getConstant(0, VT); // X > MAX --> false
1623 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1624 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001625
Eli Friedman65919b52009-07-26 23:47:17 +00001626 // Canonicalize setgt X, Min --> setne X, Min
1627 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1628 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1629 // Canonicalize setlt X, Max --> setne X, Max
1630 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1631 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001632
Eli Friedman65919b52009-07-26 23:47:17 +00001633 // If we have setult X, 1, turn it into seteq X, 0
1634 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001635 return DAG.getSetCC(dl, VT, N0,
1636 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001637 ISD::SETEQ);
1638 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001639 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001640 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001641 DAG.getConstant(MaxVal, N0.getValueType()),
1642 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001643
Eli Friedman65919b52009-07-26 23:47:17 +00001644 // If we have "setcc X, C0", check to see if we can shrink the immediate
1645 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001646
Eli Friedman65919b52009-07-26 23:47:17 +00001647 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001648 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001649 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001650 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001651 DAG.getConstant(0, N1.getValueType()),
1652 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001653
Eli Friedman65919b52009-07-26 23:47:17 +00001654 // SETULT X, SINTMIN -> SETGT X, -1
1655 if (Cond == ISD::SETULT &&
1656 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1657 SDValue ConstMinusOne =
1658 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1659 N1.getValueType());
1660 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1661 }
Evan Cheng92658d52007-02-08 22:13:59 +00001662
Eli Friedman65919b52009-07-26 23:47:17 +00001663 // Fold bit comparisons when we can.
1664 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001665 (VT == N0.getValueType() ||
1666 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1667 N0.getOpcode() == ISD::AND)
Eli Friedman65919b52009-07-26 23:47:17 +00001668 if (ConstantSDNode *AndRHS =
1669 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001670 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Andersonb2c80da2011-02-25 21:41:48 +00001671 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001672 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1673 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001674 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001675 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1676 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001677 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001678 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001679 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001680 // (X & 8) == 8 --> (X & 8) >> 3
1681 // Perform the xform if C1 is a single bit.
1682 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001683 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1684 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1685 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001686 }
1687 }
Eli Friedman65919b52009-07-26 23:47:17 +00001688 }
Evan Chengf579bec2012-07-17 06:53:39 +00001689
Evan Cheng47d7be92012-07-17 07:47:50 +00001690 if (C1.getMinSignedBits() <= 64 &&
1691 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001692 // (X & -256) == 256 -> (X >> 8) == 1
1693 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1694 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1695 if (ConstantSDNode *AndRHS =
1696 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1697 const APInt &AndRHSC = AndRHS->getAPIntValue();
1698 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1699 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Owen Anderson77e4d442014-01-22 22:34:17 +00001700 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf579bec2012-07-17 06:53:39 +00001701 getPointerTy() : getShiftAmountTy(N0.getValueType());
1702 EVT CmpTy = N0.getValueType();
1703 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1704 DAG.getConstant(ShiftBits, ShiftTy));
1705 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1706 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1707 }
1708 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001709 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1710 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1711 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1712 // X < 0x100000000 -> (X >> 32) < 1
1713 // X >= 0x100000000 -> (X >> 32) >= 1
1714 // X <= 0x0ffffffff -> (X >> 32) < 1
1715 // X > 0x0ffffffff -> (X >> 32) >= 1
1716 unsigned ShiftBits;
1717 APInt NewC = C1;
1718 ISD::CondCode NewCond = Cond;
1719 if (AdjOne) {
1720 ShiftBits = C1.countTrailingOnes();
1721 NewC = NewC + 1;
1722 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1723 } else {
1724 ShiftBits = C1.countTrailingZeros();
1725 }
1726 NewC = NewC.lshr(ShiftBits);
1727 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001728 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng780f9b52012-07-17 08:31:11 +00001729 getPointerTy() : getShiftAmountTy(N0.getValueType());
1730 EVT CmpTy = N0.getValueType();
1731 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1732 DAG.getConstant(ShiftBits, ShiftTy));
1733 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1734 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1735 }
Evan Chengf579bec2012-07-17 06:53:39 +00001736 }
1737 }
Evan Cheng92658d52007-02-08 22:13:59 +00001738 }
1739
Gabor Greiff304a7a2008-08-28 21:40:38 +00001740 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001741 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001742 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001743 if (O.getNode()) return O;
1744 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001745 // If the RHS of an FP comparison is a constant, simplify it away in
1746 // some cases.
1747 if (CFP->getValueAPF().isNaN()) {
1748 // If an operand is known to be a nan, we can fold it.
1749 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001750 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001751 case 0: // Known false.
1752 return DAG.getConstant(0, VT);
1753 case 1: // Known true.
1754 return DAG.getConstant(1, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001755 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001756 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001757 }
1758 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001759
Chris Lattner3b6a8212007-12-29 08:37:08 +00001760 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1761 // constant if knowing that the operand is non-nan is enough. We prefer to
1762 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1763 // materialize 0.0.
1764 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001765 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001766
1767 // If the condition is not legal, see if we can find an equivalent one
1768 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001769 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001770 // If the comparison was an awkward floating-point == or != and one of
1771 // the comparison operands is infinity or negative infinity, convert the
1772 // condition to a less-awkward <= or >=.
1773 if (CFP->getValueAPF().isInfinity()) {
1774 if (CFP->getValueAPF().isNegative()) {
1775 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001776 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001777 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1778 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001779 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001780 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1781 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001782 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001783 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1784 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001785 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001786 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1787 } else {
1788 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001789 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001790 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1791 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001792 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001793 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1794 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001795 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001796 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1797 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001798 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001799 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1800 }
1801 }
1802 }
Evan Cheng92658d52007-02-08 22:13:59 +00001803 }
1804
1805 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001806 // The sext(setcc()) => setcc() optimization relies on the appropriate
1807 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001808 uint64_t EqVal = 0;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001809 switch (getBooleanContents(N0.getValueType())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001810 case UndefinedBooleanContent:
1811 case ZeroOrOneBooleanContent:
1812 EqVal = ISD::isTrueWhenEqual(Cond);
1813 break;
1814 case ZeroOrNegativeOneBooleanContent:
1815 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1816 break;
1817 }
1818
Evan Cheng92658d52007-02-08 22:13:59 +00001819 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001820 if (N0.getValueType().isInteger()) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001821 return DAG.getConstant(EqVal, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001822 }
Evan Cheng92658d52007-02-08 22:13:59 +00001823 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1824 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sands0552a2c2012-07-05 09:32:46 +00001825 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001826 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sands0552a2c2012-07-05 09:32:46 +00001827 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001828 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1829 // if it is not already.
1830 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001831 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001832 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001833 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001834 }
1835
1836 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001837 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001838 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1839 N0.getOpcode() == ISD::XOR) {
1840 // Simplify (X+Y) == (X+Z) --> Y == Z
1841 if (N0.getOpcode() == N1.getOpcode()) {
1842 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001843 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001844 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001845 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001846 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1847 // If X op Y == Y op X, try other combinations.
1848 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001849 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001850 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001851 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001852 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001853 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001854 }
1855 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001856
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001857 // If RHS is a legal immediate value for a compare instruction, we need
1858 // to be careful about increasing register pressure needlessly.
1859 bool LegalRHSImm = false;
1860
Evan Cheng92658d52007-02-08 22:13:59 +00001861 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1862 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1863 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001864 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001865 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001866 DAG.getConstant(RHSC->getAPIntValue()-
1867 LHSR->getAPIntValue(),
Evan Cheng92658d52007-02-08 22:13:59 +00001868 N0.getValueType()), Cond);
1869 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001870
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001871 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001872 if (N0.getOpcode() == ISD::XOR)
1873 // If we know that all of the inverted bits are zero, don't bother
1874 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001875 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1876 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001877 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001878 DAG.getConstant(LHSR->getAPIntValue() ^
1879 RHSC->getAPIntValue(),
1880 N0.getValueType()),
1881 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001882 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001883
Evan Cheng92658d52007-02-08 22:13:59 +00001884 // Turn (C1-X) == C2 --> X == C1-C2
1885 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001886 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001887 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001888 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001889 DAG.getConstant(SUBC->getAPIntValue() -
1890 RHSC->getAPIntValue(),
1891 N0.getValueType()),
1892 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001893 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001894 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001895
1896 // Could RHSC fold directly into a compare?
1897 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1898 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001899 }
1900
1901 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001902 // Don't do this if X is an immediate that can fold into a cmp
1903 // instruction and X+Z has other uses. It could be an induction variable
1904 // chain, and the transform would increase register pressure.
1905 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1906 if (N0.getOperand(0) == N1)
1907 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1908 DAG.getConstant(0, N0.getValueType()), Cond);
1909 if (N0.getOperand(1) == N1) {
1910 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1911 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1912 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001913 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001914 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1915 // (Z-X) == X --> Z == X<<1
1916 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001917 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001918 if (!DCI.isCalledByLegalizer())
1919 DCI.AddToWorklist(SH.getNode());
1920 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1921 }
Evan Cheng92658d52007-02-08 22:13:59 +00001922 }
1923 }
1924 }
1925
1926 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1927 N1.getOpcode() == ISD::XOR) {
1928 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001929 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001930 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Cheng92658d52007-02-08 22:13:59 +00001931 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001932 if (N1.getOperand(1) == N0) {
1933 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001934 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Cheng92658d52007-02-08 22:13:59 +00001935 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001936 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001937 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1938 // X == (Z-X) --> X<<1 == Z
Wesley Peck527da1b2010-11-23 03:31:01 +00001939 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001940 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Cheng92658d52007-02-08 22:13:59 +00001941 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001942 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001943 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001944 }
1945 }
1946 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001947
Dan Gohman8b437cc2009-01-29 16:18:12 +00001948 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001949 // Note that where y is variable and is known to have at most
1950 // one bit set (for example, if it is z&1) we cannot do this;
1951 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00001952 if (N0.getOpcode() == ISD::AND)
1953 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001954 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001955 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001956 if (DCI.isBeforeLegalizeOps() ||
1957 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1958 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1959 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1960 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001961 }
1962 }
1963 if (N1.getOpcode() == ISD::AND)
1964 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001965 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001966 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001967 if (DCI.isBeforeLegalizeOps() ||
1968 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1969 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1970 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1971 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001972 }
1973 }
Evan Cheng92658d52007-02-08 22:13:59 +00001974 }
1975
1976 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001977 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00001978 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00001979 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001980 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00001981 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001982 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1983 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00001984 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001985 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001986 break;
1987 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001988 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00001989 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001990 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1991 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00001992 Temp = DAG.getNOT(dl, N0, MVT::i1);
1993 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001994 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001995 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001996 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001997 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1998 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00001999 Temp = DAG.getNOT(dl, N1, MVT::i1);
2000 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002001 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002002 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002003 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002004 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2005 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00002006 Temp = DAG.getNOT(dl, N0, MVT::i1);
2007 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002008 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002009 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002010 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002011 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2012 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00002013 Temp = DAG.getNOT(dl, N1, MVT::i1);
2014 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002015 break;
2016 }
Owen Anderson9f944592009-08-11 20:47:22 +00002017 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00002018 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002019 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002020 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00002021 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00002022 }
2023 return N0;
2024 }
2025
2026 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002027 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002028}
2029
Evan Cheng2609d5e2008-05-12 19:56:52 +00002030/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2031/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002032bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002033 int64_t &Offset) const {
2034 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002035 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2036 GA = GASD->getGlobal();
2037 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002038 return true;
2039 }
2040
2041 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002042 SDValue N1 = N->getOperand(0);
2043 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002044 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002045 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2046 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002047 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002048 return true;
2049 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002050 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002051 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2052 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002053 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002054 return true;
2055 }
2056 }
2057 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002058
Evan Cheng2609d5e2008-05-12 19:56:52 +00002059 return false;
2060}
2061
2062
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002063SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002064PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2065 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002066 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002067}
2068
Chris Lattneree1dadb2006-02-04 02:13:02 +00002069//===----------------------------------------------------------------------===//
2070// Inline Assembler Implementation Methods
2071//===----------------------------------------------------------------------===//
2072
Chris Lattner47935152008-04-27 00:09:47 +00002073
Chris Lattneree1dadb2006-02-04 02:13:02 +00002074TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00002075TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002076 unsigned S = Constraint.size();
2077
2078 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002079 switch (Constraint[0]) {
2080 default: break;
2081 case 'r': return C_RegisterClass;
2082 case 'm': // memory
2083 case 'o': // offsetable
2084 case 'V': // not offsetable
2085 return C_Memory;
2086 case 'i': // Simple Integer or Relocatable Constant
2087 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002088 case 'E': // Floating Point Constant
2089 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002090 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002091 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002092 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002093 case 'I': // Target registers.
2094 case 'J':
2095 case 'K':
2096 case 'L':
2097 case 'M':
2098 case 'N':
2099 case 'O':
2100 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002101 case '<':
2102 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002103 return C_Other;
2104 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002105 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002106
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002107 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
2108 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
2109 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002110 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002111 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002112 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002113}
2114
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002115/// LowerXConstraint - try to replace an X constraint, which matches anything,
2116/// with another that has more specific requirements based on the type of the
2117/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002118const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002119 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002120 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002121 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002122 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002123 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002124}
2125
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002126/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2127/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002128void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002129 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002130 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002131 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002132
Eric Christopherde9399b2011-06-02 23:16:42 +00002133 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002134
Eric Christopherde9399b2011-06-02 23:16:42 +00002135 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002136 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002137 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002138 case 'X': // Allows any operand; labels (basic block) use this.
2139 if (Op.getOpcode() == ISD::BasicBlock) {
2140 Ops.push_back(Op);
2141 return;
2142 }
2143 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002144 case 'i': // Simple Integer or Relocatable Constant
2145 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002146 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002147 // These operands are interested in values of the form (GV+C), where C may
2148 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2149 // is possible and fine if either GV or C are missing.
2150 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2151 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002152
Chris Lattner44a2ed62007-05-03 16:54:34 +00002153 // If we have "(add GV, C)", pull out GV/C
2154 if (Op.getOpcode() == ISD::ADD) {
2155 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2156 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002157 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002158 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2159 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2160 }
Craig Topperc0196b12014-04-14 00:51:57 +00002161 if (!C || !GA)
2162 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002163 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002164
Chris Lattner44a2ed62007-05-03 16:54:34 +00002165 // If we find a valid operand, map to the TargetXXX version so that the
2166 // value itself doesn't get selected.
2167 if (GA) { // Either &GV or &GV+C
2168 if (ConstraintLetter != 'n') {
2169 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002170 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002171 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002172 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002173 Op.getValueType(), Offs));
2174 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002175 }
2176 }
2177 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002178 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002179 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002180 // gcc prints these as sign extended. Sign extend value to 64 bits
2181 // now; without this it would get ZExt'd later in
2182 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2183 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson9f944592009-08-11 20:47:22 +00002184 MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002185 return;
2186 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002187 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002188 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002189 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002190 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002191}
2192
Eric Christopher11e4df72015-02-26 22:38:43 +00002193std::pair<unsigned, const TargetRegisterClass *>
2194TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
2195 const std::string &Constraint,
2196 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002197 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002198 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002199 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2200
2201 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002202 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002203
Hal Finkel943f76d2012-12-18 17:50:58 +00002204 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002205 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002206
Chris Lattner7ad77df2006-02-22 00:56:39 +00002207 // Figure out which register class contains this reg.
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002208 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002209 E = RI->regclass_end(); RCI != E; ++RCI) {
2210 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002211
2212 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002213 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002214 if (!isLegalRC(RC))
2215 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002216
2217 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002218 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002219 if (RegName.equals_lower(RI->getName(*I))) {
2220 std::pair<unsigned, const TargetRegisterClass*> S =
2221 std::make_pair(*I, RC);
2222
2223 // If this register class has the requested value type, return it,
2224 // otherwise keep searching and return the first class found
2225 // if no other is found which explicitly has the requested type.
2226 if (RC->hasType(VT))
2227 return S;
2228 else if (!R.second)
2229 R = S;
2230 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002231 }
Chris Lattner32fef532006-01-26 20:37:03 +00002232 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002233
Hal Finkel943f76d2012-12-18 17:50:58 +00002234 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002235}
Evan Chengaf598d22006-03-13 23:18:16 +00002236
2237//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002238// Constraint Selection.
2239
Chris Lattner860df6e2008-10-17 16:47:46 +00002240/// isMatchingInputConstraint - Return true of this is an input operand that is
2241/// a matching constraint like "4".
2242bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002243 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002244 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002245}
2246
2247/// getMatchedOperand - If this is an input matching constraint, this method
2248/// returns the output operand it matches.
2249unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2250 assert(!ConstraintCode.empty() && "No known constraint!");
2251 return atoi(ConstraintCode.c_str());
2252}
2253
Wesley Peck527da1b2010-11-23 03:31:01 +00002254
John Thompson1094c802010-09-13 18:15:37 +00002255/// ParseConstraints - Split up the constraint string from the inline
2256/// assembly value into the specific constraints and their prefixes,
2257/// and also tie in the associated operand values.
2258/// If this returns an empty vector, and if the constraint string itself
2259/// isn't empty, there was an error parsing.
Eric Christopher11e4df72015-02-26 22:38:43 +00002260TargetLowering::AsmOperandInfoVector
2261TargetLowering::ParseConstraints(const TargetRegisterInfo *TRI,
2262 ImmutableCallSite CS) const {
John Thompson1094c802010-09-13 18:15:37 +00002263 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002264 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002265 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002266 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002267
2268 // Do a prepass over the constraints, canonicalizing them, and building up the
2269 // ConstraintOperands list.
John Thompson1094c802010-09-13 18:15:37 +00002270 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2271 unsigned ResNo = 0; // ResNo - The result number of the next output.
2272
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002273 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2274 ConstraintOperands.emplace_back(std::move(CI));
John Thompson1094c802010-09-13 18:15:37 +00002275 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2276
John Thompsonc467aa22010-09-21 22:04:54 +00002277 // Update multiple alternative constraint count.
2278 if (OpInfo.multipleAlternatives.size() > maCount)
2279 maCount = OpInfo.multipleAlternatives.size();
2280
John Thompsone8360b72010-10-29 17:29:13 +00002281 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002282
2283 // Compute the value type for each operand.
2284 switch (OpInfo.Type) {
2285 case InlineAsm::isOutput:
2286 // Indirect outputs just consume an argument.
2287 if (OpInfo.isIndirect) {
2288 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2289 break;
2290 }
2291
2292 // The return value of the call is this value. As such, there is no
2293 // corresponding argument.
2294 assert(!CS.getType()->isVoidTy() &&
2295 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002296 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002297 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002298 } else {
2299 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundf9934612012-12-19 15:19:11 +00002300 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002301 }
2302 ++ResNo;
2303 break;
2304 case InlineAsm::isInput:
2305 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2306 break;
2307 case InlineAsm::isClobber:
2308 // Nothing to do.
2309 break;
2310 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002311
John Thompsone8360b72010-10-29 17:29:13 +00002312 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002313 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002314 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002315 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002316 if (!PtrTy)
2317 report_fatal_error("Indirect operand for inline asm not a pointer!");
2318 OpTy = PtrTy->getElementType();
2319 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002320
Eric Christopher44804282011-05-09 20:04:43 +00002321 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002322 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002323 if (STy->getNumElements() == 1)
2324 OpTy = STy->getElementType(0);
2325
John Thompsone8360b72010-10-29 17:29:13 +00002326 // If OpTy is not a single value, it may be a struct/union that we
2327 // can tile with integers.
2328 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002329 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002330 switch (BitSize) {
2331 default: break;
2332 case 1:
2333 case 8:
2334 case 16:
2335 case 32:
2336 case 64:
2337 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002338 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002339 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002340 break;
2341 }
Micah Villmow89021e42012-10-09 16:06:12 +00002342 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002343 unsigned PtrSize
2344 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2345 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002346 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002347 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002348 }
2349 }
John Thompson1094c802010-09-13 18:15:37 +00002350 }
2351
2352 // If we have multiple alternative constraints, select the best alternative.
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00002353 if (!ConstraintOperands.empty()) {
John Thompson1094c802010-09-13 18:15:37 +00002354 if (maCount) {
2355 unsigned bestMAIndex = 0;
2356 int bestWeight = -1;
2357 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2358 int weight = -1;
2359 unsigned maIndex;
2360 // Compute the sums of the weights for each alternative, keeping track
2361 // of the best (highest weight) one so far.
2362 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2363 int weightSum = 0;
2364 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2365 cIndex != eIndex; ++cIndex) {
2366 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2367 if (OpInfo.Type == InlineAsm::isClobber)
2368 continue;
John Thompson1094c802010-09-13 18:15:37 +00002369
John Thompsone8360b72010-10-29 17:29:13 +00002370 // If this is an output operand with a matching input operand,
2371 // look up the matching input. If their types mismatch, e.g. one
2372 // is an integer, the other is floating point, or their sizes are
2373 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002374 if (OpInfo.hasMatchingInput()) {
2375 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002376 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2377 if ((OpInfo.ConstraintVT.isInteger() !=
2378 Input.ConstraintVT.isInteger()) ||
2379 (OpInfo.ConstraintVT.getSizeInBits() !=
2380 Input.ConstraintVT.getSizeInBits())) {
2381 weightSum = -1; // Can't match.
2382 break;
2383 }
John Thompson1094c802010-09-13 18:15:37 +00002384 }
2385 }
John Thompson1094c802010-09-13 18:15:37 +00002386 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2387 if (weight == -1) {
2388 weightSum = -1;
2389 break;
2390 }
2391 weightSum += weight;
2392 }
2393 // Update best.
2394 if (weightSum > bestWeight) {
2395 bestWeight = weightSum;
2396 bestMAIndex = maIndex;
2397 }
2398 }
2399
2400 // Now select chosen alternative in each constraint.
2401 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2402 cIndex != eIndex; ++cIndex) {
2403 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2404 if (cInfo.Type == InlineAsm::isClobber)
2405 continue;
2406 cInfo.selectAlternative(bestMAIndex);
2407 }
2408 }
2409 }
2410
2411 // Check and hook up tied operands, choose constraint code to use.
2412 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2413 cIndex != eIndex; ++cIndex) {
2414 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002415
John Thompson1094c802010-09-13 18:15:37 +00002416 // If this is an output operand with a matching input operand, look up the
2417 // matching input. If their types mismatch, e.g. one is an integer, the
2418 // other is floating point, or their sizes are different, flag it as an
2419 // error.
2420 if (OpInfo.hasMatchingInput()) {
2421 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002422
John Thompson1094c802010-09-13 18:15:37 +00002423 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00002424 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
2425 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
2426 OpInfo.ConstraintVT);
2427 std::pair<unsigned, const TargetRegisterClass *> InputRC =
2428 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
2429 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002430 if ((OpInfo.ConstraintVT.isInteger() !=
2431 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002432 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002433 report_fatal_error("Unsupported asm: input constraint"
2434 " with a matching output constraint of"
2435 " incompatible type!");
2436 }
John Thompson1094c802010-09-13 18:15:37 +00002437 }
John Thompsone8360b72010-10-29 17:29:13 +00002438
John Thompson1094c802010-09-13 18:15:37 +00002439 }
2440 }
2441
2442 return ConstraintOperands;
2443}
2444
Chris Lattneref890172008-10-17 16:21:11 +00002445
Chris Lattner47935152008-04-27 00:09:47 +00002446/// getConstraintGenerality - Return an integer indicating how general CT
2447/// is.
2448static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2449 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002450 case TargetLowering::C_Other:
2451 case TargetLowering::C_Unknown:
2452 return 0;
2453 case TargetLowering::C_Register:
2454 return 1;
2455 case TargetLowering::C_RegisterClass:
2456 return 2;
2457 case TargetLowering::C_Memory:
2458 return 3;
2459 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002460 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002461}
2462
John Thompsone8360b72010-10-29 17:29:13 +00002463/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002464/// This object must already have been set up with the operand type
2465/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002466TargetLowering::ConstraintWeight
2467 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002468 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002469 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002470 if (maIndex >= (int)info.multipleAlternatives.size())
2471 rCodes = &info.Codes;
2472 else
2473 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002474 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002475
2476 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002477 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002478 ConstraintWeight weight =
2479 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002480 if (weight > BestWeight)
2481 BestWeight = weight;
2482 }
2483
2484 return BestWeight;
2485}
2486
John Thompsone8360b72010-10-29 17:29:13 +00002487/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002488/// This object must already have been set up with the operand type
2489/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002490TargetLowering::ConstraintWeight
2491 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002492 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002493 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002494 Value *CallOperandVal = info.CallOperandVal;
2495 // If we don't have a value, we can't do a match,
2496 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002497 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002498 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002499 // Look at the constraint type.
2500 switch (*constraint) {
2501 case 'i': // immediate integer.
2502 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002503 if (isa<ConstantInt>(CallOperandVal))
2504 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002505 break;
2506 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002507 if (isa<GlobalValue>(CallOperandVal))
2508 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002509 break;
John Thompsone8360b72010-10-29 17:29:13 +00002510 case 'E': // immediate float if host format.
2511 case 'F': // immediate float.
2512 if (isa<ConstantFP>(CallOperandVal))
2513 weight = CW_Constant;
2514 break;
2515 case '<': // memory operand with autodecrement.
2516 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002517 case 'm': // memory operand.
2518 case 'o': // offsettable memory operand
2519 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002520 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002521 break;
John Thompsone8360b72010-10-29 17:29:13 +00002522 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002523 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002524 // note: Clang converts "g" to "imr".
2525 if (CallOperandVal->getType()->isIntegerTy())
2526 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002527 break;
John Thompsone8360b72010-10-29 17:29:13 +00002528 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002529 default:
John Thompsone8360b72010-10-29 17:29:13 +00002530 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002531 break;
2532 }
2533 return weight;
2534}
2535
Chris Lattner47935152008-04-27 00:09:47 +00002536/// ChooseConstraint - If there are multiple different constraints that we
2537/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002538/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002539/// Other -> immediates and magic values
2540/// Register -> one specific register
2541/// RegisterClass -> a group of regs
2542/// Memory -> memory
2543/// Ideally, we would pick the most specific constraint possible: if we have
2544/// something that fits into a register, we would pick it. The problem here
2545/// is that if we have something that could either be in a register or in
2546/// memory that use of the register could cause selection of *other*
2547/// operands to fail: they might only succeed if we pick memory. Because of
2548/// this the heuristic we use is:
2549///
2550/// 1) If there is an 'other' constraint, and if the operand is valid for
2551/// that constraint, use it. This makes us take advantage of 'i'
2552/// constraints when available.
2553/// 2) Otherwise, pick the most general constraint present. This prefers
2554/// 'm' over 'r', for example.
2555///
2556static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002557 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002558 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002559 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2560 unsigned BestIdx = 0;
2561 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2562 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002563
Chris Lattner47935152008-04-27 00:09:47 +00002564 // Loop over the options, keeping track of the most general one.
2565 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2566 TargetLowering::ConstraintType CType =
2567 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002568
Chris Lattner22379732008-04-27 00:37:18 +00002569 // If this is an 'other' constraint, see if the operand is valid for it.
2570 // For example, on X86 we might have an 'rI' constraint. If the operand
2571 // is an integer in the range [0..31] we want to use I (saving a load
2572 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002573 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002574 assert(OpInfo.Codes[i].size() == 1 &&
2575 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002576 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002577 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002578 ResultOps, *DAG);
2579 if (!ResultOps.empty()) {
2580 BestType = CType;
2581 BestIdx = i;
2582 break;
2583 }
2584 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002585
Dale Johannesen17feb072010-06-28 22:09:45 +00002586 // Things with matching constraints can only be registers, per gcc
2587 // documentation. This mainly affects "g" constraints.
2588 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2589 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002590
Chris Lattner47935152008-04-27 00:09:47 +00002591 // This constraint letter is more general than the previous one, use it.
2592 int Generality = getConstraintGenerality(CType);
2593 if (Generality > BestGenerality) {
2594 BestType = CType;
2595 BestIdx = i;
2596 BestGenerality = Generality;
2597 }
2598 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002599
Chris Lattner47935152008-04-27 00:09:47 +00002600 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2601 OpInfo.ConstraintType = BestType;
2602}
2603
2604/// ComputeConstraintToUse - Determines the constraint code and constraint
2605/// type to use for the specific AsmOperandInfo, setting
2606/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002607void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002608 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002609 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002610 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002611
Chris Lattner47935152008-04-27 00:09:47 +00002612 // Single-letter constraints ('r') are very common.
2613 if (OpInfo.Codes.size() == 1) {
2614 OpInfo.ConstraintCode = OpInfo.Codes[0];
2615 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2616 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002617 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002618 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002619
Chris Lattner47935152008-04-27 00:09:47 +00002620 // 'X' matches anything.
2621 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2622 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002623 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002624 // the result, which is not what we want to look at; leave them alone.
2625 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002626 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2627 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002628 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002629 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002630
Chris Lattner47935152008-04-27 00:09:47 +00002631 // Otherwise, try to resolve it to something we know about by looking at
2632 // the actual operand type.
2633 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2634 OpInfo.ConstraintCode = Repl;
2635 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2636 }
2637 }
2638}
2639
David Majnemer0fc86702013-06-08 23:51:45 +00002640/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002641/// with the multiplicative inverse of the constant.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002642SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9960a252011-07-08 10:31:30 +00002643 SelectionDAG &DAG) const {
2644 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2645 APInt d = C->getAPIntValue();
2646 assert(d != 0 && "Division by zero!");
2647
2648 // Shift the value upfront if it is even, so the LSB is one.
2649 unsigned ShAmt = d.countTrailingZeros();
2650 if (ShAmt) {
2651 // TODO: For UDIV use SRL instead of SRA.
2652 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002653 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, false, false,
2654 true);
Benjamin Kramer9960a252011-07-08 10:31:30 +00002655 d = d.ashr(ShAmt);
2656 }
2657
2658 // Calculate the multiplicative inverse, using Newton's method.
2659 APInt t, xn = d;
2660 while ((t = d*xn) != 1)
2661 xn *= APInt(d.getBitWidth(), 2) - t;
2662
2663 Op2 = DAG.getConstant(xn, Op1.getValueType());
2664 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2665}
2666
David Majnemer0fc86702013-06-08 23:51:45 +00002667/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002668/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002669/// multiplying by a magic number.
2670/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002671SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2672 SelectionDAG &DAG, bool IsAfterLegalization,
2673 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002674 assert(Created && "No vector to hold sdiv ops.");
2675
Owen Anderson53aa7a92009-08-10 22:56:29 +00002676 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002677 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002678
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002679 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002680 // FIXME: We should be more aggressive here.
2681 if (!isTypeLegal(VT))
2682 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002683
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002684 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002685
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002686 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002687 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002688 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002689 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2690 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002691 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohmana1603612007-10-08 18:33:35 +00002692 DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002693 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2694 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002695 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002696 N->getOperand(0),
Gabor Greiff304a7a2008-08-28 21:40:38 +00002697 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002698 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002699 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002700 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002701 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002702 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002703 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002704 }
2705 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002706 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002707 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002708 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002709 }
2710 // Shift right algebraic if shift value is nonzero
2711 if (magics.s > 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +00002712 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002713 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002714 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002715 }
2716 // Extract the sign bit and add it to the quotient
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002717 SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q,
2718 DAG.getConstant(VT.getScalarSizeInBits() - 1,
2719 getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002720 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002721 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002722}
2723
David Majnemer0fc86702013-06-08 23:51:45 +00002724/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002725/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002726/// multiplying by a magic number.
2727/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002728SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2729 SelectionDAG &DAG, bool IsAfterLegalization,
2730 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002731 assert(Created && "No vector to hold udiv ops.");
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002732
Owen Anderson53aa7a92009-08-10 22:56:29 +00002733 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002734 SDLoc dl(N);
Eli Friedman1b7fc152008-11-30 06:02:26 +00002735
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002736 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002737 // FIXME: We should be more aggressive here.
2738 if (!isTypeLegal(VT))
2739 return SDValue();
2740
2741 // FIXME: We should use a narrower constant when the upper
2742 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002743 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002744
2745 SDValue Q = N->getOperand(0);
2746
2747 // If the divisor is even, we can avoid using the expensive fixup by shifting
2748 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002749 if (magics.a != 0 && !Divisor[0]) {
2750 unsigned Shift = Divisor.countTrailingZeros();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002751 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2752 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002753 Created->push_back(Q.getNode());
Benjamin Kramercfcea122011-03-17 20:39:14 +00002754
2755 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002756 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002757 assert(magics.a == 0 && "Should use cheap fixup now");
2758 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002759
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002760 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002761 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002762 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2763 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002764 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002765 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2766 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002767 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2768 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002769 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002770 return SDValue(); // No mulhu or equvialent
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002771
2772 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002773
2774 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002775 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002776 "We shouldn't generate an undefined shift!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002777 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002778 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002779 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002780 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002781 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002782 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002783 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002784 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002785 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002786 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002787 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002788 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002789 }
2790}
Bill Wendling908bf812014-01-06 00:43:20 +00002791
2792bool TargetLowering::
2793verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2794 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2795 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2796 "be a constant integer");
2797 return true;
2798 }
2799
2800 return false;
2801}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002802
2803//===----------------------------------------------------------------------===//
2804// Legalization Utilities
2805//===----------------------------------------------------------------------===//
2806
2807bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2808 SelectionDAG &DAG, SDValue LL, SDValue LH,
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002809 SDValue RL, SDValue RH) const {
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002810 EVT VT = N->getValueType(0);
2811 SDLoc dl(N);
2812
2813 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2814 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2815 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2816 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2817 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2818 unsigned OuterBitSize = VT.getSizeInBits();
2819 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2820 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2821 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2822
2823 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2824 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2825 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2826
2827 if (!LL.getNode() && !RL.getNode() &&
2828 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2829 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2830 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2831 }
2832
2833 if (!LL.getNode())
2834 return false;
2835
2836 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2837 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2838 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2839 // The inputs are both zero-extended.
2840 if (HasUMUL_LOHI) {
2841 // We can emit a umul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002842 Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2843 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002844 Hi = SDValue(Lo.getNode(), 1);
2845 return true;
2846 }
2847 if (HasMULHU) {
2848 // We can emit a mulhu+mul.
2849 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2850 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2851 return true;
2852 }
2853 }
2854 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2855 // The input values are both sign-extended.
2856 if (HasSMUL_LOHI) {
2857 // We can emit a smul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002858 Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2859 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002860 Hi = SDValue(Lo.getNode(), 1);
2861 return true;
2862 }
2863 if (HasMULHS) {
2864 // We can emit a mulhs+mul.
2865 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2866 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2867 return true;
2868 }
2869 }
2870
2871 if (!LH.getNode() && !RH.getNode() &&
2872 isOperationLegalOrCustom(ISD::SRL, VT) &&
2873 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2874 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
2875 SDValue Shift = DAG.getConstant(ShiftAmt, getShiftAmountTy(VT));
2876 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2877 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2878 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2879 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2880 }
2881
2882 if (!LH.getNode())
2883 return false;
2884
2885 if (HasUMUL_LOHI) {
2886 // Lo,Hi = umul LHS, RHS.
2887 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2888 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2889 Lo = UMulLOHI;
2890 Hi = UMulLOHI.getValue(1);
2891 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2892 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2893 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2894 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2895 return true;
2896 }
2897 if (HasMULHU) {
2898 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2899 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2900 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2901 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2902 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2903 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2904 return true;
2905 }
2906 }
2907 return false;
2908}
Jan Veselyeca89d22014-07-10 22:40:18 +00002909
2910bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
2911 SelectionDAG &DAG) const {
2912 EVT VT = Node->getOperand(0).getValueType();
2913 EVT NVT = Node->getValueType(0);
2914 SDLoc dl(SDValue(Node, 0));
2915
2916 // FIXME: Only f32 to i64 conversions are supported.
2917 if (VT != MVT::f32 || NVT != MVT::i64)
2918 return false;
2919
2920 // Expand f32 -> i64 conversion
2921 // This algorithm comes from compiler-rt's implementation of fixsfdi:
2922 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
2923 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
2924 VT.getSizeInBits());
2925 SDValue ExponentMask = DAG.getConstant(0x7F800000, IntVT);
2926 SDValue ExponentLoBit = DAG.getConstant(23, IntVT);
2927 SDValue Bias = DAG.getConstant(127, IntVT);
2928 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()),
2929 IntVT);
2930 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, IntVT);
2931 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, IntVT);
2932
2933 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
2934
2935 SDValue ExponentBits = DAG.getNode(ISD::SRL, dl, IntVT,
2936 DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
2937 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT)));
2938 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
2939
2940 SDValue Sign = DAG.getNode(ISD::SRA, dl, IntVT,
2941 DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
2942 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT)));
2943 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
2944
2945 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
2946 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
2947 DAG.getConstant(0x00800000, IntVT));
2948
2949 R = DAG.getZExtOrTrunc(R, dl, NVT);
2950
2951
2952 R = DAG.getSelectCC(dl, Exponent, ExponentLoBit,
2953 DAG.getNode(ISD::SHL, dl, NVT, R,
2954 DAG.getZExtOrTrunc(
2955 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
2956 dl, getShiftAmountTy(IntVT))),
2957 DAG.getNode(ISD::SRL, dl, NVT, R,
2958 DAG.getZExtOrTrunc(
2959 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
2960 dl, getShiftAmountTy(IntVT))),
2961 ISD::SETGT);
2962
2963 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
2964 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
2965 Sign);
2966
2967 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, IntVT),
2968 DAG.getConstant(0, NVT), Ret, ISD::SETLT);
2969 return true;
2970}