blob: 3ea092028995532c25f4d9153195cd7600df5589 [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner261009a2005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000029
Nate Begeman69caef22005-12-13 22:55:22 +000030def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
31def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
32def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
33def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000034
Chris Lattnerfea33f72005-12-06 02:10:38 +000035// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
36// amounts. These nodes are generated by the multi-precision shift code.
37def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
38 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
39]>;
40def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
41def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
42def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
43
Chris Lattnerf9797942005-12-04 19:01:59 +000044// These are target-independent nodes, but have target-specific formats.
45def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
46def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
47def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
48
Chris Lattner0ec8fa02005-09-08 19:50:41 +000049//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +000050// PowerPC specific transformation functions and pattern fragments.
51//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +000052
Nate Begeman9f3c26c2005-10-19 18:42:01 +000053def SHL32 : SDNodeXForm<imm, [{
54 // Transformation function: 31 - imm
55 return getI32Imm(31 - N->getValue());
56}]>;
57
58def SHL64 : SDNodeXForm<imm, [{
59 // Transformation function: 63 - imm
60 return getI32Imm(63 - N->getValue());
61}]>;
62
63def SRL32 : SDNodeXForm<imm, [{
64 // Transformation function: 32 - imm
65 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
66}]>;
67
68def SRL64 : SDNodeXForm<imm, [{
69 // Transformation function: 64 - imm
70 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
71}]>;
72
Chris Lattner39b4d83f2005-09-09 00:39:56 +000073def LO16 : SDNodeXForm<imm, [{
74 // Transformation function: get the low 16 bits.
75 return getI32Imm((unsigned short)N->getValue());
76}]>;
77
78def HI16 : SDNodeXForm<imm, [{
79 // Transformation function: shift the immediate value down into the low bits.
80 return getI32Imm((unsigned)N->getValue() >> 16);
81}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +000082
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +000083def HA16 : SDNodeXForm<imm, [{
84 // Transformation function: shift the immediate value down into the low bits.
85 signed int Val = N->getValue();
86 return getI32Imm((Val - (signed short)Val) >> 16);
87}]>;
88
89
Chris Lattner2d8032b2005-09-08 17:33:10 +000090def immSExt16 : PatLeaf<(imm), [{
91 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
92 // field. Used by instructions like 'addi'.
93 return (int)N->getValue() == (short)N->getValue();
94}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +000095def immZExt16 : PatLeaf<(imm), [{
96 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
97 // field. Used by instructions like 'ori'.
98 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +000099}], LO16>;
100
Chris Lattner2d8032b2005-09-08 17:33:10 +0000101def imm16Shifted : PatLeaf<(imm), [{
102 // imm16Shifted predicate - True if only bits in the top 16-bits of the
103 // immediate are set. Used by instructions like 'addis'.
104 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000105}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000106
Chris Lattner76cb0062005-09-08 17:40:49 +0000107/*
108// Example of a legalize expander: Only for PPC64.
109def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
110 [(set f64:$tmp , (FCTIDZ f64:$src)),
111 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
112 (store f64:$tmp, i32:$tmpFI),
113 (set i64:$dst, (load i32:$tmpFI))],
114 Subtarget_PPC64>;
115*/
Chris Lattner2d8032b2005-09-08 17:33:10 +0000116
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000117//===----------------------------------------------------------------------===//
118// PowerPC Flag Definitions.
119
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000120class isPPC64 { bit PPC64 = 1; }
121class isVMX { bit VMX = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000122class isDOT {
123 list<Register> Defs = [CR0];
124 bit RC = 1;
125}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000126
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000127
128
129//===----------------------------------------------------------------------===//
130// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000131
Chris Lattnerf006d152005-09-14 20:53:05 +0000132def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000133 let PrintMethod = "printU5ImmOperand";
134}
Chris Lattnerf006d152005-09-14 20:53:05 +0000135def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000136 let PrintMethod = "printU6ImmOperand";
137}
Chris Lattnerf006d152005-09-14 20:53:05 +0000138def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000139 let PrintMethod = "printS16ImmOperand";
140}
Chris Lattnerf006d152005-09-14 20:53:05 +0000141def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000142 let PrintMethod = "printU16ImmOperand";
143}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000144def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
145 let PrintMethod = "printS16X4ImmOperand";
146}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000147def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000148 let PrintMethod = "printBranchOperand";
149}
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000150def calltarget : Operand<i32> {
151 let PrintMethod = "printCallOperand";
152}
Nate Begemana171f6b2005-11-16 00:48:01 +0000153def aaddr : Operand<i32> {
154 let PrintMethod = "printAbsAddrOperand";
155}
Nate Begeman61738782004-09-02 08:13:00 +0000156def piclabel: Operand<i32> {
157 let PrintMethod = "printPICLabel";
158}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000159def symbolHi: Operand<i32> {
160 let PrintMethod = "printSymbolHi";
161}
162def symbolLo: Operand<i32> {
163 let PrintMethod = "printSymbolLo";
164}
Nate Begeman8465fe82005-07-20 22:42:00 +0000165def crbitm: Operand<i8> {
166 let PrintMethod = "printcrbitm";
167}
Chris Lattner8a796852004-08-15 05:20:16 +0000168
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000169
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000170//===----------------------------------------------------------------------===//
171// PowerPC Instruction Definitions.
172
Misha Brukmane05203f2004-06-21 16:55:25 +0000173// Pseudo-instructions:
Chris Lattnerb439dad2005-10-25 20:58:43 +0000174def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000175
Chris Lattnerf9797942005-12-04 19:01:59 +0000176let isLoad = 1, hasCtrlDep = 1 in {
177def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
178 "; ADJCALLSTACKDOWN",
179 [(callseq_start imm:$amt)]>;
180def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
181 "; ADJCALLSTACKUP",
182 [(callseq_end imm:$amt)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000183}
Chris Lattner81ff73e2005-10-25 21:03:41 +0000184def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
185 [(set GPRC:$rD, (undef))]>;
186def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
187 [(set F8RC:$rD, (undef))]>;
188def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
189 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000190
Chris Lattner9b577f12005-08-26 21:23:58 +0000191// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
192// scheduler into a branch sequence.
193let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
194 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000195 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000196 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000197 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000198 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000199 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000200}
201
202
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000203let isTerminator = 1 in {
204 let isReturn = 1 in
Jim Laskey74ab9962005-10-19 19:51:16 +0000205 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB>;
206 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000207}
208
Chris Lattner915fd0d2005-02-15 20:26:49 +0000209let Defs = [LR] in
Chris Lattnerb439dad2005-10-25 20:58:43 +0000210 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukmane05203f2004-06-21 16:55:25 +0000211
Chris Lattnerfd857da2005-12-04 18:48:01 +0000212let isBranch = 1, isTerminator = 1, hasCtrlDep = 1 in {
Chris Lattner2e84be222005-09-14 21:10:24 +0000213 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
214 target:$true, target:$false),
Chris Lattnerb439dad2005-10-25 20:58:43 +0000215 "; COND_BRANCH", []>;
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000216 def B : IForm<18, 0, 0, (ops target:$dst),
217 "b $dst", BrB,
218 [(br bb:$dst)]>;
Chris Lattner40565d72004-11-22 23:07:01 +0000219
Misha Brukman5295e1d2004-08-09 17:24:04 +0000220 // FIXME: 4*CR# needs to be added to the BI field!
221 // This will only work for CR0 as it stands now
Nate Begeman7b809f52005-08-26 04:11:42 +0000222 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000223 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000224 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000225 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000226 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000227 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000228 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000229 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000230 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000231 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000232 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000233 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000234 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
235 "bun $crS, $block", BrB>;
236 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
237 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000238}
239
Chris Lattner4e5a3a62005-05-15 20:11:44 +0000240let isCall = 1,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000241 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000242 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
243 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner46323cf2005-08-22 22:32:13 +0000244 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000245 CR0,CR1,CR5,CR6,CR7] in {
246 // Convenient aliases for call instructions
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000247 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
248 "bl $func", BrB, []>;
249 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
250 "bla $func", BrB, []>;
Nate Begemana171f6b2005-11-16 00:48:01 +0000251 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000252}
253
Nate Begeman143cf942004-08-30 02:28:06 +0000254// D-Form instructions. Most instructions that perform an operation on a
255// register and an immediate are of this type.
256//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000257let isLoad = 1 in {
Nate Begemana9443f22005-07-21 20:44:43 +0000258def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000259 "lbz $rD, $disp($rA)", LdStGeneral,
260 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000261def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000262 "lha $rD, $disp($rA)", LdStLHA,
263 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000264def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000265 "lhz $rD, $disp($rA)", LdStGeneral,
266 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000267def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000268 "lmw $rD, $disp($rA)", LdStLMW,
269 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000270def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000271 "lwz $rD, $disp($rA)", LdStGeneral,
272 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000273def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000274 "lwzu $rD, $disp($rA)", LdStGeneral,
275 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000276}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000277def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000278 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000279 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000280def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000281 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000282 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000283def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000284 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000285 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000286def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000287 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000288 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000289def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000290 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000291 [(set GPRC:$rD, (add GPRC:$rA,
292 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000293def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000294 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000295 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000296def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000297 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnerf023b2c2005-09-28 22:47:06 +0000298 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000299def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000300 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000301 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000302def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000303 "lis $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000304 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000305let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000306def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000307 "stmw $rS, $disp($rA)", LdStLMW,
308 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000309def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000310 "stb $rS, $disp($rA)", LdStGeneral,
311 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000312def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000313 "sth $rS, $disp($rA)", LdStGeneral,
314 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000315def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000316 "stw $rS, $disp($rA)", LdStGeneral,
317 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000318def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000319 "stwu $rS, $disp($rA)", LdStGeneral,
320 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000321}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000322def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000323 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattner76cb0062005-09-08 17:40:49 +0000324 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000325def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000326 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner76cb0062005-09-08 17:40:49 +0000327 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000328def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000329 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000330 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000331def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000332 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000333 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000334def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000335 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000336 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000337def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000338 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattnerf006d152005-09-14 20:53:05 +0000339 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000340def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
341 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000342def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000343 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000344def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000345 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000346def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000347 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000348def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000349 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000350def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000351 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000352def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000353 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000354let isLoad = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000355def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000356 "lfs $rD, $disp($rA)", LdStLFDU,
357 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000358def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000359 "lfd $rD, $disp($rA)", LdStLFD,
360 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000361}
362let isStore = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000363def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000364 "stfs $rS, $disp($rA)", LdStUX,
365 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000366def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000367 "stfd $rS, $disp($rA)", LdStUX,
368 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000369}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000370
371// DS-Form instructions. Load/Store instructions available in PPC-64
372//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000373let isLoad = 1 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000374def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000375 "lwa $rT, $DS($rA)", LdStLWA,
376 []>, isPPC64;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000377def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000378 "ld $rT, $DS($rA)", LdStLD,
379 []>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000380}
381let isStore = 1 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000382def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000383 "std $rT, $DS($rA)", LdStSTD,
384 []>, isPPC64;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000385def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000386 "stdu $rT, $DS($rA)", LdStSTD,
387 []>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000388}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000389
Nate Begeman143cf942004-08-30 02:28:06 +0000390// X-Form instructions. Most instructions that perform an operation on a
391// register and another register are of this type.
392//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000393let isLoad = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000394def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000395 "lbzx $dst, $base, $index", LdStGeneral,
396 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000397def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000398 "lhax $dst, $base, $index", LdStLHA,
399 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000400def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000401 "lhzx $dst, $base, $index", LdStGeneral,
402 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000403def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000404 "lwax $dst, $base, $index", LdStLHA,
405 []>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000406def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000407 "lwzx $dst, $base, $index", LdStGeneral,
408 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000409def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000410 "ldx $dst, $base, $index", LdStLD,
411 []>, isPPC64;
Nate Begeman8492fd32005-11-23 05:29:52 +0000412def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000413 "lvebx $vD, $base, $rA", LdStGeneral,
414 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000415def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000416 "lvehx $vD, $base, $rA", LdStGeneral,
417 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000418def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000419 "lvewx $vD, $base, $rA", LdStGeneral,
420 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000421def LVX : XForm_1<31, 103, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000422 "lvx $vD, $base, $rA", LdStGeneral,
423 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000424}
Nate Begemanade6f9a2005-12-09 23:54:18 +0000425def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
426 "lvsl $vD, $base, $rA", LdStGeneral,
427 []>;
428def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
429 "lvsl $vD, $base, $rA", LdStGeneral,
430 []>;
Chris Lattner9220f922005-09-03 00:21:51 +0000431def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000432 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000433 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000434def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000435 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000436 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000437def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000438 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000439 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000440def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000441 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000442 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000443def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000444 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000445 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000446def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000447 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000448 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000449def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000450 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000451 []>;
452def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000453 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000454 []>;
Chris Lattner9220f922005-09-03 00:21:51 +0000455def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000456 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000457 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000458def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000459 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000460 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000461def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000462 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000463 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
464def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000465 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000466 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000467def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000468 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000469 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000470def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000471 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000472 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000473def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000474 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000475 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000476def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000477 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000478 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000479def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000480 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000481 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000482def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000483 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000484 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000485def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000486 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000487 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000488let isStore = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000489def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000490 "stbx $rS, $rA, $rB", LdStGeneral,
491 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000492def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000493 "sthx $rS, $rA, $rB", LdStGeneral,
494 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000495def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000496 "stwx $rS, $rA, $rB", LdStGeneral,
497 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000498def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000499 "stwux $rS, $rA, $rB", LdStGeneral,
500 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000501def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000502 "stdx $rS, $rA, $rB", LdStSTD,
503 []>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000504def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000505 "stdux $rS, $rA, $rB", LdStSTD,
506 []>, isPPC64;
Nate Begeman8492fd32005-11-23 05:29:52 +0000507def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000508 "stvebx $rS, $rA, $rB", LdStGeneral,
509 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000510def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000511 "stvehx $rS, $rA, $rB", LdStGeneral,
512 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000513def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000514 "stvewx $rS, $rA, $rB", LdStGeneral,
515 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000516def STVX : XForm_8<31, 231, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000517 "stvx $rS, $rA, $rB", LdStGeneral,
518 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000519}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000520def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000521 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000522 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000523def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000524 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000525 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000526def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000527 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000528 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000529def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000530 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000531 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman11fd6b22005-11-26 22:39:34 +0000532def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
533 "extsw $rA, $rS", IntGeneral,
534 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000535def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000536 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000537def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000538 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000539def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000540 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000541def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000542 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000543def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000544 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000545def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000546 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000547//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000548// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000549def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000550 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000551def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000552 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000553
Nate Begeman6e6514c2004-10-07 22:30:03 +0000554let isLoad = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000555def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000556 "lfsx $dst, $base, $index", LdStLFDU,
557 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000558def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000559 "lfdx $dst, $base, $index", LdStLFDU,
560 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000561}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000562def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000563 "fcfid $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000564 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000565def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000566 "fctidz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000567 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000568def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000569 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000570 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000571def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000572 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000573 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000574def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000575 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000576 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
577def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000578 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000579 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000580
581/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
582def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000583 "fmr $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000584 []>; // (set F4RC:$frD, F4RC:$frB)
585def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000586 "fmr $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000587 []>; // (set F8RC:$frD, F8RC:$frB)
588def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000589 "fmr $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000590 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000591
592// These are artificially split into two different forms, for 4/8 byte FP.
593def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000594 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000595 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
596def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000597 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000598 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
599def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000600 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000601 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
602def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000603 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000604 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
605def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000606 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000607 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
608def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000609 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000610 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
611
Nate Begeman8465fe82005-07-20 22:42:00 +0000612
Nate Begeman6e6514c2004-10-07 22:30:03 +0000613let isStore = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000614def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000615 "stfsx $frS, $rA, $rB", LdStUX,
616 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000617def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000618 "stfdx $frS, $rA, $rB", LdStUX,
619 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000620}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000621
Nate Begeman143cf942004-08-30 02:28:06 +0000622// XL-Form instructions. condition register logical ops.
623//
Chris Lattner15709c22005-04-19 04:51:30 +0000624def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000625 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman143cf942004-08-30 02:28:06 +0000626
627// XFX-Form instructions. Instructions that deal with SPRs
628//
Misha Brukmane882d302004-10-23 06:05:49 +0000629// Note that although LR should be listed as `8' and CTR as `9' in the SPR
630// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
631// which means the SPR value needs to be multiplied by a factor of 32.
Nate Begeman048b2632005-11-29 22:42:50 +0000632def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
633def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
Jim Laskey74ab9962005-10-19 19:51:16 +0000634def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner422e23d2005-08-26 22:05:54 +0000635def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000636 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman048b2632005-11-29 22:42:50 +0000637def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
638 "mfcr $rT, $FXM", SprMFCR>;
639def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
640def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
641def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
642 SprMTSPR>;
Nate Begeman143cf942004-08-30 02:28:06 +0000643
Nate Begeman143cf942004-08-30 02:28:06 +0000644// XS-Form instructions. Just 'sradi'
645//
Chris Lattnerf9172e12005-04-19 05:15:18 +0000646def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000647 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman143cf942004-08-30 02:28:06 +0000648
649// XO-Form instructions. Arithmetic instructions that can set overflow bit
650//
Nate Begeman0b71e002005-10-18 00:28:58 +0000651def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000652 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000653 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000654def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000655 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000656 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000657def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000658 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000659 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000660def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000661 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000662 []>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000663def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000664 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000665 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
666def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000667 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000668 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000669def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000670 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000671 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000672def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000673 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000674 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000675def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
676 "mulhd $rT, $rA, $rB", IntMulHW,
677 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
678def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
679 "mulhdu $rT, $rA, $rB", IntMulHWU,
680 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000681def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000682 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000683 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000684def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000685 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000686 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000687def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000688 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000689 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000690def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000691 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000692 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000693def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000694 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000695 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000696def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000697 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000698 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000699def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000700 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000701 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000702def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000703 "addme $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000704 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000705def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000706 "addze $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000707 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000708def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000709 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000710 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000711def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000712 "subfze $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000713 []>;
Nate Begeman143cf942004-08-30 02:28:06 +0000714
715// A-Form instructions. Most of the instructions executed in the FPU are of
716// this type.
717//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000718def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000719 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000720 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000721 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
722 F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000723def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000724 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000725 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000726 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
727 F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000728def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000729 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000730 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000731 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
732 F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000733def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000734 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000735 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000736 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
737 F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000738def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000739 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000740 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000741 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
742 F8RC:$FRB)))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000743def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000744 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000745 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000746 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
747 F4RC:$FRB)))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000748def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000749 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000750 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000751 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
752 F8RC:$FRB)))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000753def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000754 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000755 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000756 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
757 F4RC:$FRB)))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000758// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
759// having 4 of these, force the comparison to always be an 8-byte double (code
760// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000761// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000762def FSELD : AForm_1<63, 23,
763 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000764 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000765 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000766def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000767 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000768 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000769 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000770def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000771 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000772 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000773 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000774def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000775 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000776 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000777 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000778def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000779 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000780 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000781 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000782def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000783 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000784 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000785 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000786def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000787 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000788 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000789 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000790def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000791 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000792 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000793 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000794def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000795 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000796 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000797 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000798def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000799 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000800 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000801 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman143cf942004-08-30 02:28:06 +0000802
Nate Begemana113d742004-08-31 02:28:08 +0000803// M-Form instructions. rotate and mask instructions.
804//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000805let isTwoAddress = 1, isCommutable = 1 in {
806// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000807def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000808 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000809 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000810 []>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000811def RLDIMI : MDForm_1<30, 3,
812 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000813 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000814 []>, isPPC64;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000815}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000816def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000817 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000818 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000819 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000820def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000821 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000822 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000823 []>, isDOT;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000824def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000825 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000826 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000827 []>;
Nate Begemana113d742004-08-31 02:28:08 +0000828
829// MD-Form instructions. 64 bit rotate instructions.
830//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000831def RLDICL : MDForm_1<30, 0,
Nate Begeman0b71e002005-10-18 00:28:58 +0000832 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000833 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000834 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000835def RLDICR : MDForm_1<30, 1,
Nate Begeman0b71e002005-10-18 00:28:58 +0000836 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000837 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000838 []>, isPPC64;
Nate Begemana113d742004-08-31 02:28:08 +0000839
Nate Begeman8492fd32005-11-23 05:29:52 +0000840// VA-Form instructions. 3-input AltiVec ops.
Nate Begemanc1381182005-11-29 08:04:45 +0000841def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
842 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
843 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
844 VRRC:$vB))]>;
845def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
846 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
847 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
848 VRRC:$vC),
849 VRRC:$vB)))]>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000850
851// VX-Form instructions. AltiVec arithmetic ops.
852def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
853 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begemanc1381182005-11-29 08:04:45 +0000854 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000855def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
856 "vcfsx $vD, $vB, $UIMM", VecFP,
857 []>;
858def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
859 "vcfux $vD, $vB, $UIMM", VecFP,
860 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000861def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
862 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +0000863 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000864def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
865 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +0000866 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000867def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
868 "vexptefp $vD, $vB", VecFP,
869 []>;
870def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
871 "vlogefp $vD, $vB", VecFP,
872 []>;
873def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
874 "vmaxfp $vD, $vA, $vB", VecFP,
875 []>;
876def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
877 "vminfp $vD, $vA, $vB", VecFP,
878 []>;
879def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
880 "vrefp $vD, $vB", VecFP,
881 []>;
882def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
883 "vrfim $vD, $vB", VecFP,
884 []>;
885def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
886 "vrfin $vD, $vB", VecFP,
887 []>;
888def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
889 "vrfip $vD, $vB", VecFP,
890 []>;
891def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
892 "vrfiz $vD, $vB", VecFP,
893 []>;
894def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
895 "vrsqrtefp $vD, $vB", VecFP,
896 []>;
897def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
898 "vsubfp $vD, $vA, $vB", VecFP,
899 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000900
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000901//===----------------------------------------------------------------------===//
902// PowerPC Instruction Patterns
903//
904
Chris Lattner4435b142005-09-26 22:20:16 +0000905// Arbitrary immediate support. Implement in terms of LIS/ORI.
906def : Pat<(i32 imm:$imm),
907 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000908
909// Implement the 'not' operation with the NOR instruction.
910def NOT : Pat<(not GPRC:$in),
911 (NOR GPRC:$in, GPRC:$in)>;
912
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000913// ADD an arbitrary immediate.
914def : Pat<(add GPRC:$in, imm:$imm),
915 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
916// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000917def : Pat<(or GPRC:$in, imm:$imm),
918 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000919// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000920def : Pat<(xor GPRC:$in, imm:$imm),
921 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanfd0d55e2005-10-21 06:36:18 +0000922def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
923 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
924 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000925
926def : Pat<(zext GPRC:$in),
Chris Lattnerc16b0c32005-10-19 04:32:04 +0000927 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000928def : Pat<(anyext GPRC:$in),
929 (OR4To8 GPRC:$in, GPRC:$in)>;
930def : Pat<(trunc G8RC:$in),
931 (OR8To4 G8RC:$in, G8RC:$in)>;
932
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000933// SHL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000934def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000935 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000936def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000937 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
938// SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000939def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000940 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000941def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000942 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
943
Chris Lattner595088a2005-11-17 07:30:41 +0000944// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +0000945def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
946def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
947def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
948def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +0000949def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
950 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +0000951def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
952 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +0000953
Nate Begeman69caef22005-12-13 22:55:22 +0000954// Fused multiply add and multiply sub for packed float. These are represented
955// separately from the real instructions above, for operations that must have
956// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
957def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
958 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
959def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
960 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
961
Chris Lattnerfea33f72005-12-06 02:10:38 +0000962// Standard shifts. These are represented separately from the real shifts above
963// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
964// amounts.
965def : Pat<(sra GPRC:$rS, GPRC:$rB),
966 (SRAW GPRC:$rS, GPRC:$rB)>;
967def : Pat<(srl GPRC:$rS, GPRC:$rB),
968 (SRW GPRC:$rS, GPRC:$rB)>;
969def : Pat<(shl GPRC:$rS, GPRC:$rB),
970 (SLW GPRC:$rS, GPRC:$rB)>;
971
Chris Lattner6736a6c2005-09-24 00:41:58 +0000972// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner0ebec062005-09-15 21:44:00 +0000973/*
Chris Lattner6b013fc2005-09-14 18:18:39 +0000974def : Pattern<(xor GPRC:$in, imm:$imm),
975 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
976 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner0ebec062005-09-15 21:44:00 +0000977*/
Chris Lattner6b013fc2005-09-14 18:18:39 +0000978
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000979//===----------------------------------------------------------------------===//
980// PowerPCInstrInfo Definition
981//
Chris Lattner0782e272004-12-16 16:31:57 +0000982def PowerPCInstrInfo : InstrInfo {
983 let PHIInst = PHI;
984
985 let TSFlagsFields = [ "VMX", "PPC64" ];
986 let TSFlagsShifts = [ 0, 1 ];
987
988 let isLittleEndianEncoding = 1;
989}
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000990