blob: 86ddd00ce5801bd7a930fcb29b8607f3bf2f903a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
Tom Stellard3d0823f2013-06-14 22:12:09 +000015include "R600InstrFormats.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000016
17class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000018 InstR600 <outs, ins, asm, pattern, NullALU> {
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21}
22
23def MEMxi : Operand<iPTR> {
24 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
25 let PrintMethod = "printMemOperand";
26}
27
28def MEMrr : Operand<iPTR> {
29 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
30}
31
32// Operands for non-registers
33
34class InstFlag<string PM = "printOperand", int Default = 0>
35 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
36 let PrintMethod = PM;
37}
38
Vincent Lejeune44bf8152013-02-10 17:57:33 +000039// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard365366f2013-01-23 02:09:06 +000040def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
41 let PrintMethod = "printSel";
42}
Vincent Lejeune22c42482013-04-30 00:14:08 +000043def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> {
Vincent Lejeunef97af792013-05-02 21:52:30 +000044 let PrintMethod = "printBankSwizzle";
Vincent Lejeune22c42482013-04-30 00:14:08 +000045}
Tom Stellard365366f2013-01-23 02:09:06 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047def LITERAL : InstFlag<"printLiteral">;
48
49def WRITE : InstFlag <"printWrite", 1>;
50def OMOD : InstFlag <"printOMOD">;
51def REL : InstFlag <"printRel">;
52def CLAMP : InstFlag <"printClamp">;
53def NEG : InstFlag <"printNeg">;
54def ABS : InstFlag <"printAbs">;
55def UEM : InstFlag <"printUpdateExecMask">;
56def UP : InstFlag <"printUpdatePred">;
57
58// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
59// Once we start using the packetizer in this backend we should have this
60// default to 0.
61def LAST : InstFlag<"printLast", 1>;
Vincent Lejeuned3eed662013-05-17 16:50:20 +000062def RSel : Operand<i32> {
63 let PrintMethod = "printRSel";
64}
65def CT: Operand<i32> {
66 let PrintMethod = "printCT";
67}
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000069def FRAMEri : Operand<iPTR> {
70 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
71}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
74def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
75def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard365366f2013-01-23 02:09:06 +000076def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
77def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000078def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000079
Tom Stellard75aadc22012-12-11 21:25:42 +000080
81def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
82 (ops PRED_SEL_OFF)>;
83
84
85let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
86
87// Class for instructions with only one source register.
88// If you add new ins to this instruction, make sure they are listed before
89// $literal, because the backend currently assumes that the last operand is
90// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
91// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
92// and R600InstrInfo::getOperandIdx().
93class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
94 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000095 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +000096 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +000097 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +000098 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
99 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000100 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000101 "$clamp $last $dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000102 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000103 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000104 pattern,
105 itin>,
106 R600ALU_Word0,
107 R600ALU_Word1_OP2 <inst> {
108
109 let src1 = 0;
110 let src1_rel = 0;
111 let src1_neg = 0;
112 let src1_abs = 0;
113 let update_exec_mask = 0;
114 let update_pred = 0;
115 let HasNativeOperands = 1;
116 let Op1 = 1;
117 let DisableEncoding = "$literal";
118
119 let Inst{31-0} = Word0;
120 let Inst{63-32} = Word1;
121}
122
123class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
124 InstrItinClass itin = AnyALU> :
125 R600_1OP <inst, opName,
126 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
127>;
128
129// If you add our change the operands for R600_2OP instructions, you must
130// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
131// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
132class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
133 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000134 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000135 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
136 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000137 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
138 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000139 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
140 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000141 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000142 "$clamp $last $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000143 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
144 "$src1_neg$src1_abs$src1$src1_abs$src1_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000145 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000146 pattern,
147 itin>,
148 R600ALU_Word0,
149 R600ALU_Word1_OP2 <inst> {
150
151 let HasNativeOperands = 1;
152 let Op2 = 1;
153 let DisableEncoding = "$literal";
154
155 let Inst{31-0} = Word0;
156 let Inst{63-32} = Word1;
157}
158
159class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
160 InstrItinClass itim = AnyALU> :
161 R600_2OP <inst, opName,
162 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
163 R600_Reg32:$src1))]
164>;
165
166// If you add our change the operands for R600_3OP instructions, you must
167// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
168// R600InstrInfo::buildDefaultInstruction(), and
169// R600InstrInfo::getOperandIdx().
170class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
171 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000172 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000173 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000174 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
175 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
176 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000177 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
178 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune709e0162013-05-17 16:49:49 +0000179 !strconcat(" ", opName, "$clamp $last $dst$dst_rel, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000180 "$src0_neg$src0$src0_rel, "
181 "$src1_neg$src1$src1_rel, "
182 "$src2_neg$src2$src2_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000183 "$pred_sel"
184 "$bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000185 pattern,
186 itin>,
187 R600ALU_Word0,
188 R600ALU_Word1_OP3<inst>{
189
190 let HasNativeOperands = 1;
191 let DisableEncoding = "$literal";
192 let Op3 = 1;
193
194 let Inst{31-0} = Word0;
195 let Inst{63-32} = Word1;
196}
197
198class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
199 InstrItinClass itin = VecALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000200 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000201 ins,
202 asm,
203 pattern,
204 itin>;
205
Vincent Lejeune53f35252013-03-31 19:33:04 +0000206
Tom Stellard75aadc22012-12-11 21:25:42 +0000207
208} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
209
210def TEX_SHADOW : PatLeaf<
211 (imm),
212 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer3bb17eb2013-02-12 12:11:23 +0000213 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellard75aadc22012-12-11 21:25:42 +0000214 }]
215>;
216
Tom Stellardc9b90312013-01-21 15:40:48 +0000217def TEX_RECT : PatLeaf<
218 (imm),
219 [{uint32_t TType = (uint32_t)N->getZExtValue();
220 return TType == 5;
221 }]
222>;
223
Tom Stellard462516b2013-02-07 17:02:14 +0000224def TEX_ARRAY : PatLeaf<
225 (imm),
226 [{uint32_t TType = (uint32_t)N->getZExtValue();
227 return TType == 9 || TType == 10 || TType == 15 || TType == 16;
228 }]
229>;
230
231def TEX_SHADOW_ARRAY : PatLeaf<
232 (imm),
233 [{uint32_t TType = (uint32_t)N->getZExtValue();
234 return TType == 11 || TType == 12 || TType == 17;
235 }]
236>;
237
Tom Stellard6aa0d552013-06-14 22:12:24 +0000238class EG_CF_RAT <bits <8> cfinst, bits <6> ratinst, bits<4> mask, dag outs,
Tom Stellard75aadc22012-12-11 21:25:42 +0000239 dag ins, string asm, list<dag> pattern> :
Tom Stellardd99b7932013-06-14 22:12:19 +0000240 InstR600ISA <outs, ins, asm, pattern>,
241 CF_ALLOC_EXPORT_WORD0_RAT, CF_ALLOC_EXPORT_WORD1_BUF {
Tom Stellard75aadc22012-12-11 21:25:42 +0000242
Tom Stellard6aa0d552013-06-14 22:12:24 +0000243 let rat_id = 0;
Tom Stellardd99b7932013-06-14 22:12:19 +0000244 let rat_inst = ratinst;
Tom Stellard6aa0d552013-06-14 22:12:24 +0000245 let rim = 0;
246 // XXX: Have a separate instruction for non-indexed writes.
247 let type = 1;
248 let rw_rel = 0;
249 let elem_size = 0;
250
251 let array_size = 0;
252 let comp_mask = mask;
253 let burst_count = 0;
254 let vpm = 0;
255 let cf_inst = cfinst;
256 let mark = 0;
257 let barrier = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000258
Tom Stellardd99b7932013-06-14 22:12:19 +0000259 let Inst{31-0} = Word0;
260 let Inst{63-32} = Word1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000261
Tom Stellard75aadc22012-12-11 21:25:42 +0000262}
263
264class LoadParamFrag <PatFrag load_type> : PatFrag <
265 (ops node:$ptr), (load_type node:$ptr),
266 [{ return isParamLoad(dyn_cast<LoadSDNode>(N)); }]
267>;
268
269def load_param : LoadParamFrag<load>;
270def load_param_zexti8 : LoadParamFrag<zextloadi8>;
271def load_param_zexti16 : LoadParamFrag<zextloadi16>;
272
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000273def isR600 : Predicate<"Subtarget.getGeneration() <= AMDGPUSubtarget::R700">;
274def isR700 : Predicate<"Subtarget.getGeneration() == AMDGPUSubtarget::R700">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000275def isEG : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000276 "Subtarget.getGeneration() >= AMDGPUSubtarget::EVERGREEN && "
277 "Subtarget.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS && "
278 "!Subtarget.hasCaymanISA()">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000279
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000280def isCayman : Predicate<"Subtarget.hasCaymanISA()">;
281def isEGorCayman : Predicate<"Subtarget.getGeneration() == "
282 "AMDGPUSubtarget::EVERGREEN"
283 "|| Subtarget.getGeneration() =="
284 "AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000285
286def isR600toCayman : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000287 "Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000288
289//===----------------------------------------------------------------------===//
Tom Stellardff62c352013-01-23 02:09:03 +0000290// R600 SDNodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000291//===----------------------------------------------------------------------===//
292
Tom Stellard41afe6a2013-02-05 17:09:14 +0000293def INTERP_PAIR_XY : AMDGPUShaderInst <
294 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000295 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000296 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
297 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000298
Tom Stellard41afe6a2013-02-05 17:09:14 +0000299def INTERP_PAIR_ZW : AMDGPUShaderInst <
300 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000301 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000302 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
303 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000304
Tom Stellardff62c352013-01-23 02:09:03 +0000305def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune743dca02013-03-05 15:04:29 +0000306 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune10a5e472013-03-05 15:04:42 +0000307 [SDNPVariadic]
Tom Stellardff62c352013-01-23 02:09:03 +0000308>;
309
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000310def DOT4 : SDNode<"AMDGPUISD::DOT4",
311 SDTypeProfile<1, 8, [SDTCisFP<0>, SDTCisVT<1, f32>, SDTCisVT<2, f32>,
312 SDTCisVT<3, f32>, SDTCisVT<4, f32>, SDTCisVT<5, f32>,
313 SDTCisVT<6, f32>, SDTCisVT<7, f32>, SDTCisVT<8, f32>]>,
314 []
315>;
316
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000317def TEXTURE_FETCH_Type : SDTypeProfile<1, 19, [SDTCisFP<0>]>;
318
319def TEXTURE_FETCH: SDNode<"AMDGPUISD::TEXTURE_FETCH", TEXTURE_FETCH_Type, []>;
320
321multiclass TexPattern<bits<32> TextureOp, Instruction inst, ValueType vt = v4f32> {
322def : Pat<(TEXTURE_FETCH (i32 TextureOp), vt:$SRC_GPR,
323 (i32 imm:$srcx), (i32 imm:$srcy), (i32 imm:$srcz), (i32 imm:$srcw),
324 (i32 imm:$offsetx), (i32 imm:$offsety), (i32 imm:$offsetz),
325 (i32 imm:$DST_SEL_X), (i32 imm:$DST_SEL_Y), (i32 imm:$DST_SEL_Z),
326 (i32 imm:$DST_SEL_W),
327 (i32 imm:$RESOURCE_ID), (i32 imm:$SAMPLER_ID),
328 (i32 imm:$COORD_TYPE_X), (i32 imm:$COORD_TYPE_Y), (i32 imm:$COORD_TYPE_Z),
329 (i32 imm:$COORD_TYPE_W)),
330 (inst R600_Reg128:$SRC_GPR,
331 imm:$srcx, imm:$srcy, imm:$srcz, imm:$srcw,
332 imm:$offsetx, imm:$offsety, imm:$offsetz,
333 imm:$DST_SEL_X, imm:$DST_SEL_Y, imm:$DST_SEL_Z,
334 imm:$DST_SEL_W,
335 imm:$RESOURCE_ID, imm:$SAMPLER_ID,
336 imm:$COORD_TYPE_X, imm:$COORD_TYPE_Y, imm:$COORD_TYPE_Z,
337 imm:$COORD_TYPE_W)>;
338}
339
Tom Stellardff62c352013-01-23 02:09:03 +0000340//===----------------------------------------------------------------------===//
341// Interpolation Instructions
342//===----------------------------------------------------------------------===//
343
Tom Stellard41afe6a2013-02-05 17:09:14 +0000344def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellard75aadc22012-12-11 21:25:42 +0000345 (outs R600_Reg128:$dst),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000346 (ins i32imm:$src0),
347 "INTERP_LOAD $src0 : $dst",
348 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000349
350def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
351 let bank_swizzle = 5;
352}
353
354def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
355 let bank_swizzle = 5;
356}
357
358def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
359
360//===----------------------------------------------------------------------===//
361// Export Instructions
362//===----------------------------------------------------------------------===//
363
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000364def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000365
366def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
367 [SDNPHasChain, SDNPSideEffect]>;
368
369class ExportWord0 {
370 field bits<32> Word0;
371
372 bits<13> arraybase;
373 bits<2> type;
374 bits<7> gpr;
375 bits<2> elem_size;
376
377 let Word0{12-0} = arraybase;
378 let Word0{14-13} = type;
379 let Word0{21-15} = gpr;
380 let Word0{22} = 0; // RW_REL
381 let Word0{29-23} = 0; // INDEX_GPR
382 let Word0{31-30} = elem_size;
383}
384
385class ExportSwzWord1 {
386 field bits<32> Word1;
387
388 bits<3> sw_x;
389 bits<3> sw_y;
390 bits<3> sw_z;
391 bits<3> sw_w;
392 bits<1> eop;
393 bits<8> inst;
394
395 let Word1{2-0} = sw_x;
396 let Word1{5-3} = sw_y;
397 let Word1{8-6} = sw_z;
398 let Word1{11-9} = sw_w;
399}
400
401class ExportBufWord1 {
402 field bits<32> Word1;
403
404 bits<12> arraySize;
405 bits<4> compMask;
406 bits<1> eop;
407 bits<8> inst;
408
409 let Word1{11-0} = arraySize;
410 let Word1{15-12} = compMask;
411}
412
413multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
414 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
415 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000416 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000417 0, 61, 0, 7, 7, 7, cf_inst, 0)
418 >;
419
420 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
421 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000422 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000423 0, 61, 7, 0, 7, 7, cf_inst, 0)
424 >;
425
Tom Stellardaf1bce72013-01-31 22:11:46 +0000426 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000427 (ExportInst
Tom Stellardaf1bce72013-01-31 22:11:46 +0000428 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
429 >;
430
431 def : Pat<(int_R600_store_dummy 1),
432 (ExportInst
433 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +0000434 >;
435
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000436 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
437 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
438 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
439 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard6f1b8652013-01-23 21:39:49 +0000440 >;
441
Tom Stellard75aadc22012-12-11 21:25:42 +0000442}
443
444multiclass SteamOutputExportPattern<Instruction ExportInst,
445 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
446// Stream0
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000447 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
448 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
449 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000450 4095, imm:$mask, buf0inst, 0)>;
451// Stream1
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000452 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
453 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
454 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000455 4095, imm:$mask, buf1inst, 0)>;
456// Stream2
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000457 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
458 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
459 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000460 4095, imm:$mask, buf2inst, 0)>;
461// Stream3
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000462 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
463 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
464 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000465 4095, imm:$mask, buf3inst, 0)>;
466}
467
Vincent Lejeune2d5c3412013-04-17 15:17:39 +0000468// Export Instructions should not be duplicated by TailDuplication pass
469// (which assumes that duplicable instruction are affected by exec mask)
470let usesCustomInserter = 1, isNotDuplicable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000471
472class ExportSwzInst : InstR600ISA<(
473 outs),
474 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
475 i32imm:$sw_x, i32imm:$sw_y, i32imm:$sw_z, i32imm:$sw_w, i32imm:$inst,
476 i32imm:$eop),
477 !strconcat("EXPORT", " $gpr"),
478 []>, ExportWord0, ExportSwzWord1 {
479 let elem_size = 3;
480 let Inst{31-0} = Word0;
481 let Inst{63-32} = Word1;
482}
483
Vincent Lejeuneea710fe2013-02-14 16:55:11 +0000484} // End usesCustomInserter = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000485
486class ExportBufInst : InstR600ISA<(
487 outs),
488 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
489 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
490 !strconcat("EXPORT", " $gpr"),
491 []>, ExportWord0, ExportBufWord1 {
492 let elem_size = 0;
493 let Inst{31-0} = Word0;
494 let Inst{63-32} = Word1;
495}
496
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000497//===----------------------------------------------------------------------===//
498// Control Flow Instructions
499//===----------------------------------------------------------------------===//
500
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000501
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000502def KCACHE : InstFlag<"printKCache">;
503
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000504class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs),
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000505(ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1,
506KCACHE:$KCACHE_MODE0, KCACHE:$KCACHE_MODE1,
507i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1,
508i32imm:$COUNT),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000509!strconcat(OpName, " $COUNT, @$ADDR, "
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000510"KC0[$KCACHE_MODE0], KC1[$KCACHE_MODE1]"),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000511[] >, CF_ALU_WORD0, CF_ALU_WORD1 {
512 field bits<64> Inst;
513
514 let CF_INST = inst;
515 let ALT_CONST = 0;
516 let WHOLE_QUAD_MODE = 0;
517 let BARRIER = 1;
518
519 let Inst{31-0} = Word0;
520 let Inst{63-32} = Word1;
521}
522
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000523class CF_WORD0_R600 {
524 field bits<32> Word0;
525
526 bits<32> ADDR;
527
528 let Word0 = ADDR;
529}
530
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000531class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
532ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 {
533 field bits<64> Inst;
534
535 let CF_INST = inst;
536 let BARRIER = 1;
537 let CF_CONST = 0;
538 let VALID_PIXEL_MODE = 0;
539 let COND = 0;
540 let CALL_COUNT = 0;
541 let COUNT_3 = 0;
542 let END_OF_PROGRAM = 0;
543 let WHOLE_QUAD_MODE = 0;
544
545 let Inst{31-0} = Word0;
546 let Inst{63-32} = Word1;
547}
548
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000549class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
550ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000551 field bits<64> Inst;
552
553 let CF_INST = inst;
554 let BARRIER = 1;
555 let JUMPTABLE_SEL = 0;
556 let CF_CONST = 0;
557 let VALID_PIXEL_MODE = 0;
558 let COND = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000559 let END_OF_PROGRAM = 0;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000560
561 let Inst{31-0} = Word0;
562 let Inst{63-32} = Word1;
563}
564
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000565def CF_ALU : ALU_CLAUSE<8, "ALU">;
566def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">;
567
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000568def FETCH_CLAUSE : AMDGPUInst <(outs),
569(ins i32imm:$addr), "Fetch clause starting at $addr:", [] > {
570 field bits<8> Inst;
571 bits<8> num;
572 let Inst = num;
573}
574
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000575def ALU_CLAUSE : AMDGPUInst <(outs),
576(ins i32imm:$addr), "ALU clause starting at $addr:", [] > {
577 field bits<8> Inst;
578 bits<8> num;
579 let Inst = num;
580}
581
582def LITERALS : AMDGPUInst <(outs),
583(ins LITERAL:$literal1, LITERAL:$literal2), "$literal1, $literal2", [] > {
584 field bits<64> Inst;
585 bits<32> literal1;
586 bits<32> literal2;
587
588 let Inst{31-0} = literal1;
589 let Inst{63-32} = literal2;
590}
591
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000592def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > {
593 field bits<64> Inst;
594}
595
Vincent Lejeune44bf8152013-02-10 17:57:33 +0000596let Predicates = [isR600toCayman] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000597
598//===----------------------------------------------------------------------===//
599// Common Instructions R600, R700, Evergreen, Cayman
600//===----------------------------------------------------------------------===//
601
602def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
603// Non-IEEE MUL: 0 * anything = 0
604def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
605def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
606def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
607def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
608
609// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
610// so some of the instruction names don't match the asm string.
611// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
612def SETE : R600_2OP <
613 0x08, "SETE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000614 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000615>;
616
617def SGT : R600_2OP <
618 0x09, "SETGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000619 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000620>;
621
622def SGE : R600_2OP <
623 0xA, "SETGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000624 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000625>;
626
627def SNE : R600_2OP <
628 0xB, "SETNE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000629 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_NE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000630>;
631
Tom Stellarde06163a2013-02-07 14:02:35 +0000632def SETE_DX10 : R600_2OP <
633 0xC, "SETE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000634 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_EQ))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000635>;
636
637def SETGT_DX10 : R600_2OP <
638 0xD, "SETGT_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000639 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GT))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000640>;
641
642def SETGE_DX10 : R600_2OP <
643 0xE, "SETGE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000644 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000645>;
646
647def SETNE_DX10 : R600_2OP <
648 0xF, "SETNE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000649 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_NE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000650>;
651
Tom Stellard75aadc22012-12-11 21:25:42 +0000652def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
653def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
654def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
655def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
656def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
657
658def MOV : R600_1OP <0x19, "MOV", []>;
659
660let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
661
662class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
663 (outs R600_Reg32:$dst),
664 (ins immType:$imm),
665 "",
666 []
667>;
668
669} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
670
671def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
672def : Pat <
673 (imm:$val),
674 (MOV_IMM_I32 imm:$val)
675>;
676
677def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
678def : Pat <
679 (fpimm:$val),
680 (MOV_IMM_F32 fpimm:$val)
681>;
682
683def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
684def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
685def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
686def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
687
688let hasSideEffects = 1 in {
689
690def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
691
692} // end hasSideEffects
693
694def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
695def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
696def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
697def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
698def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
699def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
700def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
701def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellard41398022012-12-21 20:12:01 +0000702def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000703def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
704
705def SETE_INT : R600_2OP <
706 0x3A, "SETE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000707 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000708>;
709
710def SETGT_INT : R600_2OP <
Tom Stellardb40ada92013-02-07 14:02:27 +0000711 0x3B, "SETGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000712 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000713>;
714
715def SETGE_INT : R600_2OP <
716 0x3C, "SETGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000717 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000718>;
719
720def SETNE_INT : R600_2OP <
721 0x3D, "SETNE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000722 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETNE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000723>;
724
725def SETGT_UINT : R600_2OP <
726 0x3E, "SETGT_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000727 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000728>;
729
730def SETGE_UINT : R600_2OP <
731 0x3F, "SETGE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000732 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000733>;
734
735def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
736def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
737def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
738def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
739
740def CNDE_INT : R600_3OP <
741 0x1C, "CNDE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000742 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000743>;
744
745def CNDGE_INT : R600_3OP <
746 0x1E, "CNDGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000747 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000748>;
749
750def CNDGT_INT : R600_3OP <
751 0x1D, "CNDGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000752 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000753>;
754
755//===----------------------------------------------------------------------===//
756// Texture instructions
757//===----------------------------------------------------------------------===//
758
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000759let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
760
761class R600_TEX <bits<11> inst, string opName> :
762 InstR600 <(outs R600_Reg128:$DST_GPR),
763 (ins R600_Reg128:$SRC_GPR,
764 RSel:$srcx, RSel:$srcy, RSel:$srcz, RSel:$srcw,
765 i32imm:$offsetx, i32imm:$offsety, i32imm:$offsetz,
766 RSel:$DST_SEL_X, RSel:$DST_SEL_Y, RSel:$DST_SEL_Z, RSel:$DST_SEL_W,
767 i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
768 CT:$COORD_TYPE_X, CT:$COORD_TYPE_Y, CT:$COORD_TYPE_Z,
769 CT:$COORD_TYPE_W),
770 !strconcat(opName,
771 " $DST_GPR.$DST_SEL_X$DST_SEL_Y$DST_SEL_Z$DST_SEL_W, "
772 "$SRC_GPR.$srcx$srcy$srcz$srcw "
773 "RID:$RESOURCE_ID SID:$SAMPLER_ID "
774 "CT:$COORD_TYPE_X$COORD_TYPE_Y$COORD_TYPE_Z$COORD_TYPE_W"),
775 [],
776 NullALU>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
777 let Inst{31-0} = Word0;
778 let Inst{63-32} = Word1;
779
780 let TEX_INST = inst{4-0};
781 let SRC_REL = 0;
782 let DST_REL = 0;
783 let LOD_BIAS = 0;
784
785 let INST_MOD = 0;
786 let FETCH_WHOLE_QUAD = 0;
787 let ALT_CONST = 0;
788 let SAMPLER_INDEX_MODE = 0;
789 let RESOURCE_INDEX_MODE = 0;
790
791 let TEXInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000792}
793
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000794} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
Tom Stellard75aadc22012-12-11 21:25:42 +0000795
Tom Stellard75aadc22012-12-11 21:25:42 +0000796
Tom Stellard75aadc22012-12-11 21:25:42 +0000797
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000798def TEX_SAMPLE : R600_TEX <0x10, "TEX_SAMPLE">;
799def TEX_SAMPLE_C : R600_TEX <0x18, "TEX_SAMPLE_C">;
800def TEX_SAMPLE_L : R600_TEX <0x11, "TEX_SAMPLE_L">;
801def TEX_SAMPLE_C_L : R600_TEX <0x19, "TEX_SAMPLE_C_L">;
802def TEX_SAMPLE_LB : R600_TEX <0x12, "TEX_SAMPLE_LB">;
803def TEX_SAMPLE_C_LB : R600_TEX <0x1A, "TEX_SAMPLE_C_LB">;
804def TEX_LD : R600_TEX <0x03, "TEX_LD">;
805def TEX_GET_TEXTURE_RESINFO : R600_TEX <0x04, "TEX_GET_TEXTURE_RESINFO">;
806def TEX_GET_GRADIENTS_H : R600_TEX <0x07, "TEX_GET_GRADIENTS_H">;
807def TEX_GET_GRADIENTS_V : R600_TEX <0x08, "TEX_GET_GRADIENTS_V">;
808def TEX_SET_GRADIENTS_H : R600_TEX <0x0B, "TEX_SET_GRADIENTS_H">;
809def TEX_SET_GRADIENTS_V : R600_TEX <0x0C, "TEX_SET_GRADIENTS_V">;
810def TEX_SAMPLE_G : R600_TEX <0x14, "TEX_SAMPLE_G">;
811def TEX_SAMPLE_C_G : R600_TEX <0x1C, "TEX_SAMPLE_C_G">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000812
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000813defm : TexPattern<0, TEX_SAMPLE>;
814defm : TexPattern<1, TEX_SAMPLE_C>;
815defm : TexPattern<2, TEX_SAMPLE_L>;
816defm : TexPattern<3, TEX_SAMPLE_C_L>;
817defm : TexPattern<4, TEX_SAMPLE_LB>;
818defm : TexPattern<5, TEX_SAMPLE_C_LB>;
819defm : TexPattern<6, TEX_LD, v4i32>;
820defm : TexPattern<7, TEX_GET_TEXTURE_RESINFO, v4i32>;
821defm : TexPattern<8, TEX_GET_GRADIENTS_H>;
822defm : TexPattern<9, TEX_GET_GRADIENTS_V>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000823
824//===----------------------------------------------------------------------===//
825// Helper classes for common instructions
826//===----------------------------------------------------------------------===//
827
828class MUL_LIT_Common <bits<5> inst> : R600_3OP <
829 inst, "MUL_LIT",
830 []
831>;
832
833class MULADD_Common <bits<5> inst> : R600_3OP <
834 inst, "MULADD",
Vincent Lejeune1ce13f52013-02-18 14:11:28 +0000835 []
836>;
837
838class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
839 inst, "MULADD_IEEE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000840 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000841>;
842
843class CNDE_Common <bits<5> inst> : R600_3OP <
844 inst, "CNDE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000845 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000846>;
847
848class CNDGT_Common <bits<5> inst> : R600_3OP <
849 inst, "CNDGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000850 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000851>;
852
853class CNDGE_Common <bits<5> inst> : R600_3OP <
854 inst, "CNDGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000855 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000856>;
857
Tom Stellard75aadc22012-12-11 21:25:42 +0000858
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000859let isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
860class R600_VEC2OP<list<dag> pattern> : InstR600 <(outs R600_Reg32:$dst), (ins
861// Slot X
862 UEM:$update_exec_mask_X, UP:$update_pred_X, WRITE:$write_X,
863 OMOD:$omod_X, REL:$dst_rel_X, CLAMP:$clamp_X,
864 R600_TReg32_X:$src0_X, NEG:$src0_neg_X, REL:$src0_rel_X, ABS:$src0_abs_X, SEL:$src0_sel_X,
865 R600_TReg32_X:$src1_X, NEG:$src1_neg_X, REL:$src1_rel_X, ABS:$src1_abs_X, SEL:$src1_sel_X,
866 R600_Pred:$pred_sel_X,
867// Slot Y
868 UEM:$update_exec_mask_Y, UP:$update_pred_Y, WRITE:$write_Y,
869 OMOD:$omod_Y, REL:$dst_rel_Y, CLAMP:$clamp_Y,
870 R600_TReg32_Y:$src0_Y, NEG:$src0_neg_Y, REL:$src0_rel_Y, ABS:$src0_abs_Y, SEL:$src0_sel_Y,
871 R600_TReg32_Y:$src1_Y, NEG:$src1_neg_Y, REL:$src1_rel_Y, ABS:$src1_abs_Y, SEL:$src1_sel_Y,
872 R600_Pred:$pred_sel_Y,
873// Slot Z
874 UEM:$update_exec_mask_Z, UP:$update_pred_Z, WRITE:$write_Z,
875 OMOD:$omod_Z, REL:$dst_rel_Z, CLAMP:$clamp_Z,
876 R600_TReg32_Z:$src0_Z, NEG:$src0_neg_Z, REL:$src0_rel_Z, ABS:$src0_abs_Z, SEL:$src0_sel_Z,
877 R600_TReg32_Z:$src1_Z, NEG:$src1_neg_Z, REL:$src1_rel_Z, ABS:$src1_abs_Z, SEL:$src1_sel_Z,
878 R600_Pred:$pred_sel_Z,
879// Slot W
880 UEM:$update_exec_mask_W, UP:$update_pred_W, WRITE:$write_W,
881 OMOD:$omod_W, REL:$dst_rel_W, CLAMP:$clamp_W,
882 R600_TReg32_W:$src0_W, NEG:$src0_neg_W, REL:$src0_rel_W, ABS:$src0_abs_W, SEL:$src0_sel_W,
883 R600_TReg32_W:$src1_W, NEG:$src1_neg_W, REL:$src1_rel_W, ABS:$src1_abs_W, SEL:$src1_sel_W,
884 R600_Pred:$pred_sel_W,
885 LITERAL:$literal0, LITERAL:$literal1),
886 "",
887 pattern,
888 AnyALU> {}
Tom Stellard75aadc22012-12-11 21:25:42 +0000889}
890
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000891def DOT_4 : R600_VEC2OP<[(set R600_Reg32:$dst, (DOT4
892 R600_TReg32_X:$src0_X, R600_TReg32_X:$src1_X,
893 R600_TReg32_Y:$src0_Y, R600_TReg32_Y:$src1_Y,
894 R600_TReg32_Z:$src0_Z, R600_TReg32_Z:$src1_Z,
895 R600_TReg32_W:$src0_W, R600_TReg32_W:$src1_W))]>;
896
897
898class DOT4_Common <bits<11> inst> : R600_2OP <inst, "DOT4", []>;
899
900
Tom Stellard75aadc22012-12-11 21:25:42 +0000901let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
902multiclass CUBE_Common <bits<11> inst> {
903
904 def _pseudo : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +0000905 (outs R600_Reg128:$dst),
906 (ins R600_Reg128:$src),
907 "CUBE $dst $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000908 [(set v4f32:$dst, (int_AMDGPU_cube v4f32:$src))],
Tom Stellard75aadc22012-12-11 21:25:42 +0000909 VecALU
910 > {
911 let isPseudo = 1;
912 }
913
914 def _real : R600_2OP <inst, "CUBE", []>;
915}
916} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
917
918class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
919 inst, "EXP_IEEE", fexp2
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000920> {
921 let TransOnly = 1;
922 let Itinerary = TransALU;
923}
Tom Stellard75aadc22012-12-11 21:25:42 +0000924
925class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
926 inst, "FLT_TO_INT", fp_to_sint
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000927> {
928 let TransOnly = 1;
929 let Itinerary = TransALU;
930}
Tom Stellard75aadc22012-12-11 21:25:42 +0000931
932class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
933 inst, "INT_TO_FLT", sint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000934> {
935 let TransOnly = 1;
936 let Itinerary = TransALU;
937}
Tom Stellard75aadc22012-12-11 21:25:42 +0000938
939class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
940 inst, "FLT_TO_UINT", fp_to_uint
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000941> {
942 let TransOnly = 1;
943 let Itinerary = TransALU;
944}
Tom Stellard75aadc22012-12-11 21:25:42 +0000945
946class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
947 inst, "UINT_TO_FLT", uint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000948> {
949 let TransOnly = 1;
950 let Itinerary = TransALU;
951}
Tom Stellard75aadc22012-12-11 21:25:42 +0000952
953class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
954 inst, "LOG_CLAMPED", []
955>;
956
957class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
958 inst, "LOG_IEEE", flog2
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000959> {
960 let TransOnly = 1;
961 let Itinerary = TransALU;
962}
Tom Stellard75aadc22012-12-11 21:25:42 +0000963
964class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
965class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
966class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
967class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
968 inst, "MULHI_INT", mulhs
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000969> {
970 let TransOnly = 1;
971 let Itinerary = TransALU;
972}
Tom Stellard75aadc22012-12-11 21:25:42 +0000973class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
974 inst, "MULHI", mulhu
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000975> {
976 let TransOnly = 1;
977 let Itinerary = TransALU;
978}
Tom Stellard75aadc22012-12-11 21:25:42 +0000979class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
980 inst, "MULLO_INT", mul
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000981> {
982 let TransOnly = 1;
983 let Itinerary = TransALU;
984}
985class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []> {
986 let TransOnly = 1;
987 let Itinerary = TransALU;
988}
Tom Stellard75aadc22012-12-11 21:25:42 +0000989
990class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
991 inst, "RECIP_CLAMPED", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000992> {
993 let TransOnly = 1;
994 let Itinerary = TransALU;
995}
Tom Stellard75aadc22012-12-11 21:25:42 +0000996
997class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000998 inst, "RECIP_IEEE", [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000999> {
1000 let TransOnly = 1;
1001 let Itinerary = TransALU;
1002}
Tom Stellard75aadc22012-12-11 21:25:42 +00001003
1004class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1005 inst, "RECIP_UINT", AMDGPUurecip
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001006> {
1007 let TransOnly = 1;
1008 let Itinerary = TransALU;
1009}
Tom Stellard75aadc22012-12-11 21:25:42 +00001010
1011class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1012 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001013> {
1014 let TransOnly = 1;
1015 let Itinerary = TransALU;
1016}
Tom Stellard75aadc22012-12-11 21:25:42 +00001017
1018class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1019 inst, "RECIPSQRT_IEEE", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001020> {
1021 let TransOnly = 1;
1022 let Itinerary = TransALU;
1023}
Tom Stellard75aadc22012-12-11 21:25:42 +00001024
1025class SIN_Common <bits<11> inst> : R600_1OP <
1026 inst, "SIN", []>{
1027 let Trig = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001028 let TransOnly = 1;
1029 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001030}
1031
1032class COS_Common <bits<11> inst> : R600_1OP <
1033 inst, "COS", []> {
1034 let Trig = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001035 let TransOnly = 1;
1036 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001037}
1038
1039//===----------------------------------------------------------------------===//
1040// Helper patterns for complex intrinsics
1041//===----------------------------------------------------------------------===//
1042
1043multiclass DIV_Common <InstR600 recip_ieee> {
1044def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001045 (int_AMDGPU_div f32:$src0, f32:$src1),
1046 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001047>;
1048
1049def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001050 (fdiv f32:$src0, f32:$src1),
1051 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001052>;
1053}
1054
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001055class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee>
1056 : Pat <
1057 (int_TGSI_lit_z f32:$src_x, f32:$src_y, f32:$src_w),
1058 (exp_ieee (mul_lit (log_clamped (MAX $src_y, (f32 ZERO))), $src_w, $src_x))
Tom Stellard75aadc22012-12-11 21:25:42 +00001059>;
1060
1061//===----------------------------------------------------------------------===//
1062// R600 / R700 Instructions
1063//===----------------------------------------------------------------------===//
1064
1065let Predicates = [isR600] in {
1066
1067 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1068 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001069 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001070 def CNDE_r600 : CNDE_Common<0x18>;
1071 def CNDGT_r600 : CNDGT_Common<0x19>;
1072 def CNDGE_r600 : CNDGE_Common<0x1A>;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001073 def DOT4_r600 : DOT4_Common<0x50>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001074 defm CUBE_r600 : CUBE_Common<0x52>;
1075 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1076 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1077 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1078 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1079 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1080 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1081 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1082 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1083 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1084 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1085 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1086 def SIN_r600 : SIN_Common<0x6E>;
1087 def COS_r600 : COS_Common<0x6F>;
1088 def ASHR_r600 : ASHR_Common<0x70>;
1089 def LSHR_r600 : LSHR_Common<0x71>;
1090 def LSHL_r600 : LSHL_Common<0x72>;
1091 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1092 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1093 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1094 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1095 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1096
1097 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001098 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001099 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1100
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001101 def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_r600 $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001102
1103 def R600_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001104 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001105 let Word1{21} = eop;
1106 let Word1{22} = 1; // VALID_PIXEL_MODE
1107 let Word1{30-23} = inst;
1108 let Word1{31} = 1; // BARRIER
1109 }
1110 defm : ExportPattern<R600_ExportSwz, 39>;
1111
1112 def R600_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001113 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001114 let Word1{21} = eop;
1115 let Word1{22} = 1; // VALID_PIXEL_MODE
1116 let Word1{30-23} = inst;
1117 let Word1{31} = 1; // BARRIER
1118 }
1119 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001120
1121 def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1122 "TEX $COUNT @$ADDR"> {
1123 let POP_COUNT = 0;
1124 }
1125 def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1126 "VTX $COUNT @$ADDR"> {
1127 let POP_COUNT = 0;
1128 }
1129 def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR),
1130 "LOOP_START_DX10 @$ADDR"> {
1131 let POP_COUNT = 0;
1132 let COUNT = 0;
1133 }
1134 def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1135 let POP_COUNT = 0;
1136 let COUNT = 0;
1137 }
1138 def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR),
1139 "LOOP_BREAK @$ADDR"> {
1140 let POP_COUNT = 0;
1141 let COUNT = 0;
1142 }
1143 def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR),
1144 "CONTINUE @$ADDR"> {
1145 let POP_COUNT = 0;
1146 let COUNT = 0;
1147 }
1148 def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1149 "JUMP @$ADDR POP:$POP_COUNT"> {
1150 let COUNT = 0;
1151 }
1152 def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1153 "ELSE @$ADDR POP:$POP_COUNT"> {
1154 let COUNT = 0;
1155 }
1156 def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> {
1157 let ADDR = 0;
1158 let COUNT = 0;
1159 let POP_COUNT = 0;
1160 }
1161 def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1162 "POP @$ADDR POP:$POP_COUNT"> {
1163 let COUNT = 0;
1164 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001165 def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> {
1166 let COUNT = 0;
1167 let POP_COUNT = 0;
1168 let ADDR = 0;
1169 let END_OF_PROGRAM = 1;
1170 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001171
Tom Stellard75aadc22012-12-11 21:25:42 +00001172}
1173
1174// Helper pattern for normalizing inputs to triginomic instructions for R700+
1175// cards.
1176class COS_PAT <InstR600 trig> : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001177 (fcos f32:$src),
1178 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), $src))
Tom Stellard75aadc22012-12-11 21:25:42 +00001179>;
1180
1181class SIN_PAT <InstR600 trig> : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001182 (fsin f32:$src),
1183 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), $src))
Tom Stellard75aadc22012-12-11 21:25:42 +00001184>;
1185
1186//===----------------------------------------------------------------------===//
1187// R700 Only instructions
1188//===----------------------------------------------------------------------===//
1189
1190let Predicates = [isR700] in {
1191 def SIN_r700 : SIN_Common<0x6E>;
1192 def COS_r700 : COS_Common<0x6F>;
1193
1194 // R700 normalizes inputs to SIN/COS the same as EG
1195 def : SIN_PAT <SIN_r700>;
1196 def : COS_PAT <COS_r700>;
1197}
1198
1199//===----------------------------------------------------------------------===//
1200// Evergreen Only instructions
1201//===----------------------------------------------------------------------===//
1202
1203let Predicates = [isEG] in {
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001204
Tom Stellard75aadc22012-12-11 21:25:42 +00001205def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1206defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1207
1208def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1209def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1210def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1211def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1212def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1213def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1214def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1215def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1216def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1217def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1218def SIN_eg : SIN_Common<0x8D>;
1219def COS_eg : COS_Common<0x8E>;
1220
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001221def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001222def : SIN_PAT <SIN_eg>;
1223def : COS_PAT <COS_eg>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001224def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_eg $src))>;
Tom Stellard6aa0d552013-06-14 22:12:24 +00001225
1226//===----------------------------------------------------------------------===//
1227// Memory read/write instructions
1228//===----------------------------------------------------------------------===//
1229let usesCustomInserter = 1 in {
1230
1231class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> mask, string name,
1232 list<dag> pattern>
1233 : EG_CF_RAT <0x57, 0x2, mask, (outs), ins, name, pattern> {
1234}
1235
1236} // End usesCustomInserter = 1
1237
1238// 32-bit store
1239def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg <
1240 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1241 0x1, "RAT_WRITE_CACHELESS_32_eg $rw_gpr, $index_gpr, $eop",
1242 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1243>;
1244
1245//128-bit store
1246def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg <
1247 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1248 0xf, "RAT_WRITE_CACHELESS_128 $rw_gpr.XYZW, $index_gpr, $eop",
1249 [(global_store v4i32:$rw_gpr, i32:$index_gpr)]
1250>;
1251
Tom Stellard75aadc22012-12-11 21:25:42 +00001252} // End Predicates = [isEG]
1253
1254//===----------------------------------------------------------------------===//
1255// Evergreen / Cayman Instructions
1256//===----------------------------------------------------------------------===//
1257
1258let Predicates = [isEGorCayman] in {
1259
1260 // BFE_UINT - bit_extract, an optimization for mask and shift
1261 // Src0 = Input
1262 // Src1 = Offset
1263 // Src2 = Width
1264 //
1265 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1266 //
1267 // Example Usage:
1268 // (Offset, Width)
1269 //
1270 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1271 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1272 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1273 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1274 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001275 [(set i32:$dst, (int_AMDIL_bit_extract_u32 i32:$src0, i32:$src1,
1276 i32:$src2))],
Tom Stellard75aadc22012-12-11 21:25:42 +00001277 VecALU
1278 >;
Tom Stellard2b971eb2013-05-10 02:09:45 +00001279 def : BFEPattern <BFE_UINT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001280
Tom Stellard6a6eced2013-05-03 17:21:24 +00001281 def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", [], VecALU>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001282 defm : BFIPatterns <BFI_INT_eg>;
1283
Tom Stellard5643c4a2013-05-20 15:02:19 +00001284 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>;
1285 def : ROTRPattern <BIT_ALIGN_INT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001286
1287 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001288 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001289 def ASHR_eg : ASHR_Common<0x15>;
1290 def LSHR_eg : LSHR_Common<0x16>;
1291 def LSHL_eg : LSHL_Common<0x17>;
1292 def CNDE_eg : CNDE_Common<0x19>;
1293 def CNDGT_eg : CNDGT_Common<0x1A>;
1294 def CNDGE_eg : CNDGE_Common<0x1B>;
1295 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1296 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001297 def DOT4_eg : DOT4_Common<0xBE>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001298 defm CUBE_eg : CUBE_Common<0xC0>;
1299
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001300let hasSideEffects = 1 in {
1301 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1302}
1303
Tom Stellard75aadc22012-12-11 21:25:42 +00001304 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1305
1306 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1307 let Pattern = [];
1308 }
1309
1310 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1311
1312 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1313 let Pattern = [];
1314 }
1315
1316 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1317
1318 // TRUNC is used for the FLT_TO_INT instructions to work around a
1319 // perceived problem where the rounding modes are applied differently
1320 // depending on the instruction and the slot they are in.
1321 // See:
1322 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1323 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1324 //
1325 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1326 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1327 // We should look into handling these cases separately.
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001328 def : Pat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001329
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001330 def : Pat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001331
Tom Stellardeac65dd2013-05-03 17:21:20 +00001332 // SHA-256 Patterns
1333 def : SHA256MaPattern <BFI_INT_eg, XOR_INT>;
1334
Tom Stellard75aadc22012-12-11 21:25:42 +00001335 def EG_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001336 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001337 let Word1{20} = 1; // VALID_PIXEL_MODE
1338 let Word1{21} = eop;
1339 let Word1{29-22} = inst;
1340 let Word1{30} = 0; // MARK
1341 let Word1{31} = 1; // BARRIER
1342 }
1343 defm : ExportPattern<EG_ExportSwz, 83>;
1344
1345 def EG_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001346 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001347 let Word1{20} = 1; // VALID_PIXEL_MODE
1348 let Word1{21} = eop;
1349 let Word1{29-22} = inst;
1350 let Word1{30} = 0; // MARK
1351 let Word1{31} = 1; // BARRIER
1352 }
1353 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1354
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001355 def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1356 "TEX $COUNT @$ADDR"> {
1357 let POP_COUNT = 0;
1358 }
1359 def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1360 "VTX $COUNT @$ADDR"> {
1361 let POP_COUNT = 0;
1362 }
1363 def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR),
1364 "LOOP_START_DX10 @$ADDR"> {
1365 let POP_COUNT = 0;
1366 let COUNT = 0;
1367 }
1368 def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1369 let POP_COUNT = 0;
1370 let COUNT = 0;
1371 }
1372 def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR),
1373 "LOOP_BREAK @$ADDR"> {
1374 let POP_COUNT = 0;
1375 let COUNT = 0;
1376 }
1377 def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR),
1378 "CONTINUE @$ADDR"> {
1379 let POP_COUNT = 0;
1380 let COUNT = 0;
1381 }
1382 def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1383 "JUMP @$ADDR POP:$POP_COUNT"> {
1384 let COUNT = 0;
1385 }
1386 def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1387 "ELSE @$ADDR POP:$POP_COUNT"> {
1388 let COUNT = 0;
1389 }
1390 def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> {
1391 let ADDR = 0;
1392 let COUNT = 0;
1393 let POP_COUNT = 0;
1394 }
1395 def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1396 "POP @$ADDR POP:$POP_COUNT"> {
1397 let COUNT = 0;
1398 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001399 def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> {
1400 let COUNT = 0;
1401 let POP_COUNT = 0;
1402 let ADDR = 0;
1403 let END_OF_PROGRAM = 1;
1404 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001405
Tom Stellard75aadc22012-12-11 21:25:42 +00001406//===----------------------------------------------------------------------===//
1407// Memory read/write instructions
1408//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001409
1410class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
Vincent Lejeune4ebef182013-05-17 16:50:09 +00001411 : InstR600ISA <outs, (ins MEMxi:$ptr), name, pattern>,
Tom Stellardab28e9a2013-01-23 02:09:01 +00001412 VTX_WORD1_GPR, VTX_WORD0 {
Tom Stellard75aadc22012-12-11 21:25:42 +00001413
1414 // Static fields
Tom Stellardab28e9a2013-01-23 02:09:01 +00001415 let VC_INST = 0;
1416 let FETCH_TYPE = 2;
1417 let FETCH_WHOLE_QUAD = 0;
1418 let BUFFER_ID = buffer_id;
1419 let SRC_REL = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001420 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1421 // to store vertex addresses in any channel, not just X.
Tom Stellardab28e9a2013-01-23 02:09:01 +00001422 let SRC_SEL_X = 0;
1423 let DST_REL = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001424 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
1425 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
1426 // however, based on my testing if USE_CONST_FIELDS is set, then all
1427 // these fields need to be set to 0.
Tom Stellardab28e9a2013-01-23 02:09:01 +00001428 let USE_CONST_FIELDS = 0;
1429 let NUM_FORMAT_ALL = 1;
1430 let FORMAT_COMP_ALL = 0;
1431 let SRF_MODE_ALL = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001432
Tom Stellardab28e9a2013-01-23 02:09:01 +00001433 let Inst{31-0} = Word0;
1434 let Inst{63-32} = Word1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001435 // LLVM can only encode 64-bit instructions, so these fields are manually
1436 // encoded in R600CodeEmitter
1437 //
1438 // bits<16> OFFSET;
1439 // bits<2> ENDIAN_SWAP = 0;
1440 // bits<1> CONST_BUF_NO_STRIDE = 0;
1441 // bits<1> MEGA_FETCH = 0;
1442 // bits<1> ALT_CONST = 0;
1443 // bits<2> BUFFER_INDEX_MODE = 0;
1444
Tom Stellard75aadc22012-12-11 21:25:42 +00001445
Tom Stellard75aadc22012-12-11 21:25:42 +00001446
1447 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1448 // is done in R600CodeEmitter
1449 //
1450 // Inst{79-64} = OFFSET;
1451 // Inst{81-80} = ENDIAN_SWAP;
1452 // Inst{82} = CONST_BUF_NO_STRIDE;
1453 // Inst{83} = MEGA_FETCH;
1454 // Inst{84} = ALT_CONST;
1455 // Inst{86-85} = BUFFER_INDEX_MODE;
1456 // Inst{95-86} = 0; Reserved
1457
1458 // VTX_WORD3 (Padding)
1459 //
1460 // Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00001461
1462 let VTXInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001463}
1464
1465class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
Vincent Lejeune4ebef182013-05-17 16:50:09 +00001466 : VTX_READ_eg <"VTX_READ_8 $dst, $ptr", buffer_id, (outs R600_TReg32_X:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001467 pattern> {
1468
1469 let MEGA_FETCH_COUNT = 1;
1470 let DST_SEL_X = 0;
1471 let DST_SEL_Y = 7; // Masked
1472 let DST_SEL_Z = 7; // Masked
1473 let DST_SEL_W = 7; // Masked
1474 let DATA_FORMAT = 1; // FMT_8
1475}
1476
1477class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
Vincent Lejeune4ebef182013-05-17 16:50:09 +00001478 : VTX_READ_eg <"VTX_READ_16 $dst, $ptr", buffer_id, (outs R600_TReg32_X:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001479 pattern> {
1480 let MEGA_FETCH_COUNT = 2;
1481 let DST_SEL_X = 0;
1482 let DST_SEL_Y = 7; // Masked
1483 let DST_SEL_Z = 7; // Masked
1484 let DST_SEL_W = 7; // Masked
1485 let DATA_FORMAT = 5; // FMT_16
1486
1487}
1488
1489class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
Vincent Lejeune4ebef182013-05-17 16:50:09 +00001490 : VTX_READ_eg <"VTX_READ_32 $dst, $ptr", buffer_id, (outs R600_TReg32_X:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001491 pattern> {
1492
1493 let MEGA_FETCH_COUNT = 4;
1494 let DST_SEL_X = 0;
1495 let DST_SEL_Y = 7; // Masked
1496 let DST_SEL_Z = 7; // Masked
1497 let DST_SEL_W = 7; // Masked
1498 let DATA_FORMAT = 0xD; // COLOR_32
1499
1500 // This is not really necessary, but there were some GPU hangs that appeared
1501 // to be caused by ALU instructions in the next instruction group that wrote
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001502 // to the $ptr registers of the VTX_READ.
Tom Stellard75aadc22012-12-11 21:25:42 +00001503 // e.g.
1504 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1505 // %T2_X<def> = MOV %ZERO
1506 //Adding this constraint prevents this from happening.
1507 let Constraints = "$ptr.ptr = $dst";
1508}
1509
1510class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
Vincent Lejeune4ebef182013-05-17 16:50:09 +00001511 : VTX_READ_eg <"VTX_READ_128 $dst.XYZW, $ptr", buffer_id, (outs R600_Reg128:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001512 pattern> {
1513
1514 let MEGA_FETCH_COUNT = 16;
1515 let DST_SEL_X = 0;
1516 let DST_SEL_Y = 1;
1517 let DST_SEL_Z = 2;
1518 let DST_SEL_W = 3;
1519 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1520
1521 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1522 // that holds its buffer address to avoid potential hangs. We can't use
1523 // the same constraint as VTX_READ_32_eg, because the $ptr.ptr and $dst
1524 // registers are different sizes.
1525}
1526
1527//===----------------------------------------------------------------------===//
1528// VTX Read from parameter memory space
1529//===----------------------------------------------------------------------===//
1530
1531def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001532 [(set i32:$dst, (load_param_zexti8 ADDRVTX_READ:$ptr))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001533>;
1534
1535def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001536 [(set i32:$dst, (load_param_zexti16 ADDRVTX_READ:$ptr))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001537>;
1538
1539def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001540 [(set i32:$dst, (load_param ADDRVTX_READ:$ptr))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001541>;
1542
Tom Stellard91da4e92013-02-13 22:05:20 +00001543def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001544 [(set v4i32:$dst, (load_param ADDRVTX_READ:$ptr))]
Tom Stellard91da4e92013-02-13 22:05:20 +00001545>;
1546
Tom Stellard75aadc22012-12-11 21:25:42 +00001547//===----------------------------------------------------------------------===//
1548// VTX Read from global memory space
1549//===----------------------------------------------------------------------===//
1550
1551// 8-bit reads
1552def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001553 [(set i32:$dst, (zextloadi8_global ADDRVTX_READ:$ptr))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001554>;
1555
1556// 32-bit reads
1557def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001558 [(set i32:$dst, (global_load ADDRVTX_READ:$ptr))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001559>;
1560
1561// 128-bit reads
1562def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001563 [(set v4i32:$dst, (global_load ADDRVTX_READ:$ptr))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001564>;
1565
1566//===----------------------------------------------------------------------===//
1567// Constant Loads
1568// XXX: We are currently storing all constants in the global address space.
1569//===----------------------------------------------------------------------===//
1570
1571def CONSTANT_LOAD_eg : VTX_READ_32_eg <1,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001572 [(set i32:$dst, (constant_load ADDRVTX_READ:$ptr))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001573>;
1574
1575}
1576
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001577//===----------------------------------------------------------------------===//
1578// Regist loads and stores - for indirect addressing
1579//===----------------------------------------------------------------------===//
1580
1581defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1582
Tom Stellard6aa0d552013-06-14 22:12:24 +00001583//===----------------------------------------------------------------------===//
1584// Cayman Instructions
1585//===----------------------------------------------------------------------===//
1586
Tom Stellard75aadc22012-12-11 21:25:42 +00001587let Predicates = [isCayman] in {
1588
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001589let isVector = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001590
1591def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1592
1593def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1594def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1595def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1596def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1597def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1598def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzera2e28152013-03-22 14:09:10 +00001599def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001600def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1601def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1602def SIN_cm : SIN_Common<0x8D>;
1603def COS_cm : COS_Common<0x8E>;
1604} // End isVector = 1
1605
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001606def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001607def : SIN_PAT <SIN_cm>;
1608def : COS_PAT <COS_cm>;
1609
1610defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1611
1612// RECIP_UINT emulation for Cayman
Michel Danzer8caa9042013-04-10 17:17:56 +00001613// The multiplication scales from [0,1] to the unsigned integer range
Tom Stellard75aadc22012-12-11 21:25:42 +00001614def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001615 (AMDGPUurecip i32:$src0),
1616 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg $src0)),
Michel Danzer8caa9042013-04-10 17:17:56 +00001617 (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1)))
Tom Stellard75aadc22012-12-11 21:25:42 +00001618>;
1619
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001620 def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> {
1621 let ADDR = 0;
1622 let POP_COUNT = 0;
1623 let COUNT = 0;
1624 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001625
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001626def : Pat<(fsqrt f32:$src), (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001627
Tom Stellard6aa0d552013-06-14 22:12:24 +00001628
1629def RAT_STORE_DWORD_cm : EG_CF_RAT <
1630 0x57, 0x14, 0x1, (outs),
1631 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr),
1632 "EXPORT_RAT_INST_STORE_DWORD $rw_gpr, $index_gpr",
1633 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1634> {
1635 let eop = 0; // This bit is not used on Cayman.
1636}
1637
Tom Stellard75aadc22012-12-11 21:25:42 +00001638} // End isCayman
1639
1640//===----------------------------------------------------------------------===//
1641// Branch Instructions
1642//===----------------------------------------------------------------------===//
1643
1644
1645def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
1646 "IF_PREDICATE_SET $src", []>;
1647
1648def PREDICATED_BREAK : ILFormat<(outs), (ins GPRI32:$src),
1649 "PREDICATED_BREAK $src", []>;
1650
1651//===----------------------------------------------------------------------===//
1652// Pseudo instructions
1653//===----------------------------------------------------------------------===//
1654
1655let isPseudo = 1 in {
1656
1657def PRED_X : InstR600 <
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001658 (outs R600_Predicate_Bit:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001659 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
1660 "", [], NullALU> {
1661 let FlagOperandIdx = 3;
1662}
1663
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001664let isTerminator = 1, isBranch = 1 in {
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001665def JUMP_COND : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001666 (outs),
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001667 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellard75aadc22012-12-11 21:25:42 +00001668 "JUMP $target ($p)",
1669 [], AnyALU
1670 >;
1671
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001672def JUMP : InstR600 <
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001673 (outs),
1674 (ins brtarget:$target),
1675 "JUMP $target",
1676 [], AnyALU
1677 >
1678{
1679 let isPredicable = 1;
1680 let isBarrier = 1;
1681}
1682
1683} // End isTerminator = 1, isBranch = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001684
1685let usesCustomInserter = 1 in {
1686
1687let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
1688
1689def MASK_WRITE : AMDGPUShaderInst <
1690 (outs),
1691 (ins R600_Reg32:$src),
1692 "MASK_WRITE $src",
1693 []
1694>;
1695
1696} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
1697
Tom Stellard75aadc22012-12-11 21:25:42 +00001698
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001699def TXD: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001700 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001701 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
1702 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00001703 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001704 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
1705 imm:$resourceId, imm:$samplerId, imm:$textureTarget))],
1706 NullALU > {
Vincent Lejeunec2991642013-04-30 00:13:39 +00001707 let TEXInst = 1;
1708}
Tom Stellard75aadc22012-12-11 21:25:42 +00001709
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001710def TXD_SHADOW: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001711 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001712 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
1713 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00001714 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001715 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
1716 imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))],
1717 NullALU
Vincent Lejeunec2991642013-04-30 00:13:39 +00001718> {
1719 let TEXInst = 1;
1720}
Tom Stellard75aadc22012-12-11 21:25:42 +00001721} // End isPseudo = 1
1722} // End usesCustomInserter = 1
1723
1724def CLAMP_R600 : CLAMP <R600_Reg32>;
1725def FABS_R600 : FABS<R600_Reg32>;
1726def FNEG_R600 : FNEG<R600_Reg32>;
1727
1728//===---------------------------------------------------------------------===//
1729// Return instruction
1730//===---------------------------------------------------------------------===//
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001731let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesenfdc37672013-02-05 17:53:52 +00001732 usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001733 def RETURN : ILFormat<(outs), (ins variable_ops),
1734 "RETURN", [(IL_retflag)]>;
1735}
1736
Tom Stellard365366f2013-01-23 02:09:06 +00001737
1738//===----------------------------------------------------------------------===//
1739// Constant Buffer Addressing Support
1740//===----------------------------------------------------------------------===//
1741
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001742let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard365366f2013-01-23 02:09:06 +00001743def CONST_COPY : Instruction {
1744 let OutOperandList = (outs R600_Reg32:$dst);
1745 let InOperandList = (ins i32imm:$src);
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001746 let Pattern =
1747 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard365366f2013-01-23 02:09:06 +00001748 let AsmString = "CONST_COPY";
1749 let neverHasSideEffects = 1;
1750 let isAsCheapAsAMove = 1;
1751 let Itinerary = NullALU;
1752}
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001753} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard365366f2013-01-23 02:09:06 +00001754
1755def TEX_VTX_CONSTBUF :
Vincent Lejeune743dca02013-03-05 15:04:29 +00001756 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001757 [(set v4i32:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellard365366f2013-01-23 02:09:06 +00001758 VTX_WORD1_GPR, VTX_WORD0 {
1759
1760 let VC_INST = 0;
1761 let FETCH_TYPE = 2;
1762 let FETCH_WHOLE_QUAD = 0;
Tom Stellard365366f2013-01-23 02:09:06 +00001763 let SRC_REL = 0;
1764 let SRC_SEL_X = 0;
1765 let DST_REL = 0;
1766 let USE_CONST_FIELDS = 0;
1767 let NUM_FORMAT_ALL = 2;
1768 let FORMAT_COMP_ALL = 1;
1769 let SRF_MODE_ALL = 1;
1770 let MEGA_FETCH_COUNT = 16;
1771 let DST_SEL_X = 0;
1772 let DST_SEL_Y = 1;
1773 let DST_SEL_Z = 2;
1774 let DST_SEL_W = 3;
1775 let DATA_FORMAT = 35;
1776
1777 let Inst{31-0} = Word0;
1778 let Inst{63-32} = Word1;
1779
1780// LLVM can only encode 64-bit instructions, so these fields are manually
1781// encoded in R600CodeEmitter
1782//
1783// bits<16> OFFSET;
1784// bits<2> ENDIAN_SWAP = 0;
1785// bits<1> CONST_BUF_NO_STRIDE = 0;
1786// bits<1> MEGA_FETCH = 0;
1787// bits<1> ALT_CONST = 0;
1788// bits<2> BUFFER_INDEX_MODE = 0;
1789
1790
1791
1792// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1793// is done in R600CodeEmitter
1794//
1795// Inst{79-64} = OFFSET;
1796// Inst{81-80} = ENDIAN_SWAP;
1797// Inst{82} = CONST_BUF_NO_STRIDE;
1798// Inst{83} = MEGA_FETCH;
1799// Inst{84} = ALT_CONST;
1800// Inst{86-85} = BUFFER_INDEX_MODE;
1801// Inst{95-86} = 0; Reserved
1802
1803// VTX_WORD3 (Padding)
1804//
1805// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00001806 let VTXInst = 1;
Tom Stellard365366f2013-01-23 02:09:06 +00001807}
1808
Vincent Lejeune68501802013-02-18 14:11:19 +00001809def TEX_VTX_TEXBUF:
1810 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001811 [(set v4f32:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
Vincent Lejeune68501802013-02-18 14:11:19 +00001812VTX_WORD1_GPR, VTX_WORD0 {
1813
1814let VC_INST = 0;
1815let FETCH_TYPE = 2;
1816let FETCH_WHOLE_QUAD = 0;
1817let SRC_REL = 0;
1818let SRC_SEL_X = 0;
1819let DST_REL = 0;
1820let USE_CONST_FIELDS = 1;
1821let NUM_FORMAT_ALL = 0;
1822let FORMAT_COMP_ALL = 0;
1823let SRF_MODE_ALL = 1;
1824let MEGA_FETCH_COUNT = 16;
1825let DST_SEL_X = 0;
1826let DST_SEL_Y = 1;
1827let DST_SEL_Z = 2;
1828let DST_SEL_W = 3;
1829let DATA_FORMAT = 0;
1830
1831let Inst{31-0} = Word0;
1832let Inst{63-32} = Word1;
1833
1834// LLVM can only encode 64-bit instructions, so these fields are manually
1835// encoded in R600CodeEmitter
1836//
1837// bits<16> OFFSET;
1838// bits<2> ENDIAN_SWAP = 0;
1839// bits<1> CONST_BUF_NO_STRIDE = 0;
1840// bits<1> MEGA_FETCH = 0;
1841// bits<1> ALT_CONST = 0;
1842// bits<2> BUFFER_INDEX_MODE = 0;
1843
1844
1845
1846// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1847// is done in R600CodeEmitter
1848//
1849// Inst{79-64} = OFFSET;
1850// Inst{81-80} = ENDIAN_SWAP;
1851// Inst{82} = CONST_BUF_NO_STRIDE;
1852// Inst{83} = MEGA_FETCH;
1853// Inst{84} = ALT_CONST;
1854// Inst{86-85} = BUFFER_INDEX_MODE;
1855// Inst{95-86} = 0; Reserved
1856
1857// VTX_WORD3 (Padding)
1858//
1859// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00001860 let VTXInst = 1;
Vincent Lejeune68501802013-02-18 14:11:19 +00001861}
1862
1863
Tom Stellard365366f2013-01-23 02:09:06 +00001864
Tom Stellardf8794352012-12-19 22:10:31 +00001865//===--------------------------------------------------------------------===//
1866// Instructions support
1867//===--------------------------------------------------------------------===//
1868//===---------------------------------------------------------------------===//
1869// Custom Inserter for Branches and returns, this eventually will be a
1870// seperate pass
1871//===---------------------------------------------------------------------===//
1872let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
1873 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
1874 "; Pseudo unconditional branch instruction",
1875 [(br bb:$target)]>;
1876 defm BRANCH_COND : BranchConditional<IL_brcond>;
1877}
1878
1879//===---------------------------------------------------------------------===//
1880// Flow and Program control Instructions
1881//===---------------------------------------------------------------------===//
1882let isTerminator=1 in {
1883 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
1884 !strconcat("SWITCH", " $src"), []>;
1885 def CASE : ILFormat< (outs), (ins GPRI32:$src),
1886 !strconcat("CASE", " $src"), []>;
1887 def BREAK : ILFormat< (outs), (ins),
1888 "BREAK", []>;
1889 def CONTINUE : ILFormat< (outs), (ins),
1890 "CONTINUE", []>;
1891 def DEFAULT : ILFormat< (outs), (ins),
1892 "DEFAULT", []>;
1893 def ELSE : ILFormat< (outs), (ins),
1894 "ELSE", []>;
1895 def ENDSWITCH : ILFormat< (outs), (ins),
1896 "ENDSWITCH", []>;
1897 def ENDMAIN : ILFormat< (outs), (ins),
1898 "ENDMAIN", []>;
1899 def END : ILFormat< (outs), (ins),
1900 "END", []>;
1901 def ENDFUNC : ILFormat< (outs), (ins),
1902 "ENDFUNC", []>;
1903 def ENDIF : ILFormat< (outs), (ins),
1904 "ENDIF", []>;
1905 def WHILELOOP : ILFormat< (outs), (ins),
1906 "WHILE", []>;
1907 def ENDLOOP : ILFormat< (outs), (ins),
1908 "ENDLOOP", []>;
1909 def FUNC : ILFormat< (outs), (ins),
1910 "FUNC", []>;
1911 def RETDYN : ILFormat< (outs), (ins),
1912 "RET_DYN", []>;
1913 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1914 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
1915 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1916 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
1917 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1918 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
1919 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1920 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
1921 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1922 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
1923 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1924 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
1925 defm IFC : BranchInstr2<"IFC">;
1926 defm BREAKC : BranchInstr2<"BREAKC">;
1927 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
1928}
1929
Tom Stellard75aadc22012-12-11 21:25:42 +00001930//===----------------------------------------------------------------------===//
1931// ISel Patterns
1932//===----------------------------------------------------------------------===//
1933
Tom Stellard2add82d2013-03-08 15:37:09 +00001934// CND*_INT Pattterns for f32 True / False values
1935
1936class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001937 (selectcc i32:$src0, 0, f32:$src1, f32:$src2, cc),
1938 (cnd $src0, $src1, $src2)
Tom Stellard2add82d2013-03-08 15:37:09 +00001939>;
1940
1941def : CND_INT_f32 <CNDE_INT, SETEQ>;
1942def : CND_INT_f32 <CNDGT_INT, SETGT>;
1943def : CND_INT_f32 <CNDGE_INT, SETGE>;
1944
Tom Stellard75aadc22012-12-11 21:25:42 +00001945//CNDGE_INT extra pattern
1946def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001947 (selectcc i32:$src0, -1, i32:$src1, i32:$src2, COND_GT),
1948 (CNDGE_INT $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00001949>;
1950
1951// KIL Patterns
1952def KILP : Pat <
1953 (int_AMDGPU_kilp),
1954 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
1955>;
1956
1957def KIL : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001958 (int_AMDGPU_kill f32:$src0),
1959 (MASK_WRITE (KILLGT (f32 ZERO), $src0))
Tom Stellard75aadc22012-12-11 21:25:42 +00001960>;
1961
1962// SGT Reverse args
1963def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001964 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LT),
1965 (SGT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001966>;
1967
1968// SGE Reverse args
1969def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001970 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LE),
1971 (SGE $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001972>;
1973
Tom Stellarde06163a2013-02-07 14:02:35 +00001974// SETGT_DX10 reverse args
1975def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001976 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LT),
1977 (SETGT_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00001978>;
1979
1980// SETGE_DX10 reverse args
1981def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001982 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LE),
1983 (SETGE_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00001984>;
1985
Tom Stellard75aadc22012-12-11 21:25:42 +00001986// SETGT_INT reverse args
1987def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001988 (selectcc i32:$src0, i32:$src1, -1, 0, SETLT),
1989 (SETGT_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001990>;
1991
1992// SETGE_INT reverse args
1993def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001994 (selectcc i32:$src0, i32:$src1, -1, 0, SETLE),
1995 (SETGE_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001996>;
1997
1998// SETGT_UINT reverse args
1999def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002000 (selectcc i32:$src0, i32:$src1, -1, 0, SETULT),
2001 (SETGT_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002002>;
2003
2004// SETGE_UINT reverse args
2005def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002006 (selectcc i32:$src0, i32:$src1, -1, 0, SETULE),
2007 (SETGE_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002008>;
2009
2010// The next two patterns are special cases for handling 'true if ordered' and
2011// 'true if unordered' conditionals. The assumption here is that the behavior of
2012// SETE and SNE conforms to the Direct3D 10 rules for floating point values
2013// described here:
2014// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
2015// We assume that SETE returns false when one of the operands is NAN and
2016// SNE returns true when on of the operands is NAN
2017
2018//SETE - 'true if ordered'
2019def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002020 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETO),
2021 (SETE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002022>;
2023
Tom Stellarde06163a2013-02-07 14:02:35 +00002024//SETE_DX10 - 'true if ordered'
2025def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002026 (selectcc f32:$src0, f32:$src1, -1, 0, SETO),
2027 (SETE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002028>;
2029
Tom Stellard75aadc22012-12-11 21:25:42 +00002030//SNE - 'true if unordered'
2031def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002032 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETUO),
2033 (SNE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002034>;
2035
Tom Stellarde06163a2013-02-07 14:02:35 +00002036//SETNE_DX10 - 'true if ordered'
2037def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002038 (selectcc f32:$src0, f32:$src1, -1, 0, SETUO),
2039 (SETNE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002040>;
2041
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002042def : Extract_Element <f32, v4f32, 0, sub0>;
2043def : Extract_Element <f32, v4f32, 1, sub1>;
2044def : Extract_Element <f32, v4f32, 2, sub2>;
2045def : Extract_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002046
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002047def : Insert_Element <f32, v4f32, 0, sub0>;
2048def : Insert_Element <f32, v4f32, 1, sub1>;
2049def : Insert_Element <f32, v4f32, 2, sub2>;
2050def : Insert_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002051
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002052def : Extract_Element <i32, v4i32, 0, sub0>;
2053def : Extract_Element <i32, v4i32, 1, sub1>;
2054def : Extract_Element <i32, v4i32, 2, sub2>;
2055def : Extract_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002056
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002057def : Insert_Element <i32, v4i32, 0, sub0>;
2058def : Insert_Element <i32, v4i32, 1, sub1>;
2059def : Insert_Element <i32, v4i32, 2, sub2>;
2060def : Insert_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002061
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002062def : Vector4_Build <v4f32, f32>;
2063def : Vector4_Build <v4i32, i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002064
2065// bitconvert patterns
2066
2067def : BitConvert <i32, f32, R600_Reg32>;
2068def : BitConvert <f32, i32, R600_Reg32>;
2069def : BitConvert <v4f32, v4i32, R600_Reg128>;
2070def : BitConvert <v4i32, v4f32, R600_Reg128>;
2071
2072// DWORDADDR pattern
2073def : DwordAddrPat <i32, R600_Reg32>;
2074
2075} // End isR600toCayman Predicate