blob: f7e31de65f6d11ffde7d731268e3037e2e684425 [file] [log] [blame]
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001//===-- X86AsmInstrumentation.cpp - Instrument X86 inline assembly --------===//
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000010#include "X86AsmInstrumentation.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000011#include "MCTargetDesc/X86MCTargetDesc.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000012#include "X86Operand.h"
Evgeniy Stepanov29865f72014-04-30 14:04:31 +000013#include "llvm/ADT/Triple.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "llvm/ADT/Twine.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000015#include "llvm/MC/MCContext.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000016#include "llvm/MC/MCDwarf.h"
17#include "llvm/MC/MCExpr.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000018#include "llvm/MC/MCInst.h"
19#include "llvm/MC/MCInstBuilder.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000020#include "llvm/MC/MCInstrInfo.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000021#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000022#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000023#include "llvm/MC/MCRegisterInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000024#include "llvm/MC/MCStreamer.h"
25#include "llvm/MC/MCSubtargetInfo.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000026#include "llvm/MC/MCTargetOptions.h"
Evgeniy Stepanov3819f022014-05-07 07:54:11 +000027#include "llvm/Support/CommandLine.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000028#include "llvm/Support/ErrorHandling.h"
29#include "llvm/Support/SMLoc.h"
Yuri Gorshenin46853b52014-10-13 09:37:47 +000030#include <algorithm>
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000031#include <cassert>
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000032#include <cstdint>
33#include <limits>
34#include <memory>
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000035#include <vector>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000036
Yuri Gorshenin3e22bb82014-10-27 08:38:54 +000037// Following comment describes how assembly instrumentation works.
38// Currently we have only AddressSanitizer instrumentation, but we're
39// planning to implement MemorySanitizer for inline assembly too. If
40// you're not familiar with AddressSanitizer algorithm, please, read
41// https://code.google.com/p/address-sanitizer/wiki/AddressSanitizerAlgorithm.
42//
43// When inline assembly is parsed by an instance of X86AsmParser, all
44// instructions are emitted via EmitInstruction method. That's the
45// place where X86AsmInstrumentation analyzes an instruction and
46// decides, whether the instruction should be emitted as is or
47// instrumentation is required. The latter case happens when an
48// instruction reads from or writes to memory. Now instruction opcode
49// is explicitly checked, and if an instruction has a memory operand
50// (for instance, movq (%rsi, %rcx, 8), %rax) - it should be
51// instrumented. There're also exist instructions that modify
52// memory but don't have an explicit memory operands, for instance,
53// movs.
54//
55// Let's consider at first 8-byte memory accesses when an instruction
56// has an explicit memory operand. In this case we need two registers -
57// AddressReg to compute address of a memory cells which are accessed
58// and ShadowReg to compute corresponding shadow address. So, we need
59// to spill both registers before instrumentation code and restore them
60// after instrumentation. Thus, in general, instrumentation code will
61// look like this:
62// PUSHF # Store flags, otherwise they will be overwritten
63// PUSH AddressReg # spill AddressReg
64// PUSH ShadowReg # spill ShadowReg
65// LEA MemOp, AddressReg # compute address of the memory operand
66// MOV AddressReg, ShadowReg
67// SHR ShadowReg, 3
68// # ShadowOffset(AddressReg >> 3) contains address of a shadow
69// # corresponding to MemOp.
70// CMP ShadowOffset(ShadowReg), 0 # test shadow value
71// JZ .Done # when shadow equals to zero, everything is fine
72// MOV AddressReg, RDI
73// # Call __asan_report function with AddressReg as an argument
74// CALL __asan_report
75// .Done:
76// POP ShadowReg # Restore ShadowReg
77// POP AddressReg # Restore AddressReg
78// POPF # Restore flags
79//
80// Memory accesses with different size (1-, 2-, 4- and 16-byte) are
81// handled in a similar manner, but small memory accesses (less than 8
82// byte) require an additional ScratchReg, which is used for shadow value.
83//
84// If, suppose, we're instrumenting an instruction like movs, only
85// contents of RDI, RDI + AccessSize * RCX, RSI, RSI + AccessSize *
86// RCX are checked. In this case there're no need to spill and restore
87// AddressReg , ShadowReg or flags four times, they're saved on stack
88// just once, before instrumentation of these four addresses, and restored
89// at the end of the instrumentation.
90//
91// There exist several things which complicate this simple algorithm.
92// * Instrumented memory operand can have RSP as a base or an index
93// register. So we need to add a constant offset before computation
94// of memory address, since flags, AddressReg, ShadowReg, etc. were
95// already stored on stack and RSP was modified.
96// * Debug info (usually, DWARF) should be adjusted, because sometimes
97// RSP is used as a frame register. So, we need to select some
98// register as a frame register and temprorary override current CFA
99// register.
100
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000101using namespace llvm;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000102
Evgeniy Stepanov3819f022014-05-07 07:54:11 +0000103static cl::opt<bool> ClAsanInstrumentAssembly(
104 "asan-instrument-assembly",
105 cl::desc("instrument assembly with AddressSanitizer checks"), cl::Hidden,
106 cl::init(false));
107
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000108static const int64_t MinAllowedDisplacement =
109 std::numeric_limits<int32_t>::min();
110static const int64_t MaxAllowedDisplacement =
111 std::numeric_limits<int32_t>::max();
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000112
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000113static int64_t ApplyDisplacementBounds(int64_t Displacement) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000114 return std::max(std::min(MaxAllowedDisplacement, Displacement),
115 MinAllowedDisplacement);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000116}
117
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000118static void CheckDisplacementBounds(int64_t Displacement) {
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000119 assert(Displacement >= MinAllowedDisplacement &&
120 Displacement <= MaxAllowedDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000121}
122
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000123static bool IsStackReg(unsigned Reg) {
124 return Reg == X86::RSP || Reg == X86::ESP;
125}
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000126
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000127static bool IsSmallMemAccess(unsigned AccessSize) { return AccessSize < 8; }
128
129namespace {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000130
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000131class X86AddressSanitizer : public X86AsmInstrumentation {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000132public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000133 struct RegisterContext {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000134 private:
135 enum RegOffset {
136 REG_OFFSET_ADDRESS = 0,
137 REG_OFFSET_SHADOW,
138 REG_OFFSET_SCRATCH
139 };
140
141 public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000142 RegisterContext(unsigned AddressReg, unsigned ShadowReg,
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000143 unsigned ScratchReg) {
Craig Topper91dab7b2015-12-25 22:09:45 +0000144 BusyRegs.push_back(convReg(AddressReg, 64));
145 BusyRegs.push_back(convReg(ShadowReg, 64));
146 BusyRegs.push_back(convReg(ScratchReg, 64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000147 }
148
Craig Topper91dab7b2015-12-25 22:09:45 +0000149 unsigned AddressReg(unsigned Size) const {
150 return convReg(BusyRegs[REG_OFFSET_ADDRESS], Size);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000151 }
152
Craig Topper91dab7b2015-12-25 22:09:45 +0000153 unsigned ShadowReg(unsigned Size) const {
154 return convReg(BusyRegs[REG_OFFSET_SHADOW], Size);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000155 }
156
Craig Topper91dab7b2015-12-25 22:09:45 +0000157 unsigned ScratchReg(unsigned Size) const {
158 return convReg(BusyRegs[REG_OFFSET_SCRATCH], Size);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000159 }
160
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000161 void AddBusyReg(unsigned Reg) {
162 if (Reg != X86::NoRegister)
Craig Topper91dab7b2015-12-25 22:09:45 +0000163 BusyRegs.push_back(convReg(Reg, 64));
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000164 }
165
166 void AddBusyRegs(const X86Operand &Op) {
167 AddBusyReg(Op.getMemBaseReg());
168 AddBusyReg(Op.getMemIndexReg());
169 }
170
Craig Topper91dab7b2015-12-25 22:09:45 +0000171 unsigned ChooseFrameReg(unsigned Size) const {
Craig Topper2e444922014-12-26 06:36:23 +0000172 static const MCPhysReg Candidates[] = { X86::RBP, X86::RAX, X86::RBX,
173 X86::RCX, X86::RDX, X86::RDI,
174 X86::RSI };
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000175 for (unsigned Reg : Candidates) {
176 if (!std::count(BusyRegs.begin(), BusyRegs.end(), Reg))
Craig Topper91dab7b2015-12-25 22:09:45 +0000177 return convReg(Reg, Size);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000178 }
179 return X86::NoRegister;
180 }
181
182 private:
Craig Topper91dab7b2015-12-25 22:09:45 +0000183 unsigned convReg(unsigned Reg, unsigned Size) const {
184 return Reg == X86::NoRegister ? Reg : getX86SubSuperRegister(Reg, Size);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000185 }
186
187 std::vector<unsigned> BusyRegs;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000188 };
189
Akira Hatanakab11ef082015-11-14 06:35:56 +0000190 X86AddressSanitizer(const MCSubtargetInfo *&STI)
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000191 : X86AsmInstrumentation(STI), RepPrefix(false), OrigSPOffset(0) {}
192
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000193 ~X86AddressSanitizer() override = default;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000194
195 // X86AsmInstrumentation implementation:
Hans Wennborgaa15bff2015-09-10 16:49:58 +0000196 void InstrumentAndEmitInstruction(const MCInst &Inst,
197 OperandVector &Operands,
198 MCContext &Ctx,
199 const MCInstrInfo &MII,
200 MCStreamer &Out) override {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000201 InstrumentMOVS(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000202 if (RepPrefix)
203 EmitInstruction(Out, MCInstBuilder(X86::REP_PREFIX));
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000204
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000205 InstrumentMOV(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000206
207 RepPrefix = (Inst.getOpcode() == X86::REP_PREFIX);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000208 if (!RepPrefix)
209 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000210 }
211
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000212 // Adjusts up stack and saves all registers used in instrumentation.
213 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
214 MCContext &Ctx,
215 MCStreamer &Out) = 0;
216
217 // Restores all registers used in instrumentation and adjusts stack.
218 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
219 MCContext &Ctx,
220 MCStreamer &Out) = 0;
221
222 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
223 bool IsWrite,
224 const RegisterContext &RegCtx,
225 MCContext &Ctx, MCStreamer &Out) = 0;
226 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
227 bool IsWrite,
228 const RegisterContext &RegCtx,
229 MCContext &Ctx, MCStreamer &Out) = 0;
230
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000231 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
232 MCStreamer &Out) = 0;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000233
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000234 void InstrumentMemOperand(X86Operand &Op, unsigned AccessSize, bool IsWrite,
235 const RegisterContext &RegCtx, MCContext &Ctx,
236 MCStreamer &Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000237 void InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, unsigned CntReg,
238 unsigned AccessSize, MCContext &Ctx, MCStreamer &Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000239
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000240 void InstrumentMOVS(const MCInst &Inst, OperandVector &Operands,
241 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000242 void InstrumentMOV(const MCInst &Inst, OperandVector &Operands,
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000243 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000244
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000245protected:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000246 void EmitLabel(MCStreamer &Out, MCSymbol *Label) { Out.EmitLabel(Label); }
247
Craig Topper91dab7b2015-12-25 22:09:45 +0000248 void EmitLEA(X86Operand &Op, unsigned Size, unsigned Reg, MCStreamer &Out) {
249 assert(Size == 32 || Size == 64);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000250 MCInst Inst;
Craig Topper91dab7b2015-12-25 22:09:45 +0000251 Inst.setOpcode(Size == 32 ? X86::LEA32r : X86::LEA64r);
252 Inst.addOperand(MCOperand::createReg(getX86SubSuperRegister(Reg, Size)));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000253 Op.addMemOperands(Inst, 5);
254 EmitInstruction(Out, Inst);
255 }
256
Craig Topper91dab7b2015-12-25 22:09:45 +0000257 void ComputeMemOperandAddress(X86Operand &Op, unsigned Size,
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000258 unsigned Reg, MCContext &Ctx, MCStreamer &Out);
259
260 // Creates new memory operand with Displacement added to an original
261 // displacement. Residue will contain a residue which could happen when the
262 // total displacement exceeds 32-bit limitation.
263 std::unique_ptr<X86Operand> AddDisplacement(X86Operand &Op,
264 int64_t Displacement,
265 MCContext &Ctx, int64_t *Residue);
266
Craig Topper055845f2015-01-02 07:02:25 +0000267 bool is64BitMode() const {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000268 return STI->getFeatureBits()[X86::Mode64Bit];
Craig Topper055845f2015-01-02 07:02:25 +0000269 }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000270
Craig Topper055845f2015-01-02 07:02:25 +0000271 bool is32BitMode() const {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000272 return STI->getFeatureBits()[X86::Mode32Bit];
Craig Topper055845f2015-01-02 07:02:25 +0000273 }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000274
Craig Topper055845f2015-01-02 07:02:25 +0000275 bool is16BitMode() const {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000276 return STI->getFeatureBits()[X86::Mode16Bit];
Craig Topper055845f2015-01-02 07:02:25 +0000277 }
278
279 unsigned getPointerWidth() {
280 if (is16BitMode()) return 16;
281 if (is32BitMode()) return 32;
282 if (is64BitMode()) return 64;
283 llvm_unreachable("invalid mode");
284 }
285
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000286 // True when previous instruction was actually REP prefix.
287 bool RepPrefix;
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000288
289 // Offset from the original SP register.
290 int64_t OrigSPOffset;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000291};
292
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000293void X86AddressSanitizer::InstrumentMemOperand(
294 X86Operand &Op, unsigned AccessSize, bool IsWrite,
295 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000296 assert(Op.isMem() && "Op should be a memory operand.");
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000297 assert((AccessSize & (AccessSize - 1)) == 0 && AccessSize <= 16 &&
298 "AccessSize should be a power of two, less or equal than 16.");
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000299 // FIXME: take into account load/store alignment.
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000300 if (IsSmallMemAccess(AccessSize))
301 InstrumentMemOperandSmall(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000302 else
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000303 InstrumentMemOperandLarge(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000304}
305
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000306void X86AddressSanitizer::InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg,
307 unsigned CntReg,
308 unsigned AccessSize,
309 MCContext &Ctx, MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000310 // FIXME: check whole ranges [DstReg .. DstReg + AccessSize * (CntReg - 1)]
311 // and [SrcReg .. SrcReg + AccessSize * (CntReg - 1)].
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000312 RegisterContext RegCtx(X86::RDX /* AddressReg */, X86::RAX /* ShadowReg */,
313 IsSmallMemAccess(AccessSize)
314 ? X86::RBX
315 : X86::NoRegister /* ScratchReg */);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000316 RegCtx.AddBusyReg(DstReg);
317 RegCtx.AddBusyReg(SrcReg);
318 RegCtx.AddBusyReg(CntReg);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000319
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000320 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000321
322 // Test (%SrcReg)
323 {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000324 const MCExpr *Disp = MCConstantExpr::create(0, Ctx);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000325 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000326 getPointerWidth(), 0, Disp, SrcReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000327 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
328 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000329 }
330
331 // Test -1(%SrcReg, %CntReg, AccessSize)
332 {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000333 const MCExpr *Disp = MCConstantExpr::create(-1, Ctx);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000334 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000335 getPointerWidth(), 0, Disp, SrcReg, CntReg, AccessSize, SMLoc(),
336 SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000337 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
338 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000339 }
340
341 // Test (%DstReg)
342 {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000343 const MCExpr *Disp = MCConstantExpr::create(0, Ctx);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000344 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000345 getPointerWidth(), 0, Disp, DstReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000346 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000347 }
348
349 // Test -1(%DstReg, %CntReg, AccessSize)
350 {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000351 const MCExpr *Disp = MCConstantExpr::create(-1, Ctx);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000352 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000353 getPointerWidth(), 0, Disp, DstReg, CntReg, AccessSize, SMLoc(),
354 SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000355 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000356 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000357
358 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000359}
360
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000361void X86AddressSanitizer::InstrumentMOVS(const MCInst &Inst,
362 OperandVector &Operands,
363 MCContext &Ctx, const MCInstrInfo &MII,
364 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000365 // Access size in bytes.
366 unsigned AccessSize = 0;
367
368 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000369 case X86::MOVSB:
370 AccessSize = 1;
371 break;
372 case X86::MOVSW:
373 AccessSize = 2;
374 break;
375 case X86::MOVSL:
376 AccessSize = 4;
377 break;
378 case X86::MOVSQ:
379 AccessSize = 8;
380 break;
381 default:
382 return;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000383 }
384
385 InstrumentMOVSImpl(AccessSize, Ctx, Out);
386}
387
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000388void X86AddressSanitizer::InstrumentMOV(const MCInst &Inst,
389 OperandVector &Operands, MCContext &Ctx,
390 const MCInstrInfo &MII,
391 MCStreamer &Out) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000392 // Access size in bytes.
393 unsigned AccessSize = 0;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000394
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000395 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000396 case X86::MOV8mi:
397 case X86::MOV8mr:
398 case X86::MOV8rm:
399 AccessSize = 1;
400 break;
401 case X86::MOV16mi:
402 case X86::MOV16mr:
403 case X86::MOV16rm:
404 AccessSize = 2;
405 break;
406 case X86::MOV32mi:
407 case X86::MOV32mr:
408 case X86::MOV32rm:
409 AccessSize = 4;
410 break;
411 case X86::MOV64mi32:
412 case X86::MOV64mr:
413 case X86::MOV64rm:
414 AccessSize = 8;
415 break;
416 case X86::MOVAPDmr:
417 case X86::MOVAPSmr:
418 case X86::MOVAPDrm:
419 case X86::MOVAPSrm:
420 AccessSize = 16;
421 break;
422 default:
423 return;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000424 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000425
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000426 const bool IsWrite = MII.get(Inst.getOpcode()).mayStore();
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000427
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000428 for (unsigned Ix = 0; Ix < Operands.size(); ++Ix) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000429 assert(Operands[Ix]);
430 MCParsedAsmOperand &Op = *Operands[Ix];
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000431 if (Op.isMem()) {
432 X86Operand &MemOp = static_cast<X86Operand &>(Op);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000433 RegisterContext RegCtx(
434 X86::RDI /* AddressReg */, X86::RAX /* ShadowReg */,
435 IsSmallMemAccess(AccessSize) ? X86::RCX
436 : X86::NoRegister /* ScratchReg */);
437 RegCtx.AddBusyRegs(MemOp);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000438 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
439 InstrumentMemOperand(MemOp, AccessSize, IsWrite, RegCtx, Ctx, Out);
440 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
441 }
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000442 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000443}
444
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000445void X86AddressSanitizer::ComputeMemOperandAddress(X86Operand &Op,
Craig Topper91dab7b2015-12-25 22:09:45 +0000446 unsigned Size,
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000447 unsigned Reg, MCContext &Ctx,
448 MCStreamer &Out) {
449 int64_t Displacement = 0;
450 if (IsStackReg(Op.getMemBaseReg()))
451 Displacement -= OrigSPOffset;
452 if (IsStackReg(Op.getMemIndexReg()))
453 Displacement -= OrigSPOffset * Op.getMemScale();
454
455 assert(Displacement >= 0);
456
457 // Emit Op as is.
458 if (Displacement == 0) {
Craig Topper91dab7b2015-12-25 22:09:45 +0000459 EmitLEA(Op, Size, Reg, Out);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000460 return;
461 }
462
463 int64_t Residue;
464 std::unique_ptr<X86Operand> NewOp =
465 AddDisplacement(Op, Displacement, Ctx, &Residue);
Craig Topper91dab7b2015-12-25 22:09:45 +0000466 EmitLEA(*NewOp, Size, Reg, Out);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000467
468 while (Residue != 0) {
469 const MCConstantExpr *Disp =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000470 MCConstantExpr::create(ApplyDisplacementBounds(Residue), Ctx);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000471 std::unique_ptr<X86Operand> DispOp =
Craig Topper055845f2015-01-02 07:02:25 +0000472 X86Operand::CreateMem(getPointerWidth(), 0, Disp, Reg, 0, 1, SMLoc(),
473 SMLoc());
Craig Topper91dab7b2015-12-25 22:09:45 +0000474 EmitLEA(*DispOp, Size, Reg, Out);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000475 Residue -= Disp->getValue();
476 }
477}
478
479std::unique_ptr<X86Operand>
480X86AddressSanitizer::AddDisplacement(X86Operand &Op, int64_t Displacement,
481 MCContext &Ctx, int64_t *Residue) {
482 assert(Displacement >= 0);
483
484 if (Displacement == 0 ||
485 (Op.getMemDisp() && Op.getMemDisp()->getKind() != MCExpr::Constant)) {
486 *Residue = Displacement;
Craig Topper055845f2015-01-02 07:02:25 +0000487 return X86Operand::CreateMem(Op.getMemModeSize(), Op.getMemSegReg(),
488 Op.getMemDisp(), Op.getMemBaseReg(),
489 Op.getMemIndexReg(), Op.getMemScale(),
490 SMLoc(), SMLoc());
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000491 }
492
493 int64_t OrigDisplacement =
494 static_cast<const MCConstantExpr *>(Op.getMemDisp())->getValue();
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000495 CheckDisplacementBounds(OrigDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000496 Displacement += OrigDisplacement;
497
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000498 int64_t NewDisplacement = ApplyDisplacementBounds(Displacement);
499 CheckDisplacementBounds(NewDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000500
501 *Residue = Displacement - NewDisplacement;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000502 const MCExpr *Disp = MCConstantExpr::create(NewDisplacement, Ctx);
Craig Topper055845f2015-01-02 07:02:25 +0000503 return X86Operand::CreateMem(Op.getMemModeSize(), Op.getMemSegReg(), Disp,
504 Op.getMemBaseReg(), Op.getMemIndexReg(),
505 Op.getMemScale(), SMLoc(), SMLoc());
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000506}
507
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000508class X86AddressSanitizer32 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000509public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000510 static const long kShadowOffset = 0x20000000;
511
Akira Hatanakab11ef082015-11-14 06:35:56 +0000512 X86AddressSanitizer32(const MCSubtargetInfo *&STI)
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000513 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000514
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000515 ~X86AddressSanitizer32() override = default;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000516
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000517 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
518 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
519 if (FrameReg == X86::NoRegister)
520 return FrameReg;
Craig Topper91dab7b2015-12-25 22:09:45 +0000521 return getX86SubSuperRegister(FrameReg, 32);
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000522 }
523
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000524 void SpillReg(MCStreamer &Out, unsigned Reg) {
525 EmitInstruction(Out, MCInstBuilder(X86::PUSH32r).addReg(Reg));
526 OrigSPOffset -= 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000527 }
528
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000529 void RestoreReg(MCStreamer &Out, unsigned Reg) {
530 EmitInstruction(Out, MCInstBuilder(X86::POP32r).addReg(Reg));
531 OrigSPOffset += 4;
532 }
533
534 void StoreFlags(MCStreamer &Out) {
535 EmitInstruction(Out, MCInstBuilder(X86::PUSHF32));
536 OrigSPOffset -= 4;
537 }
538
539 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000540 EmitInstruction(Out, MCInstBuilder(X86::POPF32));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000541 OrigSPOffset += 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000542 }
543
Hans Wennborgaa15bff2015-09-10 16:49:58 +0000544 void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
545 MCContext &Ctx,
546 MCStreamer &Out) override {
Craig Topper91dab7b2015-12-25 22:09:45 +0000547 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(32);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000548 assert(LocalFrameReg != X86::NoRegister);
549
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000550 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
551 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000552 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000553 SpillReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000554 if (FrameReg == X86::ESP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000555 Out.EmitCFIAdjustCfaOffset(4 /* byte size of the LocalFrameReg */);
556 Out.EmitCFIRelOffset(
557 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000558 }
559 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000560 Out,
561 MCInstBuilder(X86::MOV32rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000562 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000563 Out.EmitCFIDefCfaRegister(
564 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000565 }
566
Craig Topper91dab7b2015-12-25 22:09:45 +0000567 SpillReg(Out, RegCtx.AddressReg(32));
568 SpillReg(Out, RegCtx.ShadowReg(32));
569 if (RegCtx.ScratchReg(32) != X86::NoRegister)
570 SpillReg(Out, RegCtx.ScratchReg(32));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000571 StoreFlags(Out);
572 }
573
Hans Wennborgaa15bff2015-09-10 16:49:58 +0000574 void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
575 MCContext &Ctx,
576 MCStreamer &Out) override {
Craig Topper91dab7b2015-12-25 22:09:45 +0000577 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(32);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000578 assert(LocalFrameReg != X86::NoRegister);
579
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000580 RestoreFlags(Out);
Craig Topper91dab7b2015-12-25 22:09:45 +0000581 if (RegCtx.ScratchReg(32) != X86::NoRegister)
582 RestoreReg(Out, RegCtx.ScratchReg(32));
583 RestoreReg(Out, RegCtx.ShadowReg(32));
584 RestoreReg(Out, RegCtx.AddressReg(32));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000585
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000586 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000587 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000588 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000589 Out.EmitCFIRestoreState();
590 if (FrameReg == X86::ESP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000591 Out.EmitCFIAdjustCfaOffset(-4 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000592 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000593 }
594
Hans Wennborgaa15bff2015-09-10 16:49:58 +0000595 void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
596 bool IsWrite,
597 const RegisterContext &RegCtx,
598 MCContext &Ctx,
599 MCStreamer &Out) override;
600 void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
601 bool IsWrite,
602 const RegisterContext &RegCtx,
603 MCContext &Ctx,
604 MCStreamer &Out) override;
605 void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
606 MCStreamer &Out) override;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000607
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000608private:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000609 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
610 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000611 EmitInstruction(Out, MCInstBuilder(X86::CLD));
612 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
613
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000614 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
615 .addReg(X86::ESP)
616 .addReg(X86::ESP)
617 .addImm(-16));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000618 EmitInstruction(
Craig Topper91dab7b2015-12-25 22:09:45 +0000619 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.AddressReg(32)));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000620
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000621 MCSymbol *FnSym = Ctx.getOrCreateSymbol(Twine("__asan_report_") +
Yaron Keren45ea8fa2015-12-14 19:28:40 +0000622 (IsWrite ? "store" : "load") +
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000623 Twine(AccessSize));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000624 const MCSymbolRefExpr *FnExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000625 MCSymbolRefExpr::create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000626 EmitInstruction(Out, MCInstBuilder(X86::CALLpcrel32).addExpr(FnExpr));
627 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000628};
629
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000630void X86AddressSanitizer32::InstrumentMemOperandSmall(
631 X86Operand &Op, unsigned AccessSize, bool IsWrite,
632 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Craig Topper91dab7b2015-12-25 22:09:45 +0000633 unsigned AddressRegI32 = RegCtx.AddressReg(32);
634 unsigned ShadowRegI32 = RegCtx.ShadowReg(32);
635 unsigned ShadowRegI8 = RegCtx.ShadowReg(8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000636
Craig Topper91dab7b2015-12-25 22:09:45 +0000637 assert(RegCtx.ScratchReg(32) != X86::NoRegister);
638 unsigned ScratchRegI32 = RegCtx.ScratchReg(32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000639
Craig Topper91dab7b2015-12-25 22:09:45 +0000640 ComputeMemOperandAddress(Op, 32, AddressRegI32, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000641
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000642 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
643 AddressRegI32));
644 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
645 .addReg(ShadowRegI32)
646 .addReg(ShadowRegI32)
647 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000648
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000649 {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000650 MCInst Inst;
651 Inst.setOpcode(X86::MOV8rm);
Jim Grosbache9119e42015-05-13 18:37:00 +0000652 Inst.addOperand(MCOperand::createReg(ShadowRegI8));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000653 const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000654 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000655 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI32, 0, 1,
656 SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000657 Op->addMemOperands(Inst, 5);
658 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000659 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000660
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000661 EmitInstruction(
662 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Jim Grosbach6f482002015-05-18 18:43:14 +0000663 MCSymbol *DoneSym = Ctx.createTempSymbol();
Jim Grosbach13760bd2015-05-30 01:25:56 +0000664 const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx);
Craig Topper49758aa2015-01-06 04:23:53 +0000665 EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000666
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000667 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
668 AddressRegI32));
669 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
670 .addReg(ScratchRegI32)
671 .addReg(ScratchRegI32)
672 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000673
674 switch (AccessSize) {
Craig Topperd3c02f12015-01-05 10:15:49 +0000675 default: llvm_unreachable("Incorrect access size");
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000676 case 1:
677 break;
678 case 2: {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000679 const MCExpr *Disp = MCConstantExpr::create(1, Ctx);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000680 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000681 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ScratchRegI32, 0, 1,
682 SMLoc(), SMLoc()));
Craig Topper91dab7b2015-12-25 22:09:45 +0000683 EmitLEA(*Op, 32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000684 break;
685 }
686 case 4:
687 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000688 .addReg(ScratchRegI32)
689 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000690 .addImm(3));
691 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000692 }
693
694 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000695 Out,
696 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
697 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
698 ShadowRegI32));
Craig Topper49758aa2015-01-06 04:23:53 +0000699 EmitInstruction(Out, MCInstBuilder(X86::JL_1).addExpr(DoneExpr));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000700
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000701 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000702 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000703}
704
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000705void X86AddressSanitizer32::InstrumentMemOperandLarge(
706 X86Operand &Op, unsigned AccessSize, bool IsWrite,
707 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Craig Topper91dab7b2015-12-25 22:09:45 +0000708 unsigned AddressRegI32 = RegCtx.AddressReg(32);
709 unsigned ShadowRegI32 = RegCtx.ShadowReg(32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000710
Craig Topper91dab7b2015-12-25 22:09:45 +0000711 ComputeMemOperandAddress(Op, 32, AddressRegI32, Ctx, Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000712
713 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
714 AddressRegI32));
715 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
716 .addReg(ShadowRegI32)
717 .addReg(ShadowRegI32)
718 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000719 {
720 MCInst Inst;
721 switch (AccessSize) {
Craig Topperd3c02f12015-01-05 10:15:49 +0000722 default: llvm_unreachable("Incorrect access size");
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000723 case 8:
724 Inst.setOpcode(X86::CMP8mi);
725 break;
726 case 16:
727 Inst.setOpcode(X86::CMP16mi);
728 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000729 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000730 const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000731 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000732 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI32, 0, 1,
733 SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000734 Op->addMemOperands(Inst, 5);
Jim Grosbache9119e42015-05-13 18:37:00 +0000735 Inst.addOperand(MCOperand::createImm(0));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000736 EmitInstruction(Out, Inst);
737 }
Jim Grosbach6f482002015-05-18 18:43:14 +0000738 MCSymbol *DoneSym = Ctx.createTempSymbol();
Jim Grosbach13760bd2015-05-30 01:25:56 +0000739 const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx);
Craig Topper49758aa2015-01-06 04:23:53 +0000740 EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000741
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000742 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000743 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000744}
745
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000746void X86AddressSanitizer32::InstrumentMOVSImpl(unsigned AccessSize,
747 MCContext &Ctx,
748 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000749 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000750
751 // No need to test when ECX is equals to zero.
Jim Grosbach6f482002015-05-18 18:43:14 +0000752 MCSymbol *DoneSym = Ctx.createTempSymbol();
Jim Grosbach13760bd2015-05-30 01:25:56 +0000753 const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000754 EmitInstruction(
755 Out, MCInstBuilder(X86::TEST32rr).addReg(X86::ECX).addReg(X86::ECX));
Craig Topper49758aa2015-01-06 04:23:53 +0000756 EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr));
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000757
758 // Instrument first and last elements in src and dst range.
759 InstrumentMOVSBase(X86::EDI /* DstReg */, X86::ESI /* SrcReg */,
760 X86::ECX /* CntReg */, AccessSize, Ctx, Out);
761
762 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000763 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000764}
765
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000766class X86AddressSanitizer64 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000767public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000768 static const long kShadowOffset = 0x7fff8000;
769
Akira Hatanakab11ef082015-11-14 06:35:56 +0000770 X86AddressSanitizer64(const MCSubtargetInfo *&STI)
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000771 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000772
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000773 ~X86AddressSanitizer64() override = default;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000774
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000775 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
776 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
777 if (FrameReg == X86::NoRegister)
778 return FrameReg;
Craig Topper91dab7b2015-12-25 22:09:45 +0000779 return getX86SubSuperRegister(FrameReg, 64);
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000780 }
781
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000782 void SpillReg(MCStreamer &Out, unsigned Reg) {
783 EmitInstruction(Out, MCInstBuilder(X86::PUSH64r).addReg(Reg));
784 OrigSPOffset -= 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000785 }
786
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000787 void RestoreReg(MCStreamer &Out, unsigned Reg) {
788 EmitInstruction(Out, MCInstBuilder(X86::POP64r).addReg(Reg));
789 OrigSPOffset += 8;
790 }
791
792 void StoreFlags(MCStreamer &Out) {
793 EmitInstruction(Out, MCInstBuilder(X86::PUSHF64));
794 OrigSPOffset -= 8;
795 }
796
797 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000798 EmitInstruction(Out, MCInstBuilder(X86::POPF64));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000799 OrigSPOffset += 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000800 }
801
Hans Wennborgaa15bff2015-09-10 16:49:58 +0000802 void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
803 MCContext &Ctx,
804 MCStreamer &Out) override {
Craig Topper91dab7b2015-12-25 22:09:45 +0000805 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(64);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000806 assert(LocalFrameReg != X86::NoRegister);
807
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000808 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
809 unsigned FrameReg = GetFrameReg(Ctx, Out);
810 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000811 SpillReg(Out, X86::RBP);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000812 if (FrameReg == X86::RSP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000813 Out.EmitCFIAdjustCfaOffset(8 /* byte size of the LocalFrameReg */);
814 Out.EmitCFIRelOffset(
815 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000816 }
817 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000818 Out,
819 MCInstBuilder(X86::MOV64rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000820 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000821 Out.EmitCFIDefCfaRegister(
822 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000823 }
824
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000825 EmitAdjustRSP(Ctx, Out, -128);
Craig Topper91dab7b2015-12-25 22:09:45 +0000826 SpillReg(Out, RegCtx.ShadowReg(64));
827 SpillReg(Out, RegCtx.AddressReg(64));
828 if (RegCtx.ScratchReg(64) != X86::NoRegister)
829 SpillReg(Out, RegCtx.ScratchReg(64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000830 StoreFlags(Out);
831 }
832
Hans Wennborgaa15bff2015-09-10 16:49:58 +0000833 void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
834 MCContext &Ctx,
835 MCStreamer &Out) override {
Craig Topper91dab7b2015-12-25 22:09:45 +0000836 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(64);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000837 assert(LocalFrameReg != X86::NoRegister);
838
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000839 RestoreFlags(Out);
Craig Topper91dab7b2015-12-25 22:09:45 +0000840 if (RegCtx.ScratchReg(64) != X86::NoRegister)
841 RestoreReg(Out, RegCtx.ScratchReg(64));
842 RestoreReg(Out, RegCtx.AddressReg(64));
843 RestoreReg(Out, RegCtx.ShadowReg(64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000844 EmitAdjustRSP(Ctx, Out, 128);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000845
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000846 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000847 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000848 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000849 Out.EmitCFIRestoreState();
850 if (FrameReg == X86::RSP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000851 Out.EmitCFIAdjustCfaOffset(-8 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000852 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000853 }
854
Hans Wennborgaa15bff2015-09-10 16:49:58 +0000855 void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
856 bool IsWrite,
857 const RegisterContext &RegCtx,
858 MCContext &Ctx,
859 MCStreamer &Out) override;
860 void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
861 bool IsWrite,
862 const RegisterContext &RegCtx,
863 MCContext &Ctx,
864 MCStreamer &Out) override;
865 void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000866 MCStreamer &Out) override;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000867
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000868private:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000869 void EmitAdjustRSP(MCContext &Ctx, MCStreamer &Out, long Offset) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000870 const MCExpr *Disp = MCConstantExpr::create(Offset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000871 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000872 X86Operand::CreateMem(getPointerWidth(), 0, Disp, X86::RSP, 0, 1,
873 SMLoc(), SMLoc()));
Craig Topper91dab7b2015-12-25 22:09:45 +0000874 EmitLEA(*Op, 64, X86::RSP, Out);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000875 OrigSPOffset += Offset;
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000876 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000877
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000878 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
879 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000880 EmitInstruction(Out, MCInstBuilder(X86::CLD));
881 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
882
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000883 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
884 .addReg(X86::RSP)
885 .addReg(X86::RSP)
886 .addImm(-16));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000887
Craig Topper91dab7b2015-12-25 22:09:45 +0000888 if (RegCtx.AddressReg(64) != X86::RDI) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000889 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RDI).addReg(
Craig Topper91dab7b2015-12-25 22:09:45 +0000890 RegCtx.AddressReg(64)));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000891 }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000892 MCSymbol *FnSym = Ctx.getOrCreateSymbol(Twine("__asan_report_") +
Yaron Keren45ea8fa2015-12-14 19:28:40 +0000893 (IsWrite ? "store" : "load") +
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000894 Twine(AccessSize));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000895 const MCSymbolRefExpr *FnExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000896 MCSymbolRefExpr::create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000897 EmitInstruction(Out, MCInstBuilder(X86::CALL64pcrel32).addExpr(FnExpr));
898 }
899};
900
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000901} // end anonymous namespace
902
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000903void X86AddressSanitizer64::InstrumentMemOperandSmall(
904 X86Operand &Op, unsigned AccessSize, bool IsWrite,
905 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Craig Topper91dab7b2015-12-25 22:09:45 +0000906 unsigned AddressRegI64 = RegCtx.AddressReg(64);
907 unsigned AddressRegI32 = RegCtx.AddressReg(32);
908 unsigned ShadowRegI64 = RegCtx.ShadowReg(64);
909 unsigned ShadowRegI32 = RegCtx.ShadowReg(32);
910 unsigned ShadowRegI8 = RegCtx.ShadowReg(8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000911
Craig Topper91dab7b2015-12-25 22:09:45 +0000912 assert(RegCtx.ScratchReg(32) != X86::NoRegister);
913 unsigned ScratchRegI32 = RegCtx.ScratchReg(32);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000914
Craig Topper91dab7b2015-12-25 22:09:45 +0000915 ComputeMemOperandAddress(Op, 64, AddressRegI64, Ctx, Out);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000916
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000917 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
918 AddressRegI64));
919 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
920 .addReg(ShadowRegI64)
921 .addReg(ShadowRegI64)
922 .addImm(3));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000923 {
924 MCInst Inst;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000925 Inst.setOpcode(X86::MOV8rm);
Jim Grosbache9119e42015-05-13 18:37:00 +0000926 Inst.addOperand(MCOperand::createReg(ShadowRegI8));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000927 const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000928 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000929 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI64, 0, 1,
930 SMLoc(), SMLoc()));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000931 Op->addMemOperands(Inst, 5);
932 EmitInstruction(Out, Inst);
933 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000934
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000935 EmitInstruction(
936 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Jim Grosbach6f482002015-05-18 18:43:14 +0000937 MCSymbol *DoneSym = Ctx.createTempSymbol();
Jim Grosbach13760bd2015-05-30 01:25:56 +0000938 const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx);
Craig Topper49758aa2015-01-06 04:23:53 +0000939 EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000940
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000941 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
942 AddressRegI32));
943 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
944 .addReg(ScratchRegI32)
945 .addReg(ScratchRegI32)
946 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000947
948 switch (AccessSize) {
Craig Topperd3c02f12015-01-05 10:15:49 +0000949 default: llvm_unreachable("Incorrect access size");
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000950 case 1:
951 break;
952 case 2: {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000953 const MCExpr *Disp = MCConstantExpr::create(1, Ctx);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000954 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000955 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ScratchRegI32, 0, 1,
956 SMLoc(), SMLoc()));
Craig Topper91dab7b2015-12-25 22:09:45 +0000957 EmitLEA(*Op, 32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000958 break;
959 }
960 case 4:
961 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000962 .addReg(ScratchRegI32)
963 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000964 .addImm(3));
965 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000966 }
967
968 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000969 Out,
970 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
971 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
972 ShadowRegI32));
Craig Topper49758aa2015-01-06 04:23:53 +0000973 EmitInstruction(Out, MCInstBuilder(X86::JL_1).addExpr(DoneExpr));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000974
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000975 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000976 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000977}
978
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000979void X86AddressSanitizer64::InstrumentMemOperandLarge(
980 X86Operand &Op, unsigned AccessSize, bool IsWrite,
981 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Craig Topper91dab7b2015-12-25 22:09:45 +0000982 unsigned AddressRegI64 = RegCtx.AddressReg(64);
983 unsigned ShadowRegI64 = RegCtx.ShadowReg(64);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000984
Craig Topper91dab7b2015-12-25 22:09:45 +0000985 ComputeMemOperandAddress(Op, 64, AddressRegI64, Ctx, Out);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000986
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000987 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
988 AddressRegI64));
989 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
990 .addReg(ShadowRegI64)
991 .addReg(ShadowRegI64)
992 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000993 {
994 MCInst Inst;
995 switch (AccessSize) {
Craig Topperd3c02f12015-01-05 10:15:49 +0000996 default: llvm_unreachable("Incorrect access size");
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000997 case 8:
998 Inst.setOpcode(X86::CMP8mi);
999 break;
1000 case 16:
1001 Inst.setOpcode(X86::CMP16mi);
1002 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001003 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001004 const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001005 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +00001006 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI64, 0, 1,
1007 SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001008 Op->addMemOperands(Inst, 5);
Jim Grosbache9119e42015-05-13 18:37:00 +00001009 Inst.addOperand(MCOperand::createImm(0));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001010 EmitInstruction(Out, Inst);
1011 }
1012
Jim Grosbach6f482002015-05-18 18:43:14 +00001013 MCSymbol *DoneSym = Ctx.createTempSymbol();
Jim Grosbach13760bd2015-05-30 01:25:56 +00001014 const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx);
Craig Topper49758aa2015-01-06 04:23:53 +00001015 EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001016
Yuri Gorsheninc107d142014-09-01 12:51:00 +00001017 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001018 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001019}
1020
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +00001021void X86AddressSanitizer64::InstrumentMOVSImpl(unsigned AccessSize,
1022 MCContext &Ctx,
1023 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +00001024 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001025
1026 // No need to test when RCX is equals to zero.
Jim Grosbach6f482002015-05-18 18:43:14 +00001027 MCSymbol *DoneSym = Ctx.createTempSymbol();
Jim Grosbach13760bd2015-05-30 01:25:56 +00001028 const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001029 EmitInstruction(
1030 Out, MCInstBuilder(X86::TEST64rr).addReg(X86::RCX).addReg(X86::RCX));
Craig Topper49758aa2015-01-06 04:23:53 +00001031 EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr));
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001032
1033 // Instrument first and last elements in src and dst range.
1034 InstrumentMOVSBase(X86::RDI /* DstReg */, X86::RSI /* SrcReg */,
1035 X86::RCX /* CntReg */, AccessSize, Ctx, Out);
1036
1037 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +00001038 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001039}
1040
Akira Hatanakab11ef082015-11-14 06:35:56 +00001041X86AsmInstrumentation::X86AsmInstrumentation(const MCSubtargetInfo *&STI)
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001042 : STI(STI) {}
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001043
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001044X86AsmInstrumentation::~X86AsmInstrumentation() = default;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001045
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001046void X86AsmInstrumentation::InstrumentAndEmitInstruction(
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001047 const MCInst &Inst, OperandVector &Operands, MCContext &Ctx,
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001048 const MCInstrInfo &MII, MCStreamer &Out) {
1049 EmitInstruction(Out, Inst);
1050}
1051
1052void X86AsmInstrumentation::EmitInstruction(MCStreamer &Out,
1053 const MCInst &Inst) {
Akira Hatanakab11ef082015-11-14 06:35:56 +00001054 Out.EmitInstruction(Inst, *STI);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001055}
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001056
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001057unsigned X86AsmInstrumentation::GetFrameRegGeneric(const MCContext &Ctx,
1058 MCStreamer &Out) {
1059 if (!Out.getNumFrameInfos()) // No active dwarf frame
1060 return X86::NoRegister;
1061 const MCDwarfFrameInfo &Frame = Out.getDwarfFrameInfos().back();
1062 if (Frame.End) // Active dwarf frame is closed
1063 return X86::NoRegister;
1064 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
1065 if (!MRI) // No register info
1066 return X86::NoRegister;
1067
1068 if (InitialFrameReg) {
1069 // FrameReg is set explicitly, we're instrumenting a MachineFunction.
1070 return InitialFrameReg;
1071 }
1072
1073 return MRI->getLLVMRegNum(Frame.CurrentCfaRegister, true /* IsEH */);
1074}
1075
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001076X86AsmInstrumentation *
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001077llvm::CreateX86AsmInstrumentation(const MCTargetOptions &MCOptions,
1078 const MCContext &Ctx,
1079 const MCSubtargetInfo *&STI) {
Akira Hatanakab11ef082015-11-14 06:35:56 +00001080 Triple T(STI->getTargetTriple());
Daniel Sanders50f17232015-09-15 16:17:27 +00001081 const bool hasCompilerRTSupport = T.isOSLinux();
Evgeniy Stepanov3819f022014-05-07 07:54:11 +00001082 if (ClAsanInstrumentAssembly && hasCompilerRTSupport &&
1083 MCOptions.SanitizeAddress) {
Akira Hatanakab11ef082015-11-14 06:35:56 +00001084 if (STI->getFeatureBits()[X86::Mode32Bit] != 0)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001085 return new X86AddressSanitizer32(STI);
Akira Hatanakab11ef082015-11-14 06:35:56 +00001086 if (STI->getFeatureBits()[X86::Mode64Bit] != 0)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001087 return new X86AddressSanitizer64(STI);
1088 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001089 return new X86AsmInstrumentation(STI);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001090}