| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1 | //===-- X86AsmInstrumentation.cpp - Instrument X86 inline assembly --------===// |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 10 | #include "X86AsmInstrumentation.h" |
| Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame^] | 11 | #include "MCTargetDesc/X86MCTargetDesc.h" |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 12 | #include "X86Operand.h" |
| Evgeniy Stepanov | 29865f7 | 2014-04-30 14:04:31 +0000 | [diff] [blame] | 13 | #include "llvm/ADT/Triple.h" |
| Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame^] | 14 | #include "llvm/ADT/Twine.h" |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 15 | #include "llvm/MC/MCContext.h" |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCDwarf.h" |
| 17 | #include "llvm/MC/MCExpr.h" |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
| 19 | #include "llvm/MC/MCInstBuilder.h" |
| Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInstrInfo.h" |
| Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
| Benjamin Kramer | b3e8a6d | 2016-01-27 10:01:28 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCParser/MCTargetAsmParser.h" |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCRegisterInfo.h" |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCStreamer.h" |
| 25 | #include "llvm/MC/MCSubtargetInfo.h" |
| Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 26 | #include "llvm/MC/MCTargetOptions.h" |
| Evgeniy Stepanov | 3819f02 | 2014-05-07 07:54:11 +0000 | [diff] [blame] | 27 | #include "llvm/Support/CommandLine.h" |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 28 | #include "llvm/Support/ErrorHandling.h" |
| 29 | #include "llvm/Support/SMLoc.h" |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 30 | #include <algorithm> |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 31 | #include <cassert> |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 32 | #include <cstdint> |
| 33 | #include <limits> |
| 34 | #include <memory> |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 35 | #include <vector> |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 36 | |
| Yuri Gorshenin | 3e22bb8 | 2014-10-27 08:38:54 +0000 | [diff] [blame] | 37 | // Following comment describes how assembly instrumentation works. |
| 38 | // Currently we have only AddressSanitizer instrumentation, but we're |
| 39 | // planning to implement MemorySanitizer for inline assembly too. If |
| 40 | // you're not familiar with AddressSanitizer algorithm, please, read |
| 41 | // https://code.google.com/p/address-sanitizer/wiki/AddressSanitizerAlgorithm. |
| 42 | // |
| 43 | // When inline assembly is parsed by an instance of X86AsmParser, all |
| 44 | // instructions are emitted via EmitInstruction method. That's the |
| 45 | // place where X86AsmInstrumentation analyzes an instruction and |
| 46 | // decides, whether the instruction should be emitted as is or |
| 47 | // instrumentation is required. The latter case happens when an |
| 48 | // instruction reads from or writes to memory. Now instruction opcode |
| 49 | // is explicitly checked, and if an instruction has a memory operand |
| 50 | // (for instance, movq (%rsi, %rcx, 8), %rax) - it should be |
| 51 | // instrumented. There're also exist instructions that modify |
| 52 | // memory but don't have an explicit memory operands, for instance, |
| 53 | // movs. |
| 54 | // |
| 55 | // Let's consider at first 8-byte memory accesses when an instruction |
| 56 | // has an explicit memory operand. In this case we need two registers - |
| 57 | // AddressReg to compute address of a memory cells which are accessed |
| 58 | // and ShadowReg to compute corresponding shadow address. So, we need |
| 59 | // to spill both registers before instrumentation code and restore them |
| 60 | // after instrumentation. Thus, in general, instrumentation code will |
| 61 | // look like this: |
| 62 | // PUSHF # Store flags, otherwise they will be overwritten |
| 63 | // PUSH AddressReg # spill AddressReg |
| 64 | // PUSH ShadowReg # spill ShadowReg |
| 65 | // LEA MemOp, AddressReg # compute address of the memory operand |
| 66 | // MOV AddressReg, ShadowReg |
| 67 | // SHR ShadowReg, 3 |
| 68 | // # ShadowOffset(AddressReg >> 3) contains address of a shadow |
| 69 | // # corresponding to MemOp. |
| 70 | // CMP ShadowOffset(ShadowReg), 0 # test shadow value |
| 71 | // JZ .Done # when shadow equals to zero, everything is fine |
| 72 | // MOV AddressReg, RDI |
| 73 | // # Call __asan_report function with AddressReg as an argument |
| 74 | // CALL __asan_report |
| 75 | // .Done: |
| 76 | // POP ShadowReg # Restore ShadowReg |
| 77 | // POP AddressReg # Restore AddressReg |
| 78 | // POPF # Restore flags |
| 79 | // |
| 80 | // Memory accesses with different size (1-, 2-, 4- and 16-byte) are |
| 81 | // handled in a similar manner, but small memory accesses (less than 8 |
| 82 | // byte) require an additional ScratchReg, which is used for shadow value. |
| 83 | // |
| 84 | // If, suppose, we're instrumenting an instruction like movs, only |
| 85 | // contents of RDI, RDI + AccessSize * RCX, RSI, RSI + AccessSize * |
| 86 | // RCX are checked. In this case there're no need to spill and restore |
| 87 | // AddressReg , ShadowReg or flags four times, they're saved on stack |
| 88 | // just once, before instrumentation of these four addresses, and restored |
| 89 | // at the end of the instrumentation. |
| 90 | // |
| 91 | // There exist several things which complicate this simple algorithm. |
| 92 | // * Instrumented memory operand can have RSP as a base or an index |
| 93 | // register. So we need to add a constant offset before computation |
| 94 | // of memory address, since flags, AddressReg, ShadowReg, etc. were |
| 95 | // already stored on stack and RSP was modified. |
| 96 | // * Debug info (usually, DWARF) should be adjusted, because sometimes |
| 97 | // RSP is used as a frame register. So, we need to select some |
| 98 | // register as a frame register and temprorary override current CFA |
| 99 | // register. |
| 100 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 101 | using namespace llvm; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 102 | |
| Evgeniy Stepanov | 3819f02 | 2014-05-07 07:54:11 +0000 | [diff] [blame] | 103 | static cl::opt<bool> ClAsanInstrumentAssembly( |
| 104 | "asan-instrument-assembly", |
| 105 | cl::desc("instrument assembly with AddressSanitizer checks"), cl::Hidden, |
| 106 | cl::init(false)); |
| 107 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 108 | static const int64_t MinAllowedDisplacement = |
| 109 | std::numeric_limits<int32_t>::min(); |
| 110 | static const int64_t MaxAllowedDisplacement = |
| 111 | std::numeric_limits<int32_t>::max(); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 112 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 113 | static int64_t ApplyDisplacementBounds(int64_t Displacement) { |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 114 | return std::max(std::min(MaxAllowedDisplacement, Displacement), |
| 115 | MinAllowedDisplacement); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 116 | } |
| 117 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 118 | static void CheckDisplacementBounds(int64_t Displacement) { |
| Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 119 | assert(Displacement >= MinAllowedDisplacement && |
| 120 | Displacement <= MaxAllowedDisplacement); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 121 | } |
| 122 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 123 | static bool IsStackReg(unsigned Reg) { |
| 124 | return Reg == X86::RSP || Reg == X86::ESP; |
| 125 | } |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 126 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 127 | static bool IsSmallMemAccess(unsigned AccessSize) { return AccessSize < 8; } |
| 128 | |
| 129 | namespace { |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 130 | |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 131 | class X86AddressSanitizer : public X86AsmInstrumentation { |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 132 | public: |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 133 | struct RegisterContext { |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 134 | private: |
| 135 | enum RegOffset { |
| 136 | REG_OFFSET_ADDRESS = 0, |
| 137 | REG_OFFSET_SHADOW, |
| 138 | REG_OFFSET_SCRATCH |
| 139 | }; |
| 140 | |
| 141 | public: |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 142 | RegisterContext(unsigned AddressReg, unsigned ShadowReg, |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 143 | unsigned ScratchReg) { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 144 | BusyRegs.push_back(convReg(AddressReg, 64)); |
| 145 | BusyRegs.push_back(convReg(ShadowReg, 64)); |
| 146 | BusyRegs.push_back(convReg(ScratchReg, 64)); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 147 | } |
| 148 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 149 | unsigned AddressReg(unsigned Size) const { |
| 150 | return convReg(BusyRegs[REG_OFFSET_ADDRESS], Size); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 151 | } |
| 152 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 153 | unsigned ShadowReg(unsigned Size) const { |
| 154 | return convReg(BusyRegs[REG_OFFSET_SHADOW], Size); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 155 | } |
| 156 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 157 | unsigned ScratchReg(unsigned Size) const { |
| 158 | return convReg(BusyRegs[REG_OFFSET_SCRATCH], Size); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 159 | } |
| 160 | |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 161 | void AddBusyReg(unsigned Reg) { |
| 162 | if (Reg != X86::NoRegister) |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 163 | BusyRegs.push_back(convReg(Reg, 64)); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | void AddBusyRegs(const X86Operand &Op) { |
| 167 | AddBusyReg(Op.getMemBaseReg()); |
| 168 | AddBusyReg(Op.getMemIndexReg()); |
| 169 | } |
| 170 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 171 | unsigned ChooseFrameReg(unsigned Size) const { |
| Craig Topper | 2e44492 | 2014-12-26 06:36:23 +0000 | [diff] [blame] | 172 | static const MCPhysReg Candidates[] = { X86::RBP, X86::RAX, X86::RBX, |
| 173 | X86::RCX, X86::RDX, X86::RDI, |
| 174 | X86::RSI }; |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 175 | for (unsigned Reg : Candidates) { |
| 176 | if (!std::count(BusyRegs.begin(), BusyRegs.end(), Reg)) |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 177 | return convReg(Reg, Size); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 178 | } |
| 179 | return X86::NoRegister; |
| 180 | } |
| 181 | |
| 182 | private: |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 183 | unsigned convReg(unsigned Reg, unsigned Size) const { |
| 184 | return Reg == X86::NoRegister ? Reg : getX86SubSuperRegister(Reg, Size); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | std::vector<unsigned> BusyRegs; |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 188 | }; |
| 189 | |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 190 | X86AddressSanitizer(const MCSubtargetInfo *&STI) |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 191 | : X86AsmInstrumentation(STI), RepPrefix(false), OrigSPOffset(0) {} |
| 192 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 193 | ~X86AddressSanitizer() override = default; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 194 | |
| 195 | // X86AsmInstrumentation implementation: |
| Hans Wennborg | aa15bff | 2015-09-10 16:49:58 +0000 | [diff] [blame] | 196 | void InstrumentAndEmitInstruction(const MCInst &Inst, |
| 197 | OperandVector &Operands, |
| 198 | MCContext &Ctx, |
| 199 | const MCInstrInfo &MII, |
| 200 | MCStreamer &Out) override { |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 201 | InstrumentMOVS(Inst, Operands, Ctx, MII, Out); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 202 | if (RepPrefix) |
| 203 | EmitInstruction(Out, MCInstBuilder(X86::REP_PREFIX)); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 204 | |
| Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 205 | InstrumentMOV(Inst, Operands, Ctx, MII, Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 206 | |
| 207 | RepPrefix = (Inst.getOpcode() == X86::REP_PREFIX); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 208 | if (!RepPrefix) |
| 209 | EmitInstruction(Out, Inst); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 210 | } |
| 211 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 212 | // Adjusts up stack and saves all registers used in instrumentation. |
| 213 | virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx, |
| 214 | MCContext &Ctx, |
| 215 | MCStreamer &Out) = 0; |
| 216 | |
| 217 | // Restores all registers used in instrumentation and adjusts stack. |
| 218 | virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx, |
| 219 | MCContext &Ctx, |
| 220 | MCStreamer &Out) = 0; |
| 221 | |
| 222 | virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize, |
| 223 | bool IsWrite, |
| 224 | const RegisterContext &RegCtx, |
| 225 | MCContext &Ctx, MCStreamer &Out) = 0; |
| 226 | virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize, |
| 227 | bool IsWrite, |
| 228 | const RegisterContext &RegCtx, |
| 229 | MCContext &Ctx, MCStreamer &Out) = 0; |
| 230 | |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 231 | virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx, |
| 232 | MCStreamer &Out) = 0; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 233 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 234 | void InstrumentMemOperand(X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 235 | const RegisterContext &RegCtx, MCContext &Ctx, |
| 236 | MCStreamer &Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 237 | void InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, unsigned CntReg, |
| 238 | unsigned AccessSize, MCContext &Ctx, MCStreamer &Out); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 239 | |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 240 | void InstrumentMOVS(const MCInst &Inst, OperandVector &Operands, |
| 241 | MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out); |
| David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 242 | void InstrumentMOV(const MCInst &Inst, OperandVector &Operands, |
| Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 243 | MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 244 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 245 | protected: |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 246 | void EmitLabel(MCStreamer &Out, MCSymbol *Label) { Out.EmitLabel(Label); } |
| 247 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 248 | void EmitLEA(X86Operand &Op, unsigned Size, unsigned Reg, MCStreamer &Out) { |
| 249 | assert(Size == 32 || Size == 64); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 250 | MCInst Inst; |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 251 | Inst.setOpcode(Size == 32 ? X86::LEA32r : X86::LEA64r); |
| 252 | Inst.addOperand(MCOperand::createReg(getX86SubSuperRegister(Reg, Size))); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 253 | Op.addMemOperands(Inst, 5); |
| 254 | EmitInstruction(Out, Inst); |
| 255 | } |
| 256 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 257 | void ComputeMemOperandAddress(X86Operand &Op, unsigned Size, |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 258 | unsigned Reg, MCContext &Ctx, MCStreamer &Out); |
| 259 | |
| 260 | // Creates new memory operand with Displacement added to an original |
| 261 | // displacement. Residue will contain a residue which could happen when the |
| 262 | // total displacement exceeds 32-bit limitation. |
| 263 | std::unique_ptr<X86Operand> AddDisplacement(X86Operand &Op, |
| 264 | int64_t Displacement, |
| 265 | MCContext &Ctx, int64_t *Residue); |
| 266 | |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 267 | bool is64BitMode() const { |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 268 | return STI->getFeatureBits()[X86::Mode64Bit]; |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 269 | } |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 270 | |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 271 | bool is32BitMode() const { |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 272 | return STI->getFeatureBits()[X86::Mode32Bit]; |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 273 | } |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 274 | |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 275 | bool is16BitMode() const { |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 276 | return STI->getFeatureBits()[X86::Mode16Bit]; |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | unsigned getPointerWidth() { |
| 280 | if (is16BitMode()) return 16; |
| 281 | if (is32BitMode()) return 32; |
| 282 | if (is64BitMode()) return 64; |
| 283 | llvm_unreachable("invalid mode"); |
| 284 | } |
| 285 | |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 286 | // True when previous instruction was actually REP prefix. |
| 287 | bool RepPrefix; |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 288 | |
| 289 | // Offset from the original SP register. |
| 290 | int64_t OrigSPOffset; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 291 | }; |
| 292 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 293 | void X86AddressSanitizer::InstrumentMemOperand( |
| 294 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 295 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
| David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 296 | assert(Op.isMem() && "Op should be a memory operand."); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 297 | assert((AccessSize & (AccessSize - 1)) == 0 && AccessSize <= 16 && |
| 298 | "AccessSize should be a power of two, less or equal than 16."); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 299 | // FIXME: take into account load/store alignment. |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 300 | if (IsSmallMemAccess(AccessSize)) |
| 301 | InstrumentMemOperandSmall(Op, AccessSize, IsWrite, RegCtx, Ctx, Out); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 302 | else |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 303 | InstrumentMemOperandLarge(Op, AccessSize, IsWrite, RegCtx, Ctx, Out); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 304 | } |
| 305 | |
| Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 306 | void X86AddressSanitizer::InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, |
| 307 | unsigned CntReg, |
| 308 | unsigned AccessSize, |
| 309 | MCContext &Ctx, MCStreamer &Out) { |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 310 | // FIXME: check whole ranges [DstReg .. DstReg + AccessSize * (CntReg - 1)] |
| 311 | // and [SrcReg .. SrcReg + AccessSize * (CntReg - 1)]. |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 312 | RegisterContext RegCtx(X86::RDX /* AddressReg */, X86::RAX /* ShadowReg */, |
| 313 | IsSmallMemAccess(AccessSize) |
| 314 | ? X86::RBX |
| 315 | : X86::NoRegister /* ScratchReg */); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 316 | RegCtx.AddBusyReg(DstReg); |
| 317 | RegCtx.AddBusyReg(SrcReg); |
| 318 | RegCtx.AddBusyReg(CntReg); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 319 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 320 | InstrumentMemOperandPrologue(RegCtx, Ctx, Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 321 | |
| 322 | // Test (%SrcReg) |
| 323 | { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 324 | const MCExpr *Disp = MCConstantExpr::create(0, Ctx); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 325 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 326 | getPointerWidth(), 0, Disp, SrcReg, 0, AccessSize, SMLoc(), SMLoc())); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 327 | InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx, |
| 328 | Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 329 | } |
| 330 | |
| 331 | // Test -1(%SrcReg, %CntReg, AccessSize) |
| 332 | { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 333 | const MCExpr *Disp = MCConstantExpr::create(-1, Ctx); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 334 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 335 | getPointerWidth(), 0, Disp, SrcReg, CntReg, AccessSize, SMLoc(), |
| 336 | SMLoc())); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 337 | InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx, |
| 338 | Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 339 | } |
| 340 | |
| 341 | // Test (%DstReg) |
| 342 | { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 343 | const MCExpr *Disp = MCConstantExpr::create(0, Ctx); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 344 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 345 | getPointerWidth(), 0, Disp, DstReg, 0, AccessSize, SMLoc(), SMLoc())); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 346 | InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 347 | } |
| 348 | |
| 349 | // Test -1(%DstReg, %CntReg, AccessSize) |
| 350 | { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 351 | const MCExpr *Disp = MCConstantExpr::create(-1, Ctx); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 352 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 353 | getPointerWidth(), 0, Disp, DstReg, CntReg, AccessSize, SMLoc(), |
| 354 | SMLoc())); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 355 | InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 356 | } |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 357 | |
| 358 | InstrumentMemOperandEpilogue(RegCtx, Ctx, Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 359 | } |
| 360 | |
| Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 361 | void X86AddressSanitizer::InstrumentMOVS(const MCInst &Inst, |
| 362 | OperandVector &Operands, |
| 363 | MCContext &Ctx, const MCInstrInfo &MII, |
| 364 | MCStreamer &Out) { |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 365 | // Access size in bytes. |
| 366 | unsigned AccessSize = 0; |
| 367 | |
| 368 | switch (Inst.getOpcode()) { |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 369 | case X86::MOVSB: |
| 370 | AccessSize = 1; |
| 371 | break; |
| 372 | case X86::MOVSW: |
| 373 | AccessSize = 2; |
| 374 | break; |
| 375 | case X86::MOVSL: |
| 376 | AccessSize = 4; |
| 377 | break; |
| 378 | case X86::MOVSQ: |
| 379 | AccessSize = 8; |
| 380 | break; |
| 381 | default: |
| 382 | return; |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | InstrumentMOVSImpl(AccessSize, Ctx, Out); |
| 386 | } |
| 387 | |
| Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 388 | void X86AddressSanitizer::InstrumentMOV(const MCInst &Inst, |
| 389 | OperandVector &Operands, MCContext &Ctx, |
| 390 | const MCInstrInfo &MII, |
| 391 | MCStreamer &Out) { |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 392 | // Access size in bytes. |
| 393 | unsigned AccessSize = 0; |
| Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 394 | |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 395 | switch (Inst.getOpcode()) { |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 396 | case X86::MOV8mi: |
| 397 | case X86::MOV8mr: |
| 398 | case X86::MOV8rm: |
| 399 | AccessSize = 1; |
| 400 | break; |
| 401 | case X86::MOV16mi: |
| 402 | case X86::MOV16mr: |
| 403 | case X86::MOV16rm: |
| 404 | AccessSize = 2; |
| 405 | break; |
| 406 | case X86::MOV32mi: |
| 407 | case X86::MOV32mr: |
| 408 | case X86::MOV32rm: |
| 409 | AccessSize = 4; |
| 410 | break; |
| 411 | case X86::MOV64mi32: |
| 412 | case X86::MOV64mr: |
| 413 | case X86::MOV64rm: |
| 414 | AccessSize = 8; |
| 415 | break; |
| 416 | case X86::MOVAPDmr: |
| 417 | case X86::MOVAPSmr: |
| 418 | case X86::MOVAPDrm: |
| 419 | case X86::MOVAPSrm: |
| 420 | AccessSize = 16; |
| 421 | break; |
| 422 | default: |
| 423 | return; |
| Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 424 | } |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 425 | |
| Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 426 | const bool IsWrite = MII.get(Inst.getOpcode()).mayStore(); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 427 | |
| Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 428 | for (unsigned Ix = 0; Ix < Operands.size(); ++Ix) { |
| David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 429 | assert(Operands[Ix]); |
| 430 | MCParsedAsmOperand &Op = *Operands[Ix]; |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 431 | if (Op.isMem()) { |
| 432 | X86Operand &MemOp = static_cast<X86Operand &>(Op); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 433 | RegisterContext RegCtx( |
| 434 | X86::RDI /* AddressReg */, X86::RAX /* ShadowReg */, |
| 435 | IsSmallMemAccess(AccessSize) ? X86::RCX |
| 436 | : X86::NoRegister /* ScratchReg */); |
| 437 | RegCtx.AddBusyRegs(MemOp); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 438 | InstrumentMemOperandPrologue(RegCtx, Ctx, Out); |
| 439 | InstrumentMemOperand(MemOp, AccessSize, IsWrite, RegCtx, Ctx, Out); |
| 440 | InstrumentMemOperandEpilogue(RegCtx, Ctx, Out); |
| 441 | } |
| Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 442 | } |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 443 | } |
| 444 | |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 445 | void X86AddressSanitizer::ComputeMemOperandAddress(X86Operand &Op, |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 446 | unsigned Size, |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 447 | unsigned Reg, MCContext &Ctx, |
| 448 | MCStreamer &Out) { |
| 449 | int64_t Displacement = 0; |
| 450 | if (IsStackReg(Op.getMemBaseReg())) |
| 451 | Displacement -= OrigSPOffset; |
| 452 | if (IsStackReg(Op.getMemIndexReg())) |
| 453 | Displacement -= OrigSPOffset * Op.getMemScale(); |
| 454 | |
| 455 | assert(Displacement >= 0); |
| 456 | |
| 457 | // Emit Op as is. |
| 458 | if (Displacement == 0) { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 459 | EmitLEA(Op, Size, Reg, Out); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 460 | return; |
| 461 | } |
| 462 | |
| 463 | int64_t Residue; |
| 464 | std::unique_ptr<X86Operand> NewOp = |
| 465 | AddDisplacement(Op, Displacement, Ctx, &Residue); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 466 | EmitLEA(*NewOp, Size, Reg, Out); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 467 | |
| 468 | while (Residue != 0) { |
| 469 | const MCConstantExpr *Disp = |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 470 | MCConstantExpr::create(ApplyDisplacementBounds(Residue), Ctx); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 471 | std::unique_ptr<X86Operand> DispOp = |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 472 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, Reg, 0, 1, SMLoc(), |
| 473 | SMLoc()); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 474 | EmitLEA(*DispOp, Size, Reg, Out); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 475 | Residue -= Disp->getValue(); |
| 476 | } |
| 477 | } |
| 478 | |
| 479 | std::unique_ptr<X86Operand> |
| 480 | X86AddressSanitizer::AddDisplacement(X86Operand &Op, int64_t Displacement, |
| 481 | MCContext &Ctx, int64_t *Residue) { |
| 482 | assert(Displacement >= 0); |
| 483 | |
| 484 | if (Displacement == 0 || |
| 485 | (Op.getMemDisp() && Op.getMemDisp()->getKind() != MCExpr::Constant)) { |
| 486 | *Residue = Displacement; |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 487 | return X86Operand::CreateMem(Op.getMemModeSize(), Op.getMemSegReg(), |
| 488 | Op.getMemDisp(), Op.getMemBaseReg(), |
| 489 | Op.getMemIndexReg(), Op.getMemScale(), |
| 490 | SMLoc(), SMLoc()); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 491 | } |
| 492 | |
| 493 | int64_t OrigDisplacement = |
| 494 | static_cast<const MCConstantExpr *>(Op.getMemDisp())->getValue(); |
| Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 495 | CheckDisplacementBounds(OrigDisplacement); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 496 | Displacement += OrigDisplacement; |
| 497 | |
| Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 498 | int64_t NewDisplacement = ApplyDisplacementBounds(Displacement); |
| 499 | CheckDisplacementBounds(NewDisplacement); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 500 | |
| 501 | *Residue = Displacement - NewDisplacement; |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 502 | const MCExpr *Disp = MCConstantExpr::create(NewDisplacement, Ctx); |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 503 | return X86Operand::CreateMem(Op.getMemModeSize(), Op.getMemSegReg(), Disp, |
| 504 | Op.getMemBaseReg(), Op.getMemIndexReg(), |
| 505 | Op.getMemScale(), SMLoc(), SMLoc()); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 506 | } |
| 507 | |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 508 | class X86AddressSanitizer32 : public X86AddressSanitizer { |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 509 | public: |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 510 | static const long kShadowOffset = 0x20000000; |
| 511 | |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 512 | X86AddressSanitizer32(const MCSubtargetInfo *&STI) |
| Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 513 | : X86AddressSanitizer(STI) {} |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 514 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 515 | ~X86AddressSanitizer32() override = default; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 516 | |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 517 | unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) { |
| 518 | unsigned FrameReg = GetFrameRegGeneric(Ctx, Out); |
| 519 | if (FrameReg == X86::NoRegister) |
| 520 | return FrameReg; |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 521 | return getX86SubSuperRegister(FrameReg, 32); |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 522 | } |
| 523 | |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 524 | void SpillReg(MCStreamer &Out, unsigned Reg) { |
| 525 | EmitInstruction(Out, MCInstBuilder(X86::PUSH32r).addReg(Reg)); |
| 526 | OrigSPOffset -= 4; |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 527 | } |
| 528 | |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 529 | void RestoreReg(MCStreamer &Out, unsigned Reg) { |
| 530 | EmitInstruction(Out, MCInstBuilder(X86::POP32r).addReg(Reg)); |
| 531 | OrigSPOffset += 4; |
| 532 | } |
| 533 | |
| 534 | void StoreFlags(MCStreamer &Out) { |
| 535 | EmitInstruction(Out, MCInstBuilder(X86::PUSHF32)); |
| 536 | OrigSPOffset -= 4; |
| 537 | } |
| 538 | |
| 539 | void RestoreFlags(MCStreamer &Out) { |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 540 | EmitInstruction(Out, MCInstBuilder(X86::POPF32)); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 541 | OrigSPOffset += 4; |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 542 | } |
| 543 | |
| Hans Wennborg | aa15bff | 2015-09-10 16:49:58 +0000 | [diff] [blame] | 544 | void InstrumentMemOperandPrologue(const RegisterContext &RegCtx, |
| 545 | MCContext &Ctx, |
| 546 | MCStreamer &Out) override { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 547 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(32); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 548 | assert(LocalFrameReg != X86::NoRegister); |
| 549 | |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 550 | const MCRegisterInfo *MRI = Ctx.getRegisterInfo(); |
| 551 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 552 | if (MRI && FrameReg != X86::NoRegister) { |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 553 | SpillReg(Out, LocalFrameReg); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 554 | if (FrameReg == X86::ESP) { |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 555 | Out.EmitCFIAdjustCfaOffset(4 /* byte size of the LocalFrameReg */); |
| 556 | Out.EmitCFIRelOffset( |
| 557 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 558 | } |
| 559 | EmitInstruction( |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 560 | Out, |
| 561 | MCInstBuilder(X86::MOV32rr).addReg(LocalFrameReg).addReg(FrameReg)); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 562 | Out.EmitCFIRememberState(); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 563 | Out.EmitCFIDefCfaRegister( |
| 564 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */)); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 565 | } |
| 566 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 567 | SpillReg(Out, RegCtx.AddressReg(32)); |
| 568 | SpillReg(Out, RegCtx.ShadowReg(32)); |
| 569 | if (RegCtx.ScratchReg(32) != X86::NoRegister) |
| 570 | SpillReg(Out, RegCtx.ScratchReg(32)); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 571 | StoreFlags(Out); |
| 572 | } |
| 573 | |
| Hans Wennborg | aa15bff | 2015-09-10 16:49:58 +0000 | [diff] [blame] | 574 | void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx, |
| 575 | MCContext &Ctx, |
| 576 | MCStreamer &Out) override { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 577 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(32); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 578 | assert(LocalFrameReg != X86::NoRegister); |
| 579 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 580 | RestoreFlags(Out); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 581 | if (RegCtx.ScratchReg(32) != X86::NoRegister) |
| 582 | RestoreReg(Out, RegCtx.ScratchReg(32)); |
| 583 | RestoreReg(Out, RegCtx.ShadowReg(32)); |
| 584 | RestoreReg(Out, RegCtx.AddressReg(32)); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 585 | |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 586 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 587 | if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) { |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 588 | RestoreReg(Out, LocalFrameReg); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 589 | Out.EmitCFIRestoreState(); |
| 590 | if (FrameReg == X86::ESP) |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 591 | Out.EmitCFIAdjustCfaOffset(-4 /* byte size of the LocalFrameReg */); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 592 | } |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 593 | } |
| 594 | |
| Hans Wennborg | aa15bff | 2015-09-10 16:49:58 +0000 | [diff] [blame] | 595 | void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize, |
| 596 | bool IsWrite, |
| 597 | const RegisterContext &RegCtx, |
| 598 | MCContext &Ctx, |
| 599 | MCStreamer &Out) override; |
| 600 | void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize, |
| 601 | bool IsWrite, |
| 602 | const RegisterContext &RegCtx, |
| 603 | MCContext &Ctx, |
| 604 | MCStreamer &Out) override; |
| 605 | void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx, |
| 606 | MCStreamer &Out) override; |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 607 | |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 608 | private: |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 609 | void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx, |
| 610 | MCStreamer &Out, const RegisterContext &RegCtx) { |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 611 | EmitInstruction(Out, MCInstBuilder(X86::CLD)); |
| 612 | EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS)); |
| 613 | |
| Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 614 | EmitInstruction(Out, MCInstBuilder(X86::AND64ri8) |
| 615 | .addReg(X86::ESP) |
| 616 | .addReg(X86::ESP) |
| 617 | .addImm(-16)); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 618 | EmitInstruction( |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 619 | Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.AddressReg(32))); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 620 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 621 | MCSymbol *FnSym = Ctx.getOrCreateSymbol(Twine("__asan_report_") + |
| Yaron Keren | 45ea8fa | 2015-12-14 19:28:40 +0000 | [diff] [blame] | 622 | (IsWrite ? "store" : "load") + |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 623 | Twine(AccessSize)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 624 | const MCSymbolRefExpr *FnExpr = |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 625 | MCSymbolRefExpr::create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 626 | EmitInstruction(Out, MCInstBuilder(X86::CALLpcrel32).addExpr(FnExpr)); |
| 627 | } |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 628 | }; |
| 629 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 630 | void X86AddressSanitizer32::InstrumentMemOperandSmall( |
| 631 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 632 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 633 | unsigned AddressRegI32 = RegCtx.AddressReg(32); |
| 634 | unsigned ShadowRegI32 = RegCtx.ShadowReg(32); |
| 635 | unsigned ShadowRegI8 = RegCtx.ShadowReg(8); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 636 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 637 | assert(RegCtx.ScratchReg(32) != X86::NoRegister); |
| 638 | unsigned ScratchRegI32 = RegCtx.ScratchReg(32); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 639 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 640 | ComputeMemOperandAddress(Op, 32, AddressRegI32, Ctx, Out); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 641 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 642 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg( |
| 643 | AddressRegI32)); |
| 644 | EmitInstruction(Out, MCInstBuilder(X86::SHR32ri) |
| 645 | .addReg(ShadowRegI32) |
| 646 | .addReg(ShadowRegI32) |
| 647 | .addImm(3)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 648 | |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 649 | { |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 650 | MCInst Inst; |
| 651 | Inst.setOpcode(X86::MOV8rm); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 652 | Inst.addOperand(MCOperand::createReg(ShadowRegI8)); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 653 | const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 654 | std::unique_ptr<X86Operand> Op( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 655 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI32, 0, 1, |
| 656 | SMLoc(), SMLoc())); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 657 | Op->addMemOperands(Inst, 5); |
| 658 | EmitInstruction(Out, Inst); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 659 | } |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 660 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 661 | EmitInstruction( |
| 662 | Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8)); |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 663 | MCSymbol *DoneSym = Ctx.createTempSymbol(); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 664 | const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 665 | EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 666 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 667 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg( |
| 668 | AddressRegI32)); |
| 669 | EmitInstruction(Out, MCInstBuilder(X86::AND32ri) |
| 670 | .addReg(ScratchRegI32) |
| 671 | .addReg(ScratchRegI32) |
| 672 | .addImm(7)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 673 | |
| 674 | switch (AccessSize) { |
| Craig Topper | d3c02f1 | 2015-01-05 10:15:49 +0000 | [diff] [blame] | 675 | default: llvm_unreachable("Incorrect access size"); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 676 | case 1: |
| 677 | break; |
| 678 | case 2: { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 679 | const MCExpr *Disp = MCConstantExpr::create(1, Ctx); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 680 | std::unique_ptr<X86Operand> Op( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 681 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, ScratchRegI32, 0, 1, |
| 682 | SMLoc(), SMLoc())); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 683 | EmitLEA(*Op, 32, ScratchRegI32, Out); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 684 | break; |
| 685 | } |
| 686 | case 4: |
| 687 | EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8) |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 688 | .addReg(ScratchRegI32) |
| 689 | .addReg(ScratchRegI32) |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 690 | .addImm(3)); |
| 691 | break; |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 692 | } |
| 693 | |
| 694 | EmitInstruction( |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 695 | Out, |
| 696 | MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8)); |
| 697 | EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg( |
| 698 | ShadowRegI32)); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 699 | EmitInstruction(Out, MCInstBuilder(X86::JL_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 700 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 701 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 702 | EmitLabel(Out, DoneSym); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 703 | } |
| 704 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 705 | void X86AddressSanitizer32::InstrumentMemOperandLarge( |
| 706 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 707 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 708 | unsigned AddressRegI32 = RegCtx.AddressReg(32); |
| 709 | unsigned ShadowRegI32 = RegCtx.ShadowReg(32); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 710 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 711 | ComputeMemOperandAddress(Op, 32, AddressRegI32, Ctx, Out); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 712 | |
| 713 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg( |
| 714 | AddressRegI32)); |
| 715 | EmitInstruction(Out, MCInstBuilder(X86::SHR32ri) |
| 716 | .addReg(ShadowRegI32) |
| 717 | .addReg(ShadowRegI32) |
| 718 | .addImm(3)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 719 | { |
| 720 | MCInst Inst; |
| 721 | switch (AccessSize) { |
| Craig Topper | d3c02f1 | 2015-01-05 10:15:49 +0000 | [diff] [blame] | 722 | default: llvm_unreachable("Incorrect access size"); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 723 | case 8: |
| 724 | Inst.setOpcode(X86::CMP8mi); |
| 725 | break; |
| 726 | case 16: |
| 727 | Inst.setOpcode(X86::CMP16mi); |
| 728 | break; |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 729 | } |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 730 | const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 731 | std::unique_ptr<X86Operand> Op( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 732 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI32, 0, 1, |
| 733 | SMLoc(), SMLoc())); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 734 | Op->addMemOperands(Inst, 5); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 735 | Inst.addOperand(MCOperand::createImm(0)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 736 | EmitInstruction(Out, Inst); |
| 737 | } |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 738 | MCSymbol *DoneSym = Ctx.createTempSymbol(); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 739 | const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 740 | EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 741 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 742 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 743 | EmitLabel(Out, DoneSym); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 744 | } |
| 745 | |
| Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 746 | void X86AddressSanitizer32::InstrumentMOVSImpl(unsigned AccessSize, |
| 747 | MCContext &Ctx, |
| 748 | MCStreamer &Out) { |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 749 | StoreFlags(Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 750 | |
| 751 | // No need to test when ECX is equals to zero. |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 752 | MCSymbol *DoneSym = Ctx.createTempSymbol(); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 753 | const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 754 | EmitInstruction( |
| 755 | Out, MCInstBuilder(X86::TEST32rr).addReg(X86::ECX).addReg(X86::ECX)); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 756 | EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 757 | |
| 758 | // Instrument first and last elements in src and dst range. |
| 759 | InstrumentMOVSBase(X86::EDI /* DstReg */, X86::ESI /* SrcReg */, |
| 760 | X86::ECX /* CntReg */, AccessSize, Ctx, Out); |
| 761 | |
| 762 | EmitLabel(Out, DoneSym); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 763 | RestoreFlags(Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 764 | } |
| 765 | |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 766 | class X86AddressSanitizer64 : public X86AddressSanitizer { |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 767 | public: |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 768 | static const long kShadowOffset = 0x7fff8000; |
| 769 | |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 770 | X86AddressSanitizer64(const MCSubtargetInfo *&STI) |
| Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 771 | : X86AddressSanitizer(STI) {} |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 772 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 773 | ~X86AddressSanitizer64() override = default; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 774 | |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 775 | unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) { |
| 776 | unsigned FrameReg = GetFrameRegGeneric(Ctx, Out); |
| 777 | if (FrameReg == X86::NoRegister) |
| 778 | return FrameReg; |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 779 | return getX86SubSuperRegister(FrameReg, 64); |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 780 | } |
| 781 | |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 782 | void SpillReg(MCStreamer &Out, unsigned Reg) { |
| 783 | EmitInstruction(Out, MCInstBuilder(X86::PUSH64r).addReg(Reg)); |
| 784 | OrigSPOffset -= 8; |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 785 | } |
| 786 | |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 787 | void RestoreReg(MCStreamer &Out, unsigned Reg) { |
| 788 | EmitInstruction(Out, MCInstBuilder(X86::POP64r).addReg(Reg)); |
| 789 | OrigSPOffset += 8; |
| 790 | } |
| 791 | |
| 792 | void StoreFlags(MCStreamer &Out) { |
| 793 | EmitInstruction(Out, MCInstBuilder(X86::PUSHF64)); |
| 794 | OrigSPOffset -= 8; |
| 795 | } |
| 796 | |
| 797 | void RestoreFlags(MCStreamer &Out) { |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 798 | EmitInstruction(Out, MCInstBuilder(X86::POPF64)); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 799 | OrigSPOffset += 8; |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 800 | } |
| 801 | |
| Hans Wennborg | aa15bff | 2015-09-10 16:49:58 +0000 | [diff] [blame] | 802 | void InstrumentMemOperandPrologue(const RegisterContext &RegCtx, |
| 803 | MCContext &Ctx, |
| 804 | MCStreamer &Out) override { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 805 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(64); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 806 | assert(LocalFrameReg != X86::NoRegister); |
| 807 | |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 808 | const MCRegisterInfo *MRI = Ctx.getRegisterInfo(); |
| 809 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
| 810 | if (MRI && FrameReg != X86::NoRegister) { |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 811 | SpillReg(Out, X86::RBP); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 812 | if (FrameReg == X86::RSP) { |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 813 | Out.EmitCFIAdjustCfaOffset(8 /* byte size of the LocalFrameReg */); |
| 814 | Out.EmitCFIRelOffset( |
| 815 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 816 | } |
| 817 | EmitInstruction( |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 818 | Out, |
| 819 | MCInstBuilder(X86::MOV64rr).addReg(LocalFrameReg).addReg(FrameReg)); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 820 | Out.EmitCFIRememberState(); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 821 | Out.EmitCFIDefCfaRegister( |
| 822 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */)); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 823 | } |
| 824 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 825 | EmitAdjustRSP(Ctx, Out, -128); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 826 | SpillReg(Out, RegCtx.ShadowReg(64)); |
| 827 | SpillReg(Out, RegCtx.AddressReg(64)); |
| 828 | if (RegCtx.ScratchReg(64) != X86::NoRegister) |
| 829 | SpillReg(Out, RegCtx.ScratchReg(64)); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 830 | StoreFlags(Out); |
| 831 | } |
| 832 | |
| Hans Wennborg | aa15bff | 2015-09-10 16:49:58 +0000 | [diff] [blame] | 833 | void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx, |
| 834 | MCContext &Ctx, |
| 835 | MCStreamer &Out) override { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 836 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(64); |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 837 | assert(LocalFrameReg != X86::NoRegister); |
| 838 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 839 | RestoreFlags(Out); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 840 | if (RegCtx.ScratchReg(64) != X86::NoRegister) |
| 841 | RestoreReg(Out, RegCtx.ScratchReg(64)); |
| 842 | RestoreReg(Out, RegCtx.AddressReg(64)); |
| 843 | RestoreReg(Out, RegCtx.ShadowReg(64)); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 844 | EmitAdjustRSP(Ctx, Out, 128); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 845 | |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 846 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 847 | if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) { |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 848 | RestoreReg(Out, LocalFrameReg); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 849 | Out.EmitCFIRestoreState(); |
| 850 | if (FrameReg == X86::RSP) |
| Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 851 | Out.EmitCFIAdjustCfaOffset(-8 /* byte size of the LocalFrameReg */); |
| Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 852 | } |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 853 | } |
| 854 | |
| Hans Wennborg | aa15bff | 2015-09-10 16:49:58 +0000 | [diff] [blame] | 855 | void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize, |
| 856 | bool IsWrite, |
| 857 | const RegisterContext &RegCtx, |
| 858 | MCContext &Ctx, |
| 859 | MCStreamer &Out) override; |
| 860 | void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize, |
| 861 | bool IsWrite, |
| 862 | const RegisterContext &RegCtx, |
| 863 | MCContext &Ctx, |
| 864 | MCStreamer &Out) override; |
| 865 | void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx, |
| NAKAMURA Takumi | 0a7d0ad | 2015-09-22 11:15:07 +0000 | [diff] [blame] | 866 | MCStreamer &Out) override; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 867 | |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 868 | private: |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 869 | void EmitAdjustRSP(MCContext &Ctx, MCStreamer &Out, long Offset) { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 870 | const MCExpr *Disp = MCConstantExpr::create(Offset, Ctx); |
| Benjamin Kramer | 8bbadc0 | 2014-05-09 09:48:03 +0000 | [diff] [blame] | 871 | std::unique_ptr<X86Operand> Op( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 872 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, X86::RSP, 0, 1, |
| 873 | SMLoc(), SMLoc())); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 874 | EmitLEA(*Op, 64, X86::RSP, Out); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 875 | OrigSPOffset += Offset; |
| Evgeniy Stepanov | 9661ec0 | 2014-05-08 09:55:24 +0000 | [diff] [blame] | 876 | } |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 877 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 878 | void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx, |
| 879 | MCStreamer &Out, const RegisterContext &RegCtx) { |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 880 | EmitInstruction(Out, MCInstBuilder(X86::CLD)); |
| 881 | EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS)); |
| 882 | |
| Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 883 | EmitInstruction(Out, MCInstBuilder(X86::AND64ri8) |
| 884 | .addReg(X86::RSP) |
| 885 | .addReg(X86::RSP) |
| 886 | .addImm(-16)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 887 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 888 | if (RegCtx.AddressReg(64) != X86::RDI) { |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 889 | EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RDI).addReg( |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 890 | RegCtx.AddressReg(64))); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 891 | } |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 892 | MCSymbol *FnSym = Ctx.getOrCreateSymbol(Twine("__asan_report_") + |
| Yaron Keren | 45ea8fa | 2015-12-14 19:28:40 +0000 | [diff] [blame] | 893 | (IsWrite ? "store" : "load") + |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 894 | Twine(AccessSize)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 895 | const MCSymbolRefExpr *FnExpr = |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 896 | MCSymbolRefExpr::create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 897 | EmitInstruction(Out, MCInstBuilder(X86::CALL64pcrel32).addExpr(FnExpr)); |
| 898 | } |
| 899 | }; |
| 900 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 901 | } // end anonymous namespace |
| 902 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 903 | void X86AddressSanitizer64::InstrumentMemOperandSmall( |
| 904 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 905 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 906 | unsigned AddressRegI64 = RegCtx.AddressReg(64); |
| 907 | unsigned AddressRegI32 = RegCtx.AddressReg(32); |
| 908 | unsigned ShadowRegI64 = RegCtx.ShadowReg(64); |
| 909 | unsigned ShadowRegI32 = RegCtx.ShadowReg(32); |
| 910 | unsigned ShadowRegI8 = RegCtx.ShadowReg(8); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 911 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 912 | assert(RegCtx.ScratchReg(32) != X86::NoRegister); |
| 913 | unsigned ScratchRegI32 = RegCtx.ScratchReg(32); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 914 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 915 | ComputeMemOperandAddress(Op, 64, AddressRegI64, Ctx, Out); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 916 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 917 | EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg( |
| 918 | AddressRegI64)); |
| 919 | EmitInstruction(Out, MCInstBuilder(X86::SHR64ri) |
| 920 | .addReg(ShadowRegI64) |
| 921 | .addReg(ShadowRegI64) |
| 922 | .addImm(3)); |
| Evgeniy Stepanov | 9661ec0 | 2014-05-08 09:55:24 +0000 | [diff] [blame] | 923 | { |
| 924 | MCInst Inst; |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 925 | Inst.setOpcode(X86::MOV8rm); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 926 | Inst.addOperand(MCOperand::createReg(ShadowRegI8)); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 927 | const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx); |
| Benjamin Kramer | 8bbadc0 | 2014-05-09 09:48:03 +0000 | [diff] [blame] | 928 | std::unique_ptr<X86Operand> Op( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 929 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI64, 0, 1, |
| 930 | SMLoc(), SMLoc())); |
| Evgeniy Stepanov | 9661ec0 | 2014-05-08 09:55:24 +0000 | [diff] [blame] | 931 | Op->addMemOperands(Inst, 5); |
| 932 | EmitInstruction(Out, Inst); |
| 933 | } |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 934 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 935 | EmitInstruction( |
| 936 | Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8)); |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 937 | MCSymbol *DoneSym = Ctx.createTempSymbol(); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 938 | const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 939 | EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 940 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 941 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg( |
| 942 | AddressRegI32)); |
| 943 | EmitInstruction(Out, MCInstBuilder(X86::AND32ri) |
| 944 | .addReg(ScratchRegI32) |
| 945 | .addReg(ScratchRegI32) |
| 946 | .addImm(7)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 947 | |
| 948 | switch (AccessSize) { |
| Craig Topper | d3c02f1 | 2015-01-05 10:15:49 +0000 | [diff] [blame] | 949 | default: llvm_unreachable("Incorrect access size"); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 950 | case 1: |
| 951 | break; |
| 952 | case 2: { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 953 | const MCExpr *Disp = MCConstantExpr::create(1, Ctx); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 954 | std::unique_ptr<X86Operand> Op( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 955 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, ScratchRegI32, 0, 1, |
| 956 | SMLoc(), SMLoc())); |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 957 | EmitLEA(*Op, 32, ScratchRegI32, Out); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 958 | break; |
| 959 | } |
| 960 | case 4: |
| 961 | EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8) |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 962 | .addReg(ScratchRegI32) |
| 963 | .addReg(ScratchRegI32) |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 964 | .addImm(3)); |
| 965 | break; |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 966 | } |
| 967 | |
| 968 | EmitInstruction( |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 969 | Out, |
| 970 | MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8)); |
| 971 | EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg( |
| 972 | ShadowRegI32)); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 973 | EmitInstruction(Out, MCInstBuilder(X86::JL_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 974 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 975 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 976 | EmitLabel(Out, DoneSym); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 977 | } |
| 978 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 979 | void X86AddressSanitizer64::InstrumentMemOperandLarge( |
| 980 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 981 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 982 | unsigned AddressRegI64 = RegCtx.AddressReg(64); |
| 983 | unsigned ShadowRegI64 = RegCtx.ShadowReg(64); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 984 | |
| Craig Topper | 91dab7b | 2015-12-25 22:09:45 +0000 | [diff] [blame] | 985 | ComputeMemOperandAddress(Op, 64, AddressRegI64, Ctx, Out); |
| Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 986 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 987 | EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg( |
| 988 | AddressRegI64)); |
| 989 | EmitInstruction(Out, MCInstBuilder(X86::SHR64ri) |
| 990 | .addReg(ShadowRegI64) |
| 991 | .addReg(ShadowRegI64) |
| 992 | .addImm(3)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 993 | { |
| 994 | MCInst Inst; |
| 995 | switch (AccessSize) { |
| Craig Topper | d3c02f1 | 2015-01-05 10:15:49 +0000 | [diff] [blame] | 996 | default: llvm_unreachable("Incorrect access size"); |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 997 | case 8: |
| 998 | Inst.setOpcode(X86::CMP8mi); |
| 999 | break; |
| 1000 | case 16: |
| 1001 | Inst.setOpcode(X86::CMP16mi); |
| 1002 | break; |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 1003 | } |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1004 | const MCExpr *Disp = MCConstantExpr::create(kShadowOffset, Ctx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 1005 | std::unique_ptr<X86Operand> Op( |
| Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 1006 | X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI64, 0, 1, |
| 1007 | SMLoc(), SMLoc())); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 1008 | Op->addMemOperands(Inst, 5); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1009 | Inst.addOperand(MCOperand::createImm(0)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 1010 | EmitInstruction(Out, Inst); |
| 1011 | } |
| 1012 | |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 1013 | MCSymbol *DoneSym = Ctx.createTempSymbol(); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1014 | const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 1015 | EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 1016 | |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 1017 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 1018 | EmitLabel(Out, DoneSym); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 1019 | } |
| 1020 | |
| Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 1021 | void X86AddressSanitizer64::InstrumentMOVSImpl(unsigned AccessSize, |
| 1022 | MCContext &Ctx, |
| 1023 | MCStreamer &Out) { |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 1024 | StoreFlags(Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1025 | |
| 1026 | // No need to test when RCX is equals to zero. |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 1027 | MCSymbol *DoneSym = Ctx.createTempSymbol(); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1028 | const MCExpr *DoneExpr = MCSymbolRefExpr::create(DoneSym, Ctx); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1029 | EmitInstruction( |
| 1030 | Out, MCInstBuilder(X86::TEST64rr).addReg(X86::RCX).addReg(X86::RCX)); |
| Craig Topper | 49758aa | 2015-01-06 04:23:53 +0000 | [diff] [blame] | 1031 | EmitInstruction(Out, MCInstBuilder(X86::JE_1).addExpr(DoneExpr)); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1032 | |
| 1033 | // Instrument first and last elements in src and dst range. |
| 1034 | InstrumentMOVSBase(X86::RDI /* DstReg */, X86::RSI /* SrcReg */, |
| 1035 | X86::RCX /* CntReg */, AccessSize, Ctx, Out); |
| 1036 | |
| 1037 | EmitLabel(Out, DoneSym); |
| Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 1038 | RestoreFlags(Out); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 1041 | X86AsmInstrumentation::X86AsmInstrumentation(const MCSubtargetInfo *&STI) |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1042 | : STI(STI) {} |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1043 | |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1044 | X86AsmInstrumentation::~X86AsmInstrumentation() = default; |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 1045 | |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1046 | void X86AsmInstrumentation::InstrumentAndEmitInstruction( |
| Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 1047 | const MCInst &Inst, OperandVector &Operands, MCContext &Ctx, |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1048 | const MCInstrInfo &MII, MCStreamer &Out) { |
| 1049 | EmitInstruction(Out, Inst); |
| 1050 | } |
| 1051 | |
| 1052 | void X86AsmInstrumentation::EmitInstruction(MCStreamer &Out, |
| 1053 | const MCInst &Inst) { |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 1054 | Out.EmitInstruction(Inst, *STI); |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1055 | } |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 1056 | |
| Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 1057 | unsigned X86AsmInstrumentation::GetFrameRegGeneric(const MCContext &Ctx, |
| 1058 | MCStreamer &Out) { |
| 1059 | if (!Out.getNumFrameInfos()) // No active dwarf frame |
| 1060 | return X86::NoRegister; |
| 1061 | const MCDwarfFrameInfo &Frame = Out.getDwarfFrameInfos().back(); |
| 1062 | if (Frame.End) // Active dwarf frame is closed |
| 1063 | return X86::NoRegister; |
| 1064 | const MCRegisterInfo *MRI = Ctx.getRegisterInfo(); |
| 1065 | if (!MRI) // No register info |
| 1066 | return X86::NoRegister; |
| 1067 | |
| 1068 | if (InitialFrameReg) { |
| 1069 | // FrameReg is set explicitly, we're instrumenting a MachineFunction. |
| 1070 | return InitialFrameReg; |
| 1071 | } |
| 1072 | |
| 1073 | return MRI->getLLVMRegNum(Frame.CurrentCfaRegister, true /* IsEH */); |
| 1074 | } |
| 1075 | |
| Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 1076 | X86AsmInstrumentation * |
| Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1077 | llvm::CreateX86AsmInstrumentation(const MCTargetOptions &MCOptions, |
| 1078 | const MCContext &Ctx, |
| 1079 | const MCSubtargetInfo *&STI) { |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 1080 | Triple T(STI->getTargetTriple()); |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 1081 | const bool hasCompilerRTSupport = T.isOSLinux(); |
| Evgeniy Stepanov | 3819f02 | 2014-05-07 07:54:11 +0000 | [diff] [blame] | 1082 | if (ClAsanInstrumentAssembly && hasCompilerRTSupport && |
| 1083 | MCOptions.SanitizeAddress) { |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 1084 | if (STI->getFeatureBits()[X86::Mode32Bit] != 0) |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 1085 | return new X86AddressSanitizer32(STI); |
| Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 1086 | if (STI->getFeatureBits()[X86::Mode64Bit] != 0) |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 1087 | return new X86AddressSanitizer64(STI); |
| 1088 | } |
| Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 1089 | return new X86AsmInstrumentation(STI); |
| Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 1090 | } |