blob: 372f58c19062550c164e739891e9aa6a5d03669a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMMCTargetDesc.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMELFStreamer.h"
16#include "ARMMCAsmInfo.h"
Benjamin Kramerc22d50e2011-08-08 18:56:44 +000017#include "ARMBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "ARMMCAsmInfo.h"
Evan Cheng61faa552011-07-25 21:20:24 +000019#include "InstPrinter/ARMInstPrinter.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000020#include "llvm/MC/MCCodeGenInfo.h"
21#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
29#define GET_REGINFO_MC_DESC
30#include "ARMGenRegisterInfo.inc"
31
32#define GET_INSTRINFO_MC_DESC
33#include "ARMGenInstrInfo.inc"
34
35#define GET_SUBTARGETINFO_MC_DESC
36#include "ARMGenSubtargetInfo.inc"
37
38using namespace llvm;
39
Evan Cheng9f7ad312012-04-26 01:13:36 +000040std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Evan Cheng2bd65362011-07-07 00:08:19 +000041 // Set the boolean corresponding to the current target triple, or the default
42 // if one cannot be determined, to true.
43 unsigned Len = TT.size();
44 unsigned Idx = 0;
45
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000046 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000047 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000048 if (Len >= 5 && TT.substr(0, 4) == "armv")
49 Idx = 4;
50 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000051 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000052 if (Len >= 7 && TT[5] == 'v')
53 Idx = 6;
54 }
55
Evan Chengf52003d2012-04-27 01:27:19 +000056 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000057 std::string ARMArchFeature;
58 if (Idx) {
59 unsigned SubVer = TT[Idx];
60 if (SubVer >= '7' && SubVer <= '9') {
Evan Cheng2bd65362011-07-07 00:08:19 +000061 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000062 if (NoCPU)
63 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
64 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
65 else
66 // Use CPU to figure out the exact features.
67 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +000068 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000069 if (NoCPU)
70 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
71 // FeatureT2XtPk, FeatureMClass
72 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
73 else
74 // Use CPU to figure out the exact features.
75 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +000076 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
77 if (NoCPU)
78 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
79 // Swift
80 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
81 else
82 // Use CPU to figure out the exact features.
83 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +000084 } else {
85 // v7 CPUs have lots of different feature sets. If no CPU is specified,
86 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
87 // the "minimum" feature set and use CPU string to figure out the exact
88 // features.
Evan Chengf52003d2012-04-27 01:27:19 +000089 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +000090 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
91 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
92 else
93 // Use CPU to figure out the exact features.
94 ARMArchFeature = "+v7";
95 }
Evan Cheng2bd65362011-07-07 00:08:19 +000096 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +000097 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +000098 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +000099 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
100 if (NoCPU)
101 // v6m: FeatureNoARM, FeatureMClass
102 ARMArchFeature = "+v6,+noarm,+mclass";
103 else
104 ARMArchFeature = "+v6";
105 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000106 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000107 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000108 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000109 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000110 else
111 ARMArchFeature = "+v5t";
112 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
113 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000114 }
115
Evan Chengf2c26162011-07-07 08:26:46 +0000116 if (isThumb) {
117 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000118 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000119 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000120 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000121 }
122
Evan Cheng2bd65362011-07-07 00:08:19 +0000123 return ARMArchFeature;
124}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000125
126MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
127 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000128 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000129 if (!FS.empty()) {
130 if (!ArchFS.empty())
131 ArchFS = ArchFS + "," + FS.str();
132 else
133 ArchFS = FS;
134 }
135
136 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000137 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000138 return X;
139}
140
Evan Cheng1705ab02011-07-14 23:50:31 +0000141static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000142 MCInstrInfo *X = new MCInstrInfo();
143 InitARMMCInstrInfo(X);
144 return X;
145}
146
Evan Chengd60fa58b2011-07-18 20:57:22 +0000147static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000148 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000149 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000150 return X;
151}
152
Evan Chenga83b37a2011-07-15 02:09:41 +0000153static MCAsmInfo *createARMMCAsmInfo(const Target &T, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000154 Triple TheTriple(TT);
155
156 if (TheTriple.isOSDarwin())
157 return new ARMMCAsmInfoDarwin();
158
159 return new ARMELFMCAsmInfo();
160}
161
Evan Chengad5f4852011-07-23 00:00:19 +0000162static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000163 CodeModel::Model CM,
164 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000165 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000166 if (RM == Reloc::Default) {
167 Triple TheTriple(TT);
168 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
169 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
170 }
Evan Chengecb29082011-11-16 08:38:26 +0000171 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000172 return X;
173}
174
Evan Chengad5f4852011-07-23 00:00:19 +0000175// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000176static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000177 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000178 raw_ostream &OS,
179 MCCodeEmitter *Emitter,
180 bool RelaxAll,
181 bool NoExecStack) {
182 Triple TheTriple(TT);
183
184 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000185 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000186
187 if (TheTriple.isOSWindows()) {
188 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000189 }
190
Tim Northover5cc3dc82012-12-07 16:50:23 +0000191 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
192 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000193}
194
Evan Cheng61faa552011-07-25 21:20:24 +0000195static MCInstPrinter *createARMMCInstPrinter(const Target &T,
196 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000197 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000198 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000199 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000200 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000201 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000202 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000203 return 0;
204}
205
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000206namespace {
207
208class ARMMCInstrAnalysis : public MCInstrAnalysis {
209public:
210 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000211
212 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
213 // BCCs with the "always" predicate are unconditional branches.
214 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
215 return true;
216 return MCInstrAnalysis::isUnconditionalBranch(Inst);
217 }
218
219 virtual bool isConditionalBranch(const MCInst &Inst) const {
220 // BCCs with the "always" predicate are unconditional branches.
221 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
222 return false;
223 return MCInstrAnalysis::isConditionalBranch(Inst);
224 }
225
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000226 uint64_t evaluateBranch(const MCInst &Inst, uint64_t Addr,
227 uint64_t Size) const {
228 // We only handle PCRel branches for now.
229 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
230 return -1ULL;
231
232 int64_t Imm = Inst.getOperand(0).getImm();
233 // FIXME: This is not right for thumb.
234 return Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
235 }
236};
237
238}
239
240static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
241 return new ARMMCInstrAnalysis(Info);
242}
Evan Chengad5f4852011-07-23 00:00:19 +0000243
Evan Cheng8c886a42011-07-22 21:58:54 +0000244// Force static initialization.
245extern "C" void LLVMInitializeARMTargetMC() {
246 // Register the MC asm info.
247 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
248 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
249
250 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000251 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
252 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000253
254 // Register the MC instruction info.
255 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
256 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
257
258 // Register the MC register info.
259 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
260 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
261
262 // Register the MC subtarget info.
263 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
264 ARM_MC::createARMMCSubtargetInfo);
265 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
266 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000267
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000268 // Register the MC instruction analyzer.
269 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
270 createARMMCInstrAnalysis);
271 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
272 createARMMCInstrAnalysis);
273
Evan Chengad5f4852011-07-23 00:00:19 +0000274 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000275 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
276 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000277
278 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000279 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
280 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000281
282 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000283 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
284 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000285
286 // Register the MCInstPrinter.
287 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
288 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Evan Cheng2129f592011-07-19 06:37:02 +0000289}