blob: 193ef054c99794ab3e17caee2af45bf0ac4ce98a [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng8703c412010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng82241c82007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000058 FSRL,
59
Evan Cheng11613a52006-02-04 02:20:30 +000060 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
61 /// integer source in memory and FP reg result. This corresponds to the
62 /// X86::FILD*m instructions. It has three inputs (token chain, address,
63 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
64 /// also produces a flag).
Evan Cheng6305e502006-01-12 22:54:21 +000065 FILD,
Evan Cheng11613a52006-02-04 02:20:30 +000066 FILD_FLAG,
Chris Lattner76ac0682005-11-15 00:40:23 +000067
68 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
69 /// integer destination in memory and a FP reg source. This corresponds
70 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattnerf4aeff02006-10-18 18:26:48 +000071 /// has two inputs (token chain and address) and two outputs (int value
72 /// and token chain).
Chris Lattner76ac0682005-11-15 00:40:23 +000073 FP_TO_INT16_IN_MEM,
74 FP_TO_INT32_IN_MEM,
75 FP_TO_INT64_IN_MEM,
76
Evan Chenga74ce622005-12-21 02:39:21 +000077 /// FLD - This instruction implements an extending load to FP stack slots.
78 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng5c59d492005-12-23 07:31:11 +000079 /// operand, ptr to load from, and a ValueType node indicating the type
80 /// to load to.
Evan Chenga74ce622005-12-21 02:39:21 +000081 FLD,
82
Evan Cheng45e190982006-01-05 00:27:02 +000083 /// FST - This instruction implements a truncating store to FP stack
84 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
85 /// chain operand, value to store, address, and a ValueType to store it
86 /// as.
87 FST,
88
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000089 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000090 /// instruction, which includes a bunch of information. In particular the
91 /// operands of these node are:
92 ///
93 /// #0 - The incoming token chain
94 /// #1 - The callee
95 /// #2 - The number of arg bytes the caller pushes on the stack.
96 /// #3 - The number of arg bytes the callee pops off the stack.
97 /// #4 - The value to pass in AL/AX/EAX (optional)
98 /// #5 - The value to pass in DL/DX/EDX (optional)
99 ///
100 /// The result values of these nodes are:
101 ///
102 /// #0 - The outgoing token chain
103 /// #1 - The first register result value (optional)
104 /// #2 - The second register result value (optional)
105 ///
Chris Lattner76ac0682005-11-15 00:40:23 +0000106 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000107
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000108 /// RDTSC_DAG - This operation implements the lowering for
109 /// readcyclecounter
110 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +0000111
112 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +0000113 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +0000114
Dan Gohman25a767d2008-12-23 22:45:23 +0000115 /// X86 bit-test instructions.
116 BT,
117
Dan Gohman4a683472009-03-23 15:40:10 +0000118 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Evan Chengc1583db2005-12-21 20:21:51 +0000119 /// operand produced by a CMP instruction.
120 SETCC,
121
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000122 // Same as SETCC except it's materialized with a sbb and the value is all
123 // one's or all zero's.
124 SETCC_CARRY,
125
Chris Lattnera492d292009-03-12 06:46:02 +0000126 /// X86 conditional moves. Operand 0 and operand 1 are the two values
127 /// to select from. Operand 2 is the condition code, and operand 3 is the
128 /// flag operand produced by a CMP or TEST instruction. It also writes a
129 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000130 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000131
Dan Gohman4a683472009-03-23 15:40:10 +0000132 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
133 /// is the block to branch if condition is true, operand 2 is the
134 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000135 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000136 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000137
Dan Gohman4a683472009-03-23 15:40:10 +0000138 /// Return with a flag operand. Operand 0 is the chain operand, operand
139 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000140 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000141
142 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
143 REP_STOS,
144
145 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
146 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000147
Evan Cheng5588de92006-02-18 00:15:05 +0000148 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
149 /// at function entry, used for PIC code.
150 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000151
Bill Wendling24c79f22008-09-16 21:48:12 +0000152 /// Wrapper - A wrapper node for TargetConstantPool,
153 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000154 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000155
Evan Chengae1cd752006-11-30 21:55:46 +0000156 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
157 /// relative displacements.
158 WrapperRIP,
159
Mon P Wang586d9972010-01-24 00:05:03 +0000160 /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
161 /// Can be used to move a vector value from a MMX register to a XMM
162 /// register.
163 MOVQ2DQ,
164
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000165 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
166 /// i32, corresponds to X86::PEXTRB.
167 PEXTRB,
168
Evan Chengcbffa462006-03-31 19:22:53 +0000169 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000170 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000171 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000172
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000173 /// INSERTPS - Insert any element of a 4 x float vector into any element
174 /// of a destination 4 x floatvector.
175 INSERTPS,
176
177 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
178 /// corresponds to X86::PINSRB.
179 PINSRB,
180
Evan Cheng5fd7c692006-03-31 21:55:24 +0000181 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
182 /// corresponds to X86::PINSRW.
Evan Cheng49683ba2006-11-10 21:43:37 +0000183 PINSRW,
184
Nate Begemane684da32009-02-23 08:49:38 +0000185 /// PSHUFB - Shuffle 16 8-bit values within a vector.
186 PSHUFB,
187
Evan Cheng49683ba2006-11-10 21:43:37 +0000188 /// FMAX, FMIN - Floating point max and min.
189 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000190 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000191
192 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
193 /// approximation. Note that these typically require refinement
194 /// in order to obtain suitable precision.
195 FRSQRT, FRCP,
196
Rafael Espindola3b2df102009-04-08 21:14:34 +0000197 // TLSADDR - Thread Local Storage.
198 TLSADDR,
199
200 // SegmentBaseAddress - The address segment:0
201 SegmentBaseAddress,
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000202
Evan Cheng78af38c2008-05-08 00:57:18 +0000203 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000204 EH_RETURN,
205
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000206 /// TC_RETURN - Tail call return.
207 /// operand #0 chain
208 /// operand #1 callee (register or absolute)
209 /// operand #2 stack adjustment
210 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000211 TC_RETURN,
212
Evan Cheng78af38c2008-05-08 00:57:18 +0000213 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharthd032c332008-03-01 21:52:34 +0000214 LCMPXCHG_DAG,
Andrew Lenharth357061a2008-03-05 01:15:49 +0000215 LCMPXCHG8_DAG,
Andrew Lenharthd032c332008-03-01 21:52:34 +0000216
Evan Cheng78af38c2008-05-08 00:57:18 +0000217 // FNSTCW16m - Store FP control world into i16 memory.
218 FNSTCW16m,
219
Evan Cheng961339b2008-05-09 21:53:03 +0000220 // VZEXT_MOVL - Vector move low and zero extend.
221 VZEXT_MOVL,
222
223 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Cheng5e28227d2008-05-29 08:22:04 +0000224 VZEXT_LOAD,
225
226 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000227 VSHL, VSRL,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000228
229 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000230 // CMPPD, CMPPS - Vector double/float comparison.
231 CMPPD, CMPPS,
232
233 // PCMP* - Vector integer comparisons.
234 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendling1a317672008-12-12 00:56:36 +0000235 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
236
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000237 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
238 ADD, SUB, SMUL, UMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000239 INC, DEC, OR, XOR, AND,
Evan Chenga84a3182009-03-30 21:36:47 +0000240
241 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000242 MUL_IMM,
243
244 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000245 PTEST,
246
247 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
248 // according to %al. An operator is needed so that this can be expanded
249 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000250 VASTART_SAVE_XMM_REGS,
251
252 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
253 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
254 // Atomic 64-bit binary operations.
255 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
256 ATOMSUB64_DAG,
257 ATOMOR64_DAG,
258 ATOMXOR64_DAG,
259 ATOMAND64_DAG,
260 ATOMNAND64_DAG,
261 ATOMSWAP64_DAG
Chris Lattner76ac0682005-11-15 00:40:23 +0000262 };
263 }
264
Evan Cheng084a1cd2008-01-29 19:34:22 +0000265 /// Define some predicates that are used for node matching.
266 namespace X86 {
267 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
268 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000269 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng68ad48b2006-03-22 18:59:22 +0000270
Evan Cheng084a1cd2008-01-29 19:34:22 +0000271 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
272 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000273 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000274
Evan Cheng084a1cd2008-01-29 19:34:22 +0000275 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
276 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000277 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000278
Evan Cheng084a1cd2008-01-29 19:34:22 +0000279 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
280 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000281 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Chengd27fb3e2006-03-24 01:18:28 +0000282
Evan Cheng084a1cd2008-01-29 19:34:22 +0000283 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
284 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000285 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2595a682006-03-24 02:58:06 +0000286
Evan Cheng084a1cd2008-01-29 19:34:22 +0000287 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
288 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
289 /// <2, 3, 2, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000290 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng922e1912006-11-07 22:14:24 +0000291
Evan Cheng084a1cd2008-01-29 19:34:22 +0000292 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000293 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
294 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000295
Evan Cheng084a1cd2008-01-29 19:34:22 +0000296 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000297 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000298 /// as well as MOVLHPS.
Nate Begeman3a313df2009-11-07 23:17:15 +0000299 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000300
Evan Cheng084a1cd2008-01-29 19:34:22 +0000301 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
302 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000303 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng5df75882006-03-28 00:39:58 +0000304
Evan Cheng084a1cd2008-01-29 19:34:22 +0000305 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
306 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000307 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng2bc32802006-03-28 02:43:26 +0000308
Evan Cheng084a1cd2008-01-29 19:34:22 +0000309 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
310 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
311 /// <0, 0, 1, 1>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000312 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Chengf3b52c82006-04-05 07:20:06 +0000313
Evan Cheng084a1cd2008-01-29 19:34:22 +0000314 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
315 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
316 /// <2, 2, 3, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000317 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling591eab82007-04-24 21:16:55 +0000318
Evan Cheng084a1cd2008-01-29 19:34:22 +0000319 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
320 /// specifies a shuffle of elements that is suitable for input to MOVSS,
321 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000322 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Cheng12ba3e22006-04-11 00:19:04 +0000323
Evan Cheng084a1cd2008-01-29 19:34:22 +0000324 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
325 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000326 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Cheng5d247f82006-04-14 21:59:03 +0000327
Evan Cheng084a1cd2008-01-29 19:34:22 +0000328 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
329 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000330 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chenge056dd52006-10-27 21:08:32 +0000331
Evan Cheng74c9ed92008-09-25 20:50:48 +0000332 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
333 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000334 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng74c9ed92008-09-25 20:50:48 +0000335
Nate Begeman18df82a2009-10-19 02:17:23 +0000336 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
337 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
338 bool isPALIGNRMask(ShuffleVectorSDNode *N);
339
Evan Cheng084a1cd2008-01-29 19:34:22 +0000340 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
341 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
342 /// instructions.
343 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000344
Evan Cheng084a1cd2008-01-29 19:34:22 +0000345 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman18df82a2009-10-19 02:17:23 +0000346 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000347 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000348
Nate Begeman18df82a2009-10-19 02:17:23 +0000349 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
350 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000351 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chenge62288f2009-07-30 08:33:02 +0000352
Nate Begeman18df82a2009-10-19 02:17:23 +0000353 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
354 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
355 unsigned getShufflePALIGNRImmediate(SDNode *N);
356
Evan Chenge62288f2009-07-30 08:33:02 +0000357 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
358 /// constant +0.0.
359 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000360
361 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
362 /// fit into displacement field of the instruction.
363 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
364 bool hasSymbolicDisplacement = true);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000365 }
366
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000367 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000368 // X86TargetLowering - X86 Implementation of the TargetLowering interface
369 class X86TargetLowering : public TargetLowering {
370 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000371 int RegSaveFrameIndex; // X86-64 vararg func register save area.
372 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
373 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattner76ac0682005-11-15 00:40:23 +0000374 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000375
Chris Lattner76ac0682005-11-15 00:40:23 +0000376 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000377 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000378
Chris Lattner8a785d72010-01-26 06:28:43 +0000379 /// getPICBaseSymbol - Return the X86-32 PIC base.
380 MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
381
Chris Lattner4bfbe932010-01-26 05:02:42 +0000382 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000383
Chris Lattner4bfbe932010-01-26 05:02:42 +0000384 virtual const MCExpr *
385 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
386 const MachineBasicBlock *MBB, unsigned uid,
387 MCContext &Ctx) const;
388
Evan Cheng797d56f2007-11-09 01:32:10 +0000389 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
390 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000391 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
392 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000393 virtual const MCExpr *
394 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
395 unsigned JTI, MCContext &Ctx) const;
396
Chris Lattner76ac0682005-11-15 00:40:23 +0000397 // Return the number of bytes that a function should pop when it returns (in
398 // addition to the space used by the return address).
399 //
400 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
401
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000402 /// getStackPtrReg - Return the stack pointer register we are using: either
403 /// ESP or RSP.
404 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000405
406 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
407 /// function arguments in the caller parameter area. For X86, aggregates
408 /// that contains are placed at 16-byte boundaries while the rest are at
409 /// 4-byte boundaries.
410 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000411
412 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng29e59ad2008-05-15 22:13:02 +0000413 /// and store operations as a result of memset, memcpy, and memmove
Owen Anderson53aa7a92009-08-10 22:56:29 +0000414 /// lowering. It returns EVT::iAny if SelectionDAG should be responsible for
Evan Chengef377ad2008-05-15 08:39:06 +0000415 /// determining it.
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000416 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned Align,
417 bool isSrcConst, bool isSrcStr,
418 SelectionDAG &DAG) const;
419
420 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
421 /// unaligned memory accesses. of the specified type.
422 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
423 return true;
424 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000425
Chris Lattner76ac0682005-11-15 00:40:23 +0000426 /// LowerOperation - Provide custom lowering hooks for some operations.
427 ///
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000428 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000429
Duncan Sands6ed40142008-12-01 11:39:25 +0000430 /// ReplaceNodeResults - Replace the results of node with an illegal result
431 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000432 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000433 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
434 SelectionDAG &DAG);
Chris Lattnerf81d5882007-11-24 07:07:01 +0000435
436
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000437 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000438
Evan Cheng29cfb672008-01-30 18:18:23 +0000439 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Cheng270d0f92009-09-18 21:02:19 +0000440 MachineBasicBlock *MBB,
441 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000442
Mon P Wang3e583932008-05-05 19:05:59 +0000443
Evan Cheng6af02632005-12-20 06:22:03 +0000444 /// getTargetNodeName - This method returns the name of a target specific
445 /// DAG node.
446 virtual const char *getTargetNodeName(unsigned Opcode) const;
447
Scott Michela6729e82008-03-10 15:42:14 +0000448 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson9f944592009-08-11 20:47:22 +0000449 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000450
Nate Begeman8a77efe2006-02-16 21:11:51 +0000451 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
452 /// in Mask are known to be either zero or one and return them in the
453 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000454 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmane1d9ee62008-02-13 22:28:48 +0000455 const APInt &Mask,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000456 APInt &KnownZero,
457 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000458 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000459 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000460
461 virtual bool
462 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000463
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000464 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000465
Chris Lattner5849d222009-07-20 17:51:36 +0000466 virtual bool ExpandInlineAsm(CallInst *CI) const;
467
Chris Lattnerd6855142007-03-25 02:14:49 +0000468 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattner298ef372006-07-11 02:54:03 +0000469
Chris Lattnerc642aa52006-01-31 19:43:35 +0000470 std::vector<unsigned>
Chris Lattner7ad77df2006-02-22 00:56:39 +0000471 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000472 EVT VT) const;
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000473
Owen Anderson53aa7a92009-08-10 22:56:29 +0000474 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000475
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000476 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000477 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
478 /// true it means one of the asm constraint of the inline asm instruction
479 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000480 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000481 char ConstraintLetter,
Evan Chenge0add202008-09-24 00:05:32 +0000482 bool hasMemory,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000483 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000484 SelectionDAG &DAG) const;
Chris Lattner44daa502006-10-31 20:13:11 +0000485
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000486 /// getRegForInlineAsmConstraint - Given a physical register constraint
487 /// (e.g. {edx}), return the register number and the register class for the
488 /// register. This should only be used for C_Register constraints. On
489 /// error, this returns a register number of 0.
Chris Lattner524129d2006-07-31 23:26:50 +0000490 std::pair<unsigned, const TargetRegisterClass*>
491 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000492 EVT VT) const;
Chris Lattner524129d2006-07-31 23:26:50 +0000493
Chris Lattner1eb94d92007-03-30 23:15:24 +0000494 /// isLegalAddressingMode - Return true if the addressing mode represented
495 /// by AM is legal for this target, for a load/store of the specified type.
496 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
497
Evan Cheng7f3d0242007-10-26 01:56:11 +0000498 /// isTruncateFree - Return true if it's free to truncate a value of
499 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
500 /// register EAX to i16 by referencing its sub-register AX.
501 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000502 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000503
504 /// isZExtFree - Return true if any actual instruction that defines a
505 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
506 /// register. This does not necessarily include registers defined in
507 /// unknown ways, such as incoming arguments, or copies from unknown
508 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
509 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
510 /// all instructions that define 32-bit values implicit zero-extend the
511 /// result out to 64 bits.
512 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000513 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000514
Evan Chenga9cda8a2009-05-28 00:35:15 +0000515 /// isNarrowingProfitable - Return true if it's profitable to narrow
516 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
517 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000518 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000519
Evan Cheng16993aa2009-10-27 19:56:55 +0000520 /// isFPImmLegal - Returns true if the target can instruction select the
521 /// specified FP immediate natively. If false, the legalizer will
522 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000523 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000524
Evan Cheng68ad48b2006-03-22 18:59:22 +0000525 /// isShuffleMaskLegal - Targets can use this to indicate that they only
526 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000527 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
528 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000529 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000530 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000531
532 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
533 /// used by Targets can use this to indicate if there is a suitable
534 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
535 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000536 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000537 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000538
539 /// ShouldShrinkFPConstant - If true, then instruction selection should
540 /// seek to shrink the FP constant of the specified type to a smaller type
541 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000542 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000543 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
544 // expensive than a straight movsd. On the other hand, it's important to
545 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000546 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000547 }
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000548
Dan Gohman544ab2c2008-04-12 04:36:06 +0000549 virtual const X86Subtarget* getSubtarget() {
550 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000551 }
552
Chris Lattner7dc00e82008-01-18 06:52:41 +0000553 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
554 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000555 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000556 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
557 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000558 }
Dan Gohman4619e932008-08-19 21:32:53 +0000559
Mon P Wang58c37942008-10-30 08:01:45 +0000560 /// getWidenVectorType: given a vector type, returns the type to widen
561 /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000562 /// If there is no vector type that we want to widen to, returns EVT::Other
Mon P Wang58c37942008-10-30 08:01:45 +0000563 /// When and were to widen is target dependent based on the cost of
564 /// scalarizing vs using the wider vector type.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000565 virtual EVT getWidenVectorType(EVT VT) const;
Mon P Wang58c37942008-10-30 08:01:45 +0000566
Dan Gohman4619e932008-08-19 21:32:53 +0000567 /// createFastISel - This method returns a target specific FastISel object,
568 /// or null if the target does not support "fast" ISel.
Dan Gohman7bda51f2008-09-03 23:12:08 +0000569 virtual FastISel *
570 createFastISel(MachineFunction &mf,
Devang Patel5c6e1e32009-01-13 00:35:13 +0000571 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohman7bda51f2008-09-03 23:12:08 +0000572 DenseMap<const Value *, unsigned> &,
Dan Gohman39d82f92008-09-10 20:11:02 +0000573 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmane7ced742008-10-14 23:54:11 +0000574 DenseMap<const AllocaInst *, int> &
575#ifndef NDEBUG
576 , SmallSet<Instruction*, 8> &
577#endif
578 );
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000579
Bill Wendling512ff732009-07-01 18:50:55 +0000580 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000581 virtual unsigned getFunctionAlignment(const Function *F) const;
582
Chris Lattner76ac0682005-11-15 00:40:23 +0000583 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000584 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
585 /// make the right decision when generating code for different targets.
586 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000587 const X86RegisterInfo *RegInfo;
Anton Korobeynikov6acb2212008-09-09 18:22:57 +0000588 const TargetData *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000589
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000590 /// X86StackPtr - X86 physical register used as stack ptr.
591 unsigned X86StackPtr;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000592
Dale Johannesene36c4002007-09-23 14:52:20 +0000593 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
594 /// floating point ops.
595 /// When SSE is available, use it for f32 operations.
596 /// When SSE2 is available, use it for f64 operations.
597 bool X86ScalarSSEf32;
598 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000599
Evan Cheng16993aa2009-10-27 19:56:55 +0000600 /// LegalFPImmediates - A list of legal fp immediates.
601 std::vector<APFloat> LegalFPImmediates;
602
603 /// addLegalFPImmediate - Indicate that this x86 target can instruction
604 /// select the specified FP immediate natively.
605 void addLegalFPImmediate(const APFloat& Imm) {
606 LegalFPImmediates.push_back(Imm);
607 }
608
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000609 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000610 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000611 const SmallVectorImpl<ISD::InputArg> &Ins,
612 DebugLoc dl, SelectionDAG &DAG,
613 SmallVectorImpl<SDValue> &InVals);
614 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000615 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000616 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
617 DebugLoc dl, SelectionDAG &DAG,
618 const CCValAssign &VA, MachineFrameInfo *MFI,
619 unsigned i);
620 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
621 DebugLoc dl, SelectionDAG &DAG,
622 const CCValAssign &VA,
623 ISD::ArgFlagsTy Flags);
Rafael Espindolae636fc02007-08-31 15:06:30 +0000624
Gordon Henriksen92319582008-01-05 16:56:59 +0000625 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000626
627 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
628 /// for tail call optimization. Targets which want to do tail call
629 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000630 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000631 CallingConv::ID CalleeCC,
632 bool isVarArg,
Evan Cheng85476f32010-01-27 06:25:16 +0000633 const SmallVectorImpl<ISD::OutputArg> &Outs,
634 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000635 SelectionDAG& DAG) const;
Sandeep Patel68c5f472009-09-02 08:44:58 +0000636 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000637 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
638 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dale Johannesen66e03e62009-02-03 19:33:06 +0000639 int FPDiff, DebugLoc dl);
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000640
Sandeep Patel68c5f472009-09-02 08:44:58 +0000641 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
642 NameDecorationStyle NameDecorationForCallConv(CallingConv::ID CallConv);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000643 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Evan Chengcde9e302006-01-27 08:10:46 +0000644
Eli Friedmandfe4f252009-05-23 09:59:16 +0000645 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
646 bool isSigned);
Evan Cheng493b8822009-12-09 21:00:30 +0000647
648 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
649 SelectionDAG &DAG);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000650 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
Mon P Wang586d9972010-01-24 00:05:03 +0000651 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000652 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
653 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
654 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
655 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
656 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
657 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
658 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Dan Gohmanf7c42992009-10-30 01:28:02 +0000659 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG);
Dale Johannesen021052a2009-02-04 20:06:27 +0000660 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
661 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000662 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
663 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
664 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
665 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000666 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Eli Friedmandfe4f252009-05-23 09:59:16 +0000667 SelectionDAG &DAG);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000668 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen28929582008-10-21 20:50:01 +0000669 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Bill Wendling4d527592009-01-17 03:56:04 +0000670 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
671 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000672 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
Eli Friedmandfe4f252009-05-23 09:59:16 +0000673 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000674 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
675 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
676 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
677 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
678 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
679 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
680 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
681 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
682 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000683 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000684 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
685 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
686 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
687 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
688 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
689 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
690 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
691 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
692 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
693 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
694 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
695 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
Mon P Wang998fd292008-12-18 21:42:19 +0000696 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +0000697 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
Bill Wendling66835472008-11-24 19:21:46 +0000698
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000699 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesenf61a84e2008-09-29 22:25:26 +0000700 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Duncan Sands6ed40142008-12-01 11:39:25 +0000701 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
702
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000703 virtual SDValue
704 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000705 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000706 const SmallVectorImpl<ISD::InputArg> &Ins,
707 DebugLoc dl, SelectionDAG &DAG,
708 SmallVectorImpl<SDValue> &InVals);
709 virtual SDValue
Evan Cheng6f36a082010-02-02 23:55:14 +0000710 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000711 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000712 const SmallVectorImpl<ISD::OutputArg> &Outs,
713 const SmallVectorImpl<ISD::InputArg> &Ins,
714 DebugLoc dl, SelectionDAG &DAG,
715 SmallVectorImpl<SDValue> &InVals);
716
717 virtual SDValue
718 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000719 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000720 const SmallVectorImpl<ISD::OutputArg> &Outs,
721 DebugLoc dl, SelectionDAG &DAG);
722
Kenneth Uildriks07119732009-11-07 02:11:54 +0000723 virtual bool
724 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
725 const SmallVectorImpl<EVT> &OutTys,
726 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
727 SelectionDAG &DAG);
728
Duncan Sands6ed40142008-12-01 11:39:25 +0000729 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
730 SelectionDAG &DAG, unsigned NewOp);
731
Dale Johannesen0404dc12009-02-03 22:26:34 +0000732 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingbd092622008-09-30 21:22:07 +0000733 SDValue Chain,
734 SDValue Dst, SDValue Src,
735 SDValue Size, unsigned Align,
Bill Wendling68f12ee2008-10-01 00:59:58 +0000736 const Value *DstSV, uint64_t DstSVOff);
Dale Johannesen0404dc12009-02-03 22:26:34 +0000737 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingbd092622008-09-30 21:22:07 +0000738 SDValue Chain,
739 SDValue Dst, SDValue Src,
740 SDValue Size, unsigned Align,
741 bool AlwaysInline,
742 const Value *DstSV, uint64_t DstSVOff,
743 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang3e583932008-05-05 19:05:59 +0000744
Eric Christopher9fe912d2009-08-18 22:50:32 +0000745 /// Utility function to emit string processing sse4.2 instructions
746 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000747 /// This takes the instruction to expand, the associated machine basic
748 /// block, the number of args, and whether or not the second arg is
749 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000750 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
751 unsigned argNum, bool inMem) const;
752
Mon P Wang3e583932008-05-05 19:05:59 +0000753 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Chengb82b5512009-09-19 10:09:15 +0000754 /// It takes the bitwise instruction to expand, the associated machine basic
755 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang3e583932008-05-05 19:05:59 +0000756 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
757 MachineInstr *BInstr,
758 MachineBasicBlock *BB,
759 unsigned regOpc,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000760 unsigned immOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000761 unsigned loadOpc,
762 unsigned cxchgOpc,
763 unsigned copyOpc,
764 unsigned notOpc,
765 unsigned EAXreg,
766 TargetRegisterClass *RC,
Dan Gohman747e55b2009-02-07 16:15:20 +0000767 bool invSrc = false) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000768
769 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
770 MachineInstr *BInstr,
771 MachineBasicBlock *BB,
772 unsigned regOpcL,
773 unsigned regOpcH,
774 unsigned immOpcL,
775 unsigned immOpcH,
Dan Gohman747e55b2009-02-07 16:15:20 +0000776 bool invSrc = false) const;
Mon P Wang3e583932008-05-05 19:05:59 +0000777
778 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendling189d6712009-03-26 01:46:56 +0000779 /// instruction to expand, the associated basic block, and the associated
780 /// cmov opcode for moving the min or max value.
Mon P Wang3e583932008-05-05 19:05:59 +0000781 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
782 MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000783 unsigned cmovOpc) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000784
Dan Gohman0700a562009-08-15 01:38:56 +0000785 /// Utility function to emit the xmm reg save portion of va_start.
786 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
787 MachineInstr *BInstr,
788 MachineBasicBlock *BB) const;
789
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000790 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Evan Cheng9827ad32009-09-19 09:51:03 +0000791 MachineBasicBlock *BB,
792 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000793
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000794 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000795 /// equivalent, for use with the given x86 condition code.
796 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000797
798 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000799 /// equivalent, for use with the given x86 condition code.
800 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
801 SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000802 };
Evan Cheng24422d42008-09-03 00:03:49 +0000803
804 namespace X86 {
Dan Gohman7bda51f2008-09-03 23:12:08 +0000805 FastISel *createFastISel(MachineFunction &mf,
Devang Patel5c6e1e32009-01-13 00:35:13 +0000806 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohman7bda51f2008-09-03 23:12:08 +0000807 DenseMap<const Value *, unsigned> &,
Dan Gohman39d82f92008-09-10 20:11:02 +0000808 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohmane7ced742008-10-14 23:54:11 +0000809 DenseMap<const AllocaInst *, int> &
810#ifndef NDEBUG
811 , SmallSet<Instruction*, 8> &
812#endif
813 );
Evan Cheng24422d42008-09-03 00:03:49 +0000814 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000815}
816
Chris Lattner76ac0682005-11-15 00:40:23 +0000817#endif // X86ISELLOWERING_H