blob: 38d61b752e1800f730573c6772c22a890c8545b7 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Sparc.td - Describe the Sparc Target Machine -------*- tablegen -*-===//
2//
Chris Lattner158e1f52006-02-05 05:50:24 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner158e1f52006-02-05 05:50:24 +00008//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner158e1f52006-02-05 05:50:24 +000018
19//===----------------------------------------------------------------------===//
20// SPARC Subtarget features.
21//
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000022
Chris Lattner158e1f52006-02-05 05:50:24 +000023def FeatureV9
24 : SubtargetFeature<"v9", "IsV9", "true",
25 "Enable SPARC-V9 instructions">;
26def FeatureV8Deprecated
27 : SubtargetFeature<"deprecated-v8", "V8DeprecatedInsts", "true",
28 "Enable deprecated V8 instructions in V9 mode">;
29def FeatureVIS
30 : SubtargetFeature<"vis", "IsVIS", "true",
31 "Enable UltraSPARC Visual Instruction Set extensions">;
Venkatraman Govindarajuf9a202a2014-03-02 19:31:21 +000032def FeatureVIS2
33 : SubtargetFeature<"vis2", "IsVIS2", "true",
34 "Enable Visual Instruction Set extensions II">;
35def FeatureVIS3
36 : SubtargetFeature<"vis3", "IsVIS3", "true",
37 "Enable Visual Instruction Set extensions III">;
Chris Lattner158e1f52006-02-05 05:50:24 +000038
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +000039def FeatureHardQuad
40 : SubtargetFeature<"hard-quad-float", "HasHardQuad", "true",
41 "Enable quad-word floating point instructions">;
42
Jakob Stoklund Olesenead3b3d2014-01-26 06:09:59 +000043def UsePopc : SubtargetFeature<"popc", "UsePopc", "true",
44 "Use the popc (population count) instruction">;
45
Chris Lattner158e1f52006-02-05 05:50:24 +000046//===----------------------------------------------------------------------===//
Chris Lattner49b269d2008-03-17 05:41:48 +000047// Register File, Calling Conv, Instruction Descriptions
Chris Lattner158e1f52006-02-05 05:50:24 +000048//===----------------------------------------------------------------------===//
49
50include "SparcRegisterInfo.td"
Chris Lattner49b269d2008-03-17 05:41:48 +000051include "SparcCallingConv.td"
Chris Lattner158e1f52006-02-05 05:50:24 +000052include "SparcInstrInfo.td"
53
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +000054def SparcInstrInfo : InstrInfo;
Chris Lattner158e1f52006-02-05 05:50:24 +000055
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000056def SparcAsmParser : AsmParser {
57 bit ShouldEmitMatchRegisterName = 0;
58}
59
Chris Lattner158e1f52006-02-05 05:50:24 +000060//===----------------------------------------------------------------------===//
61// SPARC processors supported.
62//===----------------------------------------------------------------------===//
63
64class Proc<string Name, list<SubtargetFeature> Features>
65 : Processor<Name, NoItineraries, Features>;
66
67def : Proc<"generic", []>;
Venkatraman Govindarajua66b3142014-01-11 23:56:13 +000068def : Proc<"v7", []>;
Chris Lattner158e1f52006-02-05 05:50:24 +000069def : Proc<"v8", []>;
70def : Proc<"supersparc", []>;
71def : Proc<"sparclite", []>;
72def : Proc<"f934", []>;
73def : Proc<"hypersparc", []>;
74def : Proc<"sparclite86x", []>;
75def : Proc<"sparclet", []>;
76def : Proc<"tsc701", []>;
Douglas Katzman708eeb02016-03-15 16:41:47 +000077def : Proc<"myriad2", []>;
78def : Proc<"myriad2.1", []>;
79def : Proc<"myriad2.2", []>;
Chris Lattner158e1f52006-02-05 05:50:24 +000080def : Proc<"v9", [FeatureV9]>;
Venkatraman Govindarajuf9a202a2014-03-02 19:31:21 +000081def : Proc<"ultrasparc", [FeatureV9, FeatureV8Deprecated, FeatureVIS]>;
82def : Proc<"ultrasparc3", [FeatureV9, FeatureV8Deprecated, FeatureVIS,
83 FeatureVIS2]>;
84def : Proc<"niagara", [FeatureV9, FeatureV8Deprecated, FeatureVIS,
85 FeatureVIS2]>;
86def : Proc<"niagara2", [FeatureV9, FeatureV8Deprecated, UsePopc,
87 FeatureVIS, FeatureVIS2]>;
88def : Proc<"niagara3", [FeatureV9, FeatureV8Deprecated, UsePopc,
89 FeatureVIS, FeatureVIS2]>;
90def : Proc<"niagara4", [FeatureV9, FeatureV8Deprecated, UsePopc,
91 FeatureVIS, FeatureVIS2, FeatureVIS3]>;
Chris Lattner158e1f52006-02-05 05:50:24 +000092
93
94//===----------------------------------------------------------------------===//
95// Declare the target which we are implementing
96//===----------------------------------------------------------------------===//
97
Akira Hatanaka725657b2015-03-28 04:03:51 +000098def SparcAsmWriter : AsmWriter {
99 string AsmWriterClassName = "InstPrinter";
100 int PassSubtarget = 1;
101 int Variant = 0;
102}
103
Chris Lattner158e1f52006-02-05 05:50:24 +0000104def Sparc : Target {
Chris Lattner158e1f52006-02-05 05:50:24 +0000105 // Pull in Instruction Info:
106 let InstructionSet = SparcInstrInfo;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000107 let AssemblyParsers = [SparcAsmParser];
Akira Hatanaka725657b2015-03-28 04:03:51 +0000108 let AssemblyWriters = [SparcAsmWriter];
Chris Lattner158e1f52006-02-05 05:50:24 +0000109}