blob: 1a2e786661e9a68c2fce660c343c86718c9df022 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===//
2//
Chris Lattner39c70f42010-10-05 16:39:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner39c70f42010-10-05 16:39:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000017let SchedRW = [WriteLEA] in {
Craig Topperc50d64b2014-11-26 00:46:26 +000018let hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000019def LEA16r : I<0x8D, MRMSrcMem,
Craig Topper7c102522015-01-08 07:41:30 +000020 (outs GR16:$dst), (ins anymem:$src),
Craig Topperfa6298a2014-02-02 09:25:09 +000021 "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +000022let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
Craig Topper7c102522015-01-08 07:41:30 +000024 (outs GR32:$dst), (ins anymem:$src),
Chris Lattner39c70f42010-10-05 16:39:12 +000025 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000026 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
Craig Topperfa6298a2014-02-02 09:25:09 +000027 OpSize32, Requires<[Not64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000028
29def LEA64_32r : I<0x8D, MRMSrcMem,
30 (outs GR32:$dst), (ins lea64_32mem:$src),
31 "lea{l}\t{$src|$dst}, {$dst|$src}",
David Sehr8114a7a2013-02-01 19:28:09 +000032 [(set GR32:$dst, lea64_32addr:$src)], IIC_LEA>,
Craig Topperfa6298a2014-02-02 09:25:09 +000033 OpSize32, Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000034
35let isReMaterializable = 1 in
David Sehr8114a7a2013-02-01 19:28:09 +000036def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Chris Lattner39c70f42010-10-05 16:39:12 +000037 "lea{q}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000038 [(set GR64:$dst, lea64addr:$src)], IIC_LEA>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000039} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +000040
41//===----------------------------------------------------------------------===//
42// Fixed-Register Multiplication and Division Instructions.
43//
44
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000045// SchedModel info for instruction that loads one value and gets the second
46// (and possibly third) value from a register.
47// This is used for instructions that put the memory operands before other
48// uses.
49class SchedLoadReg<SchedWrite SW> : Sched<[SW,
50 // Memory operand.
51 ReadDefault, ReadDefault, ReadDefault, ReadDefault, ReadDefault,
52 // Register reads (implicit or explicit).
53 ReadAfterLd, ReadAfterLd]>;
54
Chris Lattner39c70f42010-10-05 16:39:12 +000055// Extra precision multiplication
56
57// AL is really implied by AX, but the registers in Defs must match the
58// SDNode results (i8, i32).
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000059// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +000060let Defs = [AL,EFLAGS,AX], Uses = [AL] in
61def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
62 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
63 // This probably ought to be moved to a def : Pat<> if the
64 // syntax can be accepted.
65 [(set AL, (mul AL, GR8:$src)),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000066 (implicit EFLAGS)], IIC_MUL8>, Sched<[WriteIMul]>;
67// AX,DX = AX*GR16
Craig Topperc50d64b2014-11-26 00:46:26 +000068let Defs = [AX,DX,EFLAGS], Uses = [AX], hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000069def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
Craig Topperaf237202012-12-26 22:19:23 +000070 "mul{w}\t$src",
Craig Topperfa6298a2014-02-02 09:25:09 +000071 [], IIC_MUL16_REG>, OpSize16, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000072// EAX,EDX = EAX*GR32
Craig Topperc50d64b2014-11-26 00:46:26 +000073let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000074def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000075 "mul{l}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000076 [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/],
Craig Topperfa6298a2014-02-02 09:25:09 +000077 IIC_MUL32_REG>, OpSize32, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000078// RAX,RDX = RAX*GR64
Craig Topperc50d64b2014-11-26 00:46:26 +000079let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], hasSideEffects = 0 in
Chris Lattnerc2f5e572010-10-05 20:23:31 +000080def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000081 "mul{q}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000082 [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000083 IIC_MUL64>, Sched<[WriteIMul]>;
84// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +000085let Defs = [AL,EFLAGS,AX], Uses = [AL] in
86def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
87 "mul{b}\t$src",
88 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
89 // This probably ought to be moved to a def : Pat<> if the
90 // syntax can be accepted.
91 [(set AL, (mul AL, (loadi8 addr:$src))),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000092 (implicit EFLAGS)], IIC_MUL8>, SchedLoadReg<WriteIMulLd>;
93// AX,DX = AX*[mem16]
Craig Topperc50d64b2014-11-26 00:46:26 +000094let mayLoad = 1, hasSideEffects = 0 in {
Chris Lattner39c70f42010-10-05 16:39:12 +000095let Defs = [AX,DX,EFLAGS], Uses = [AX] in
96def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
97 "mul{w}\t$src",
Craig Topperfa6298a2014-02-02 09:25:09 +000098 [], IIC_MUL16_MEM>, OpSize16, SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000099// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +0000100let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
101def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
102 "mul{l}\t$src",
Craig Topperfa6298a2014-02-02 09:25:09 +0000103 [], IIC_MUL32_MEM>, OpSize32, SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000104// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000105let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000106def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000107 "mul{q}\t$src", [], IIC_MUL64>, SchedLoadReg<WriteIMulLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000108}
109
Craig Topperc50d64b2014-11-26 00:46:26 +0000110let hasSideEffects = 0 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000111// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +0000112let Defs = [AL,EFLAGS,AX], Uses = [AL] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000113def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", [],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000114 IIC_IMUL8>, Sched<[WriteIMul]>;
115// AX,DX = AX*GR16
Chris Lattner39c70f42010-10-05 16:39:12 +0000116let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000117def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", [],
Craig Topperfa6298a2014-02-02 09:25:09 +0000118 IIC_IMUL16_RR>, OpSize16, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000119// EAX,EDX = EAX*GR32
Chris Lattner39c70f42010-10-05 16:39:12 +0000120let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000121def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", [],
Craig Topperfa6298a2014-02-02 09:25:09 +0000122 IIC_IMUL32_RR>, OpSize32, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000123// RAX,RDX = RAX*GR64
Craig Topper7412aa92011-10-22 23:13:53 +0000124let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000125def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", [],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000126 IIC_IMUL64_RR>, Sched<[WriteIMul]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000127
Chris Lattner39c70f42010-10-05 16:39:12 +0000128let mayLoad = 1 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000129// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +0000130let Defs = [AL,EFLAGS,AX], Uses = [AL] in
131def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000132 "imul{b}\t$src", [], IIC_IMUL8>, SchedLoadReg<WriteIMulLd>;
133// AX,DX = AX*[mem16]
Chris Lattner39c70f42010-10-05 16:39:12 +0000134let Defs = [AX,DX,EFLAGS], Uses = [AX] in
135def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Craig Topperfa6298a2014-02-02 09:25:09 +0000136 "imul{w}\t$src", [], IIC_IMUL16_MEM>, OpSize16,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000137 SchedLoadReg<WriteIMulLd>;
138// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +0000139let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
140def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Craig Topperfa6298a2014-02-02 09:25:09 +0000141 "imul{l}\t$src", [], IIC_IMUL32_MEM>, OpSize32,
David Woodhouse956965c2014-01-08 12:57:40 +0000142 SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000143// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000144let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000145def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000146 "imul{q}\t$src", [], IIC_IMUL64>, SchedLoadReg<WriteIMulLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000147}
Craig Topperc50d64b2014-11-26 00:46:26 +0000148} // hasSideEffects
Chris Lattner39c70f42010-10-05 16:39:12 +0000149
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000150
151let Defs = [EFLAGS] in {
152let Constraints = "$src1 = $dst" in {
153
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000154let isCommutable = 1, SchedRW = [WriteIMul] in {
155// X = IMUL Y, Z --> X = IMUL Z, Y
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000156// Register-Register Signed Integer Multiply
157def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
158 "imul{w}\t{$src2, $dst|$dst, $src2}",
159 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000160 (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000161 TB, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000162def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
163 "imul{l}\t{$src2, $dst|$dst, $src2}",
164 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000165 (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000166 TB, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000167def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
168 (ins GR64:$src1, GR64:$src2),
169 "imul{q}\t{$src2, $dst|$dst, $src2}",
170 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000171 (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>,
172 TB;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000173} // isCommutable, SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000174
175// Register-Memory Signed Integer Multiply
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000176let SchedRW = [WriteIMulLd, ReadAfterLd] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000177def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
178 (ins GR16:$src1, i16mem:$src2),
179 "imul{w}\t{$src2, $dst|$dst, $src2}",
180 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000181 (X86smul_flag GR16:$src1, (load addr:$src2)))],
182 IIC_IMUL16_RM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000183 TB, OpSize16;
Craig Topperaf237202012-12-26 22:19:23 +0000184def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000185 (ins GR32:$src1, i32mem:$src2),
186 "imul{l}\t{$src2, $dst|$dst, $src2}",
187 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000188 (X86smul_flag GR32:$src1, (load addr:$src2)))],
189 IIC_IMUL32_RM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000190 TB, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000191def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
192 (ins GR64:$src1, i64mem:$src2),
193 "imul{q}\t{$src2, $dst|$dst, $src2}",
194 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000195 (X86smul_flag GR64:$src1, (load addr:$src2)))],
196 IIC_IMUL64_RM>,
197 TB;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000198} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000199} // Constraints = "$src1 = $dst"
200
201} // Defs = [EFLAGS]
202
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000203// Surprisingly enough, these are not two address instructions!
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000204let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000205let SchedRW = [WriteIMul] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000206// Register-Integer Signed Integer Multiply
207def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
208 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
209 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperaf237202012-12-26 22:19:23 +0000210 [(set GR16:$dst, EFLAGS,
211 (X86smul_flag GR16:$src1, imm:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000212 IIC_IMUL16_RRI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000213def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
214 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
215 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
216 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000217 (X86smul_flag GR16:$src1, i16immSExt8:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000218 IIC_IMUL16_RRI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000219def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
220 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
221 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
222 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000223 (X86smul_flag GR32:$src1, imm:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000224 IIC_IMUL32_RRI>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000225def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
226 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
227 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
228 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000229 (X86smul_flag GR32:$src1, i32immSExt8:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000230 IIC_IMUL32_RRI>, OpSize32;
David Woodhouse0b6c9492014-01-30 22:20:41 +0000231def IMUL64rri32 : RIi32S<0x69, MRMSrcReg, // GR64 = GR64*I32
232 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
233 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
234 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000235 (X86smul_flag GR64:$src1, i64immSExt32:$src2))],
236 IIC_IMUL64_RRI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000237def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
238 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
239 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
240 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000241 (X86smul_flag GR64:$src1, i64immSExt8:$src2))],
242 IIC_IMUL64_RRI>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000243} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000244
245// Memory-Integer Signed Integer Multiply
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000246let SchedRW = [WriteIMulLd] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000247def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
248 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
249 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
250 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000251 (X86smul_flag (load addr:$src1), imm:$src2))],
252 IIC_IMUL16_RMI>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000253 OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000254def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
255 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
256 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
257 [(set GR16:$dst, EFLAGS,
258 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000259 i16immSExt8:$src2))], IIC_IMUL16_RMI>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000260 OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000261def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
262 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
263 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
264 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000265 (X86smul_flag (load addr:$src1), imm:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000266 IIC_IMUL32_RMI>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000267def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
268 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
269 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
270 [(set GR32:$dst, EFLAGS,
271 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000272 i32immSExt8:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000273 IIC_IMUL32_RMI>, OpSize32;
David Woodhouse0b6c9492014-01-30 22:20:41 +0000274def IMUL64rmi32 : RIi32S<0x69, MRMSrcMem, // GR64 = [mem64]*I32
275 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
276 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
277 [(set GR64:$dst, EFLAGS,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000278 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000279 i64immSExt32:$src2))],
280 IIC_IMUL64_RMI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000281def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
282 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
283 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
284 [(set GR64:$dst, EFLAGS,
285 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000286 i64immSExt8:$src2))],
287 IIC_IMUL64_RMI>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000288} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000289} // Defs = [EFLAGS]
290
291
292
293
Chris Lattner39c70f42010-10-05 16:39:12 +0000294// unsigned division/remainder
Craig Topper92a70b12013-01-05 07:39:25 +0000295let hasSideEffects = 1 in { // so that we don't speculatively execute
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000296let SchedRW = [WriteIDiv] in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000297let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000298def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000299 "div{b}\t$src", [], IIC_DIV8_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000300let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
301def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Craig Topperfa6298a2014-02-02 09:25:09 +0000302 "div{w}\t$src", [], IIC_DIV16>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000303let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
304def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Craig Topperfa6298a2014-02-02 09:25:09 +0000305 "div{l}\t$src", [], IIC_DIV32>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000306// RDX:RAX/r64 = RAX,RDX
307let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
308def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000309 "div{q}\t$src", [], IIC_DIV64>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000310} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000311
Chris Lattner39c70f42010-10-05 16:39:12 +0000312let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000313let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000314def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000315 "div{b}\t$src", [], IIC_DIV8_MEM>,
316 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000317let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
318def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Craig Topperfa6298a2014-02-02 09:25:09 +0000319 "div{w}\t$src", [], IIC_DIV16>, OpSize16,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000320 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000321let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner39c70f42010-10-05 16:39:12 +0000322def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000323 "div{l}\t$src", [], IIC_DIV32>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000324 SchedLoadReg<WriteIDivLd>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000325// RDX:RAX/[mem64] = RAX,RDX
326let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
327def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000328 "div{q}\t$src", [], IIC_DIV64>,
329 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000330}
331
332// Signed division/remainder.
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000333let SchedRW = [WriteIDiv] in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000334let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000335def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000336 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000337let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
338def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Craig Topperfa6298a2014-02-02 09:25:09 +0000339 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000340let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
341def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Craig Topperfa6298a2014-02-02 09:25:09 +0000342 "idiv{l}\t$src", [], IIC_IDIV32>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000343// RDX:RAX/r64 = RAX,RDX
344let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
345def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000346 "idiv{q}\t$src", [], IIC_IDIV64>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000347} // SchedRW
Craig Topper7412aa92011-10-22 23:13:53 +0000348
349let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000350let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000351def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000352 "idiv{b}\t$src", [], IIC_IDIV8>,
353 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000354let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
355def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Craig Topperfa6298a2014-02-02 09:25:09 +0000356 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize16,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000357 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000358let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Craig Topperaf237202012-12-26 22:19:23 +0000359def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Craig Topperfa6298a2014-02-02 09:25:09 +0000360 "idiv{l}\t$src", [], IIC_IDIV32>, OpSize32,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000361 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000362let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
363def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000364 "idiv{q}\t$src", [], IIC_IDIV64>,
365 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000366}
Craig Topperc7910822012-12-27 03:01:18 +0000367} // hasSideEffects = 0
Chris Lattner39c70f42010-10-05 16:39:12 +0000368
369//===----------------------------------------------------------------------===//
370// Two address Instructions.
371//
Chris Lattner39c70f42010-10-05 16:39:12 +0000372
373// unary instructions
374let CodeSize = 2 in {
375let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000376let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000377def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
378 "neg{b}\t$dst",
379 [(set GR8:$dst, (ineg GR8:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000380 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000381def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
382 "neg{w}\t$dst",
383 [(set GR16:$dst, (ineg GR16:$src1)),
Craig Topperfa6298a2014-02-02 09:25:09 +0000384 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000385def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
386 "neg{l}\t$dst",
387 [(set GR32:$dst, (ineg GR32:$src1)),
Craig Topperfa6298a2014-02-02 09:25:09 +0000388 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000389def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
390 [(set GR64:$dst, (ineg GR64:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000391 (implicit EFLAGS)], IIC_UNARY_REG>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000392} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000393
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000394// Read-modify-write negate.
395let SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000396def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
397 "neg{b}\t$dst",
398 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000399 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000400def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
401 "neg{w}\t$dst",
402 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
Craig Topperfa6298a2014-02-02 09:25:09 +0000403 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16;
Chris Lattner182e87c2010-10-05 16:52:25 +0000404def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
405 "neg{l}\t$dst",
406 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
Craig Topperfa6298a2014-02-02 09:25:09 +0000407 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000408def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
409 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000410 (implicit EFLAGS)], IIC_UNARY_MEM>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000411} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000412} // Defs = [EFLAGS]
413
Chris Lattner182e87c2010-10-05 16:52:25 +0000414
Chris Lattner13111b02010-10-05 21:09:45 +0000415// Note: NOT does not set EFLAGS!
Chris Lattner182e87c2010-10-05 16:52:25 +0000416
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000417let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000418// Match xor -1 to not. Favors these over a move imm + xor to save code size.
419let AddedComplexity = 15 in {
420def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
421 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000422 [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000423def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
424 "not{w}\t$dst",
Craig Topperfa6298a2014-02-02 09:25:09 +0000425 [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000426def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
427 "not{l}\t$dst",
Craig Topperfa6298a2014-02-02 09:25:09 +0000428 [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000429def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000430 [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000431}
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000432} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000433
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000434let SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000435def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
436 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000437 [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000438def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
439 "not{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000440 [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000441 OpSize16;
Chris Lattner182e87c2010-10-05 16:52:25 +0000442def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
443 "not{l}\t$dst",
David Woodhouse956965c2014-01-08 12:57:40 +0000444 [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000445 OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000446def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000447 [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000448} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000449} // CodeSize
450
451// TODO: inc/dec is slow for P4, but fast for Pentium-M.
452let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000453let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000454let CodeSize = 2 in
455def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
456 "inc{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000457 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))],
458 IIC_UNARY_REG>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000459let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA.
460def INC16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
461 "inc{w}\t$dst",
462 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))],
463 IIC_UNARY_REG>, OpSize16;
464def INC32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
465 "inc{l}\t$dst",
466 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
467 IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000468def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000469 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))],
470 IIC_UNARY_REG>;
Chris Lattner27c763d2010-10-05 20:35:37 +0000471} // isConvertibleToThreeAddress = 1, CodeSize = 2
472
Craig Topperddbf51f2015-01-06 07:35:50 +0000473// Short forms only valid in 32-bit mode. Selected during MCInst lowering.
474let CodeSize = 1, hasSideEffects = 0 in {
475def INC16r_alt : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
476 "inc{w}\t$dst", [], IIC_UNARY_REG>,
477 OpSize16, Requires<[Not64BitMode]>;
478def INC32r_alt : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
479 "inc{l}\t$dst", [], IIC_UNARY_REG>,
480 OpSize32, Requires<[Not64BitMode]>;
481} // CodeSize = 1, hasSideEffects = 0
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000482} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000483
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000484let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000485 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
486 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000487 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000488 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
489 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000490 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000491 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
492 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000493 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000494 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
495 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000496 (implicit EFLAGS)], IIC_UNARY_MEM>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000497} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000498
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000499let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000500let CodeSize = 2 in
501def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
502 "dec{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000503 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))],
504 IIC_UNARY_REG>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000505let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA.
506def DEC16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
507 "dec{w}\t$dst",
508 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
509 IIC_UNARY_REG>, OpSize16;
510def DEC32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
511 "dec{l}\t$dst",
512 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
513 IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000514def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000515 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))],
516 IIC_UNARY_REG>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000517} // isConvertibleToThreeAddress = 1, CodeSize = 2
518
519// Short forms only valid in 32-bit mode. Selected during MCInst lowering.
520let CodeSize = 1, hasSideEffects = 0 in {
521def DEC16r_alt : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
522 "dec{w}\t$dst", [], IIC_UNARY_REG>,
523 OpSize16, Requires<[Not64BitMode]>;
524def DEC32r_alt : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
525 "dec{l}\t$dst", [], IIC_UNARY_REG>,
526 OpSize32, Requires<[Not64BitMode]>;
527} // CodeSize = 1, hasSideEffects = 0
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000528} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000529
Chris Lattner182e87c2010-10-05 16:52:25 +0000530
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000531let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000532 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
533 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000534 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000535 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
536 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000537 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000538 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
539 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000540 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000541 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
542 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000543 (implicit EFLAGS)], IIC_UNARY_MEM>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000544} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000545} // Defs = [EFLAGS]
546
Chris Lattner1fc81e92010-10-06 00:45:24 +0000547/// X86TypeInfo - This is a bunch of information that describes relevant X86
548/// information about value types. For example, it can tell you what the
549/// register class and preferred load to use.
550class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattnere17d7212010-10-07 00:12:45 +0000551 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
552 Operand immoperand, SDPatternOperator immoperator,
553 Operand imm8operand, SDPatternOperator imm8operator,
Craig Topperfa6298a2014-02-02 09:25:09 +0000554 bit hasOddOpcode, OperandSize opSize,
David Woodhouse956965c2014-01-08 12:57:40 +0000555 bit hasREX_WPrefix> {
Chris Lattner1fc81e92010-10-06 00:45:24 +0000556 /// VT - This is the value type itself.
557 ValueType VT = vt;
Craig Topperaf237202012-12-26 22:19:23 +0000558
Chris Lattner1fc81e92010-10-06 00:45:24 +0000559 /// InstrSuffix - This is the suffix used on instructions with this type. For
560 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
561 string InstrSuffix = instrsuffix;
Craig Topperaf237202012-12-26 22:19:23 +0000562
Chris Lattner1fc81e92010-10-06 00:45:24 +0000563 /// RegClass - This is the register class associated with this type. For
564 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
565 RegisterClass RegClass = regclass;
Craig Topperaf237202012-12-26 22:19:23 +0000566
Chris Lattner1fc81e92010-10-06 00:45:24 +0000567 /// LoadNode - This is the load node associated with this type. For
568 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
569 PatFrag LoadNode = loadnode;
Craig Topperaf237202012-12-26 22:19:23 +0000570
Chris Lattner1fc81e92010-10-06 00:45:24 +0000571 /// MemOperand - This is the memory operand associated with this type. For
572 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
573 X86MemOperand MemOperand = memoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000574
Chris Lattner6e85be22010-10-06 05:55:42 +0000575 /// ImmEncoding - This is the encoding of an immediate of this type. For
576 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
577 /// since the immediate fields of i64 instructions is a 32-bit sign extended
578 /// value.
579 ImmType ImmEncoding = immkind;
Craig Topperaf237202012-12-26 22:19:23 +0000580
Chris Lattner6e85be22010-10-06 05:55:42 +0000581 /// ImmOperand - This is the operand kind of an immediate of this type. For
582 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
583 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
584 /// extended value.
585 Operand ImmOperand = immoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000586
Chris Lattner356f16c2010-10-07 00:01:39 +0000587 /// ImmOperator - This is the operator that should be used to match an
588 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
589 SDPatternOperator ImmOperator = immoperator;
Craig Topperaf237202012-12-26 22:19:23 +0000590
Chris Lattnere17d7212010-10-07 00:12:45 +0000591 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
592 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
593 /// only used for instructions that have a sign-extended imm8 field form.
594 Operand Imm8Operand = imm8operand;
Craig Topperaf237202012-12-26 22:19:23 +0000595
Chris Lattnere17d7212010-10-07 00:12:45 +0000596 /// Imm8Operator - This is the operator that should be used to match an 8-bit
597 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
598 SDPatternOperator Imm8Operator = imm8operator;
Craig Topperaf237202012-12-26 22:19:23 +0000599
Chris Lattnera46073b2010-10-06 05:28:38 +0000600 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
601 /// opposed to even) opcode. Operations on i8 are usually even, operations on
602 /// other datatypes are odd.
603 bit HasOddOpcode = hasOddOpcode;
Craig Topperaf237202012-12-26 22:19:23 +0000604
Craig Topperfa6298a2014-02-02 09:25:09 +0000605 /// OpSize - Selects whether the instruction needs a 0x66 prefix based on
606 /// 16-bit vs 32-bit mode. i8/i64 set this to OpSizeFixed. i16 sets this
607 /// to Opsize16. i32 sets this to OpSize32.
608 OperandSize OpSize = opSize;
David Woodhouse956965c2014-01-08 12:57:40 +0000609
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000610 /// HasREX_WPrefix - This bit is set to true if the instruction should have
611 /// the 0x40 REX prefix. This is set for i64 types.
612 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner1fc81e92010-10-06 00:45:24 +0000613}
Chris Lattner73591942010-10-05 23:32:05 +0000614
Chris Lattnere17d7212010-10-07 00:12:45 +0000615def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
616
617
Michael Kuperstein243c0732015-08-11 14:10:58 +0000618def Xi8 : X86TypeInfo<i8, "b", GR8, loadi8, i8mem,
619 Imm8, i8imm, imm8_su, i8imm, invalid_node,
Craig Topperfa6298a2014-02-02 09:25:09 +0000620 0, OpSizeFixed, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000621def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
Michael Kuperstein243c0732015-08-11 14:10:58 +0000622 Imm16, i16imm, imm16_su, i16i8imm, i16immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000623 1, OpSize16, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000624def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
Michael Kuperstein243c0732015-08-11 14:10:58 +0000625 Imm32, i32imm, imm32_su, i32i8imm, i32immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000626 1, OpSize32, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000627def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
David Woodhouse0b6c9492014-01-30 22:20:41 +0000628 Imm32S, i64i32imm, i64immSExt32, i64i8imm, i64immSExt8,
Craig Topperfa6298a2014-02-02 09:25:09 +0000629 1, OpSizeFixed, 1>;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000630
631/// ITy - This instruction base class takes the type info for the instruction.
632/// Using this, it:
633/// 1. Concatenates together the instruction mnemonic with the appropriate
634/// suffix letter, a tab, and the arguments.
635/// 2. Infers whether the instruction should have a 0x66 prefix byte.
636/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattnera46073b2010-10-06 05:28:38 +0000637/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
638/// or 1 (for i16,i32,i64 operations).
Craig Topperaf237202012-12-26 22:19:23 +0000639class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000640 string mnemonic, string args, list<dag> pattern,
641 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnera46073b2010-10-06 05:28:38 +0000642 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
643 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
Craig Topperaf237202012-12-26 22:19:23 +0000644 f, outs, ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000645 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern,
646 itin> {
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000647
648 // Infer instruction prefixes from type info.
Craig Topperfa6298a2014-02-02 09:25:09 +0000649 let OpSize = typeinfo.OpSize;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000650 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
651}
Chris Lattner1fc81e92010-10-06 00:45:24 +0000652
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000653// BinOpRR - Instructions like "add reg, reg, reg".
654class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd2eec3672012-04-09 15:32:22 +0000655 dag outlist, list<dag> pattern, InstrItinClass itin,
656 Format f = MRMDestReg>
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000657 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000658 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000659 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
660 Sched<[WriteALU]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000661
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000662// BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has
663// just a EFLAGS as a result.
664class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000665 SDPatternOperator opnode, Format f = MRMDestReg>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000666 : BinOpRR<opcode, mnemonic, typeinfo, (outs),
667 [(set EFLAGS,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000668 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
Preston Gurd2eec3672012-04-09 15:32:22 +0000669 IIC_BIN_NONMEM, f>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000670
Chris Lattner752b60b2010-10-07 20:01:55 +0000671// BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has
672// both a regclass and EFLAGS as a result.
673class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
674 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000675 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000676 [(set typeinfo.RegClass:$dst, EFLAGS,
Preston Gurd2eec3672012-04-09 15:32:22 +0000677 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
678 IIC_BIN_NONMEM>;
Chris Lattner73591942010-10-05 23:32:05 +0000679
Chris Lattner846c20d2010-12-20 00:59:46 +0000680// BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has
681// both a regclass and EFLAGS as a result, and has EFLAGS as input.
682class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
683 SDNode opnode>
684 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
685 [(set typeinfo.RegClass:$dst, EFLAGS,
686 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000687 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000688
Chris Lattner894d2e62010-10-07 00:35:28 +0000689// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Preston Gurd3fe264d2013-09-13 19:23:28 +0000690class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
691 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattner94eff912010-10-06 05:35:22 +0000692 : ITy<opcode, MRMSrcReg, typeinfo,
693 (outs typeinfo.RegClass:$dst),
694 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000695 mnemonic, "{$src2, $dst|$dst, $src2}", [], itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000696 Sched<[WriteALU]> {
Chris Lattner94eff912010-10-06 05:35:22 +0000697 // The disassembler should know about this, but not the asmparser.
698 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000699 let ForceDisassemble = 1;
Craig Topper1b8c0752012-12-26 21:30:22 +0000700 let hasSideEffects = 0;
Chris Lattner94eff912010-10-06 05:35:22 +0000701}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000702
Preston Gurd3fe264d2013-09-13 19:23:28 +0000703// BinOpRR_RDD_Rev - Instructions like "adc reg, reg, reg" (reversed encoding).
704class BinOpRR_RFF_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
705 : BinOpRR_Rev<opcode, mnemonic, typeinfo, IIC_BIN_CARRY_NONMEM>;
706
Craig Toppera88e3562011-09-11 21:41:45 +0000707// BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding).
708class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
709 : ITy<opcode, MRMSrcReg, typeinfo, (outs),
710 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000711 mnemonic, "{$src2, $src1|$src1, $src2}", [], IIC_BIN_NONMEM>,
712 Sched<[WriteALU]> {
Craig Toppera88e3562011-09-11 21:41:45 +0000713 // The disassembler should know about this, but not the asmparser.
714 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000715 let ForceDisassemble = 1;
Craig Topper5b807aa2012-12-27 02:08:46 +0000716 let hasSideEffects = 0;
Craig Toppera88e3562011-09-11 21:41:45 +0000717}
718
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000719// BinOpRM - Instructions like "add reg, reg, [mem]".
720class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000721 dag outlist, list<dag> pattern,
722 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000723 : ITy<opcode, MRMSrcMem, typeinfo, outlist,
Chris Lattner752b60b2010-10-07 20:01:55 +0000724 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000725 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000726 Sched<[WriteALULd, ReadAfterLd]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000727
728// BinOpRM_R - Instructions like "add reg, reg, [mem]".
729class BinOpRM_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
730 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000731 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000732 [(set typeinfo.RegClass:$dst,
Chris Lattner752b60b2010-10-07 20:01:55 +0000733 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
734
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000735// BinOpRM_F - Instructions like "cmp reg, [mem]".
736class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000737 SDPatternOperator opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000738 : BinOpRM<opcode, mnemonic, typeinfo, (outs),
739 [(set EFLAGS,
740 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
741
Chris Lattner752b60b2010-10-07 20:01:55 +0000742// BinOpRM_RF - Instructions like "add reg, reg, [mem]".
743class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9fece2b2010-10-07 20:06:24 +0000744 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000745 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000746 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner7bbd8092010-10-06 04:58:43 +0000747 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000748
Chris Lattner846c20d2010-12-20 00:59:46 +0000749// BinOpRM_RFF - Instructions like "adc reg, reg, [mem]".
750class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
751 SDNode opnode>
752 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
753 [(set typeinfo.RegClass:$dst, EFLAGS,
754 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000755 EFLAGS))], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000756
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000757// BinOpRI - Instructions like "add reg, reg, imm".
758class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000759 Format f, dag outlist, list<dag> pattern,
760 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000761 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000762 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000763 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000764 Sched<[WriteALU]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000765 let ImmT = typeinfo.ImmEncoding;
766}
767
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000768// BinOpRI_F - Instructions like "cmp reg, imm".
769class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000770 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000771 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs),
772 [(set EFLAGS,
773 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
774
Chris Lattner752b60b2010-10-07 20:01:55 +0000775// BinOpRI_RF - Instructions like "add reg, reg, imm".
776class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
777 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000778 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000779 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000780 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000781// BinOpRI_RFF - Instructions like "adc reg, reg, imm".
782class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
783 SDNode opnode, Format f>
784 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000785 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner846c20d2010-12-20 00:59:46 +0000786 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000787 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000788
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000789// BinOpRI8 - Instructions like "add reg, reg, imm8".
790class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000791 Format f, dag outlist, list<dag> pattern,
792 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000793 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000794 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000795 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000796 Sched<[WriteALU]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000797 let ImmT = Imm8; // Always 8-bit immediate.
Chris Lattner6e85be22010-10-06 05:55:42 +0000798}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000799
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000800// BinOpRI8_F - Instructions like "cmp reg, imm8".
801class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000802 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000803 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs),
804 [(set EFLAGS,
805 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner94eff912010-10-06 05:35:22 +0000806
Chris Lattner752b60b2010-10-07 20:01:55 +0000807// BinOpRI8_RF - Instructions like "add reg, reg, imm8".
808class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000809 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000810 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000811 [(set typeinfo.RegClass:$dst, EFLAGS,
812 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000813
Chris Lattner846c20d2010-12-20 00:59:46 +0000814// BinOpRI8_RFF - Instructions like "adc reg, reg, imm8".
815class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000816 SDPatternOperator opnode, Format f>
Chris Lattner846c20d2010-12-20 00:59:46 +0000817 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
818 [(set typeinfo.RegClass:$dst, EFLAGS,
819 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000820 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000821
Chris Lattner894d2e62010-10-07 00:35:28 +0000822// BinOpMR - Instructions like "add [mem], reg".
823class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000824 list<dag> pattern, InstrItinClass itin = IIC_BIN_MEM>
Chris Lattner894d2e62010-10-07 00:35:28 +0000825 : ITy<opcode, MRMDestMem, typeinfo,
826 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000827 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000828 Sched<[WriteALULd, WriteRMW]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000829
830// BinOpMR_RMW - Instructions like "add [mem], reg".
831class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
832 SDNode opnode>
833 : BinOpMR<opcode, mnemonic, typeinfo,
834 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
835 (implicit EFLAGS)]>;
836
Chris Lattner846c20d2010-12-20 00:59:46 +0000837// BinOpMR_RMW_FF - Instructions like "adc [mem], reg".
838class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
839 SDNode opnode>
840 : BinOpMR<opcode, mnemonic, typeinfo,
841 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS),
842 addr:$dst),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000843 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000844
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000845// BinOpMR_F - Instructions like "cmp [mem], reg".
846class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
847 SDNode opnode>
848 : BinOpMR<opcode, mnemonic, typeinfo,
849 [(set EFLAGS, (opnode (load addr:$dst), typeinfo.RegClass:$src))]>;
Chris Lattner894d2e62010-10-07 00:35:28 +0000850
851// BinOpMI - Instructions like "add [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000852class BinOpMI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
853 Format f, list<dag> pattern,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000854 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000855 : ITy<opcode, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000856 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000857 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000858 Sched<[WriteALULd, WriteRMW]> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000859 let ImmT = typeinfo.ImmEncoding;
860}
861
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000862// BinOpMI_RMW - Instructions like "add [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000863class BinOpMI_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000864 SDNode opnode, Format f>
Craig Topperc51b7992014-12-29 16:25:22 +0000865 : BinOpMI<opcode, mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000866 [(store (opnode (typeinfo.VT (load addr:$dst)),
867 typeinfo.ImmOperator:$src), addr:$dst),
868 (implicit EFLAGS)]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000869// BinOpMI_RMW_FF - Instructions like "adc [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000870class BinOpMI_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
871 SDNode opnode, Format f>
872 : BinOpMI<opcode, mnemonic, typeinfo, f,
Chris Lattner846c20d2010-12-20 00:59:46 +0000873 [(store (opnode (typeinfo.VT (load addr:$dst)),
874 typeinfo.ImmOperator:$src, EFLAGS), addr:$dst),
Craig Topperc51b7992014-12-29 16:25:22 +0000875 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000876
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000877// BinOpMI_F - Instructions like "cmp [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000878class BinOpMI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
879 SDPatternOperator opnode, Format f>
880 : BinOpMI<opcode, mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000881 [(set EFLAGS, (opnode (typeinfo.VT (load addr:$dst)),
Craig Topperc51b7992014-12-29 16:25:22 +0000882 typeinfo.ImmOperator:$src))]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000883
Chris Lattner894d2e62010-10-07 00:35:28 +0000884// BinOpMI8 - Instructions like "add [mem], imm8".
Chris Lattner9fece2b2010-10-07 20:06:24 +0000885class BinOpMI8<string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000886 Format f, list<dag> pattern,
887 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattner9fece2b2010-10-07 20:06:24 +0000888 : ITy<0x82, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000889 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000890 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>,
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +0000891 Sched<[WriteALULd, WriteRMW]> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000892 let ImmT = Imm8; // Always 8-bit immediate.
893}
894
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000895// BinOpMI8_RMW - Instructions like "add [mem], imm8".
896class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000897 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000898 : BinOpMI8<mnemonic, typeinfo, f,
899 [(store (opnode (load addr:$dst),
900 typeinfo.Imm8Operator:$src), addr:$dst),
901 (implicit EFLAGS)]>;
902
Chris Lattner846c20d2010-12-20 00:59:46 +0000903// BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8".
904class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000905 SDPatternOperator opnode, Format f>
Chris Lattner846c20d2010-12-20 00:59:46 +0000906 : BinOpMI8<mnemonic, typeinfo, f,
907 [(store (opnode (load addr:$dst),
908 typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000909 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000910
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000911// BinOpMI8_F - Instructions like "cmp [mem], imm8".
912class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000913 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000914 : BinOpMI8<mnemonic, typeinfo, f,
915 [(set EFLAGS, (opnode (load addr:$dst),
916 typeinfo.Imm8Operator:$src))]>;
917
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000918// BinOpAI - Instructions like "add %eax, %eax, imm", that imp-def EFLAGS.
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000919class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000920 Register areg, string operands,
921 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000922 : ITy<opcode, RawFrm, typeinfo,
923 (outs), (ins typeinfo.ImmOperand:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000924 mnemonic, operands, [], itin>, Sched<[WriteALU]> {
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000925 let ImmT = typeinfo.ImmEncoding;
926 let Uses = [areg];
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000927 let Defs = [areg, EFLAGS];
Craig Topperaf237202012-12-26 22:19:23 +0000928 let hasSideEffects = 0;
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000929}
Chris Lattner94eff912010-10-06 05:35:22 +0000930
Craig Topperfcc34bd2015-10-11 19:54:02 +0000931// BinOpAI_RFF - Instructions like "adc %eax, %eax, imm", that implicitly define
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000932// and use EFLAGS.
Craig Topperfcc34bd2015-10-11 19:54:02 +0000933class BinOpAI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
934 Register areg, string operands>
Preston Gurd3fe264d2013-09-13 19:23:28 +0000935 : BinOpAI<opcode, mnemonic, typeinfo, areg, operands,
936 IIC_BIN_CARRY_NONMEM> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000937 let Uses = [areg, EFLAGS];
938}
939
Craig Topperfcc34bd2015-10-11 19:54:02 +0000940// BinOpAI_F - Instructions like "cmp %eax, %eax, imm", that imp-def EFLAGS.
941class BinOpAI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
942 Register areg, string operands>
943 : BinOpAI<opcode, mnemonic, typeinfo, areg, operands> {
944 let Defs = [EFLAGS];
945}
946
Chris Lattner752b60b2010-10-07 20:01:55 +0000947/// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is
948/// defined with "(set GPR:$dst, EFLAGS, (...".
949///
950/// It would be nice to get rid of the second and third argument here, but
951/// tblgen can't handle dependent type references aggressively enough: PR8330
952multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
953 string mnemonic, Format RegMRM, Format MemMRM,
954 SDNode opnodeflag, SDNode opnode,
955 bit CommutableRR, bit ConvertibleToThreeAddress> {
Chris Lattner26d6a042010-10-07 01:10:20 +0000956 let Defs = [EFLAGS] in {
957 let Constraints = "$src1 = $dst" in {
Craig Topper31d6d9a2014-12-29 16:25:26 +0000958 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +0000959 def NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>;
Craig Topper31d6d9a2014-12-29 16:25:26 +0000960 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
961 def NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>;
962 def NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>;
963 def NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>;
964 } // isConvertibleToThreeAddress
Chris Lattner26d6a042010-10-07 01:10:20 +0000965 } // isCommutable
966
Craig Topper25cdf922013-01-07 05:26:58 +0000967 def NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
968 def NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
969 def NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
970 def NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000971
Craig Topper25cdf922013-01-07 05:26:58 +0000972 def NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>;
973 def NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>;
974 def NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>;
975 def NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000976
Craig Topper31d6d9a2014-12-29 16:25:26 +0000977 def NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>;
978
Chris Lattner67677512010-10-07 01:37:01 +0000979 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +0000980 // NOTE: These are order specific, we want the ri8 forms to be listed
981 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +0000982 def NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>;
983 def NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>;
984 def NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +0000985
Craig Topper25cdf922013-01-07 05:26:58 +0000986 def NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>;
987 def NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>;
988 def NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner67677512010-10-07 01:37:01 +0000989 }
Chris Lattner26d6a042010-10-07 01:10:20 +0000990 } // Constraints = "$src1 = $dst"
991
Craig Topper25cdf922013-01-07 05:26:58 +0000992 def NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>;
993 def NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>;
994 def NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>;
995 def NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000996
Chris Lattner35e6ce472010-10-08 05:12:14 +0000997 // NOTE: These are order specific, we want the mi8 forms to be listed
998 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +0000999 def NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>;
1000 def NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>;
1001 def NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001002
Craig Topperc51b7992014-12-29 16:25:22 +00001003 def NAME#8mi : BinOpMI_RMW<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1004 def NAME#16mi : BinOpMI_RMW<0x80, mnemonic, Xi16, opnode, MemMRM>;
1005 def NAME#32mi : BinOpMI_RMW<0x80, mnemonic, Xi32, opnode, MemMRM>;
1006 def NAME#64mi32 : BinOpMI_RMW<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001007
1008 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1009 // not in 64-bit mode.
1010 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1011 hasSideEffects = 0 in {
1012 let Constraints = "$src1 = $dst" in
1013 def NAME#8ri8 : BinOpRI8_RF<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1014 let mayLoad = 1, mayStore = 1 in
1015 def NAME#8mi8 : BinOpMI8_RMW<mnemonic, Xi8, null_frag, MemMRM>;
1016 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001017 } // Defs = [EFLAGS]
Chris Lattner26d6a042010-10-07 01:10:20 +00001018
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001019 def NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
Craig Topperefd67d42013-07-31 02:47:52 +00001020 "{$src, %al|al, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001021 def NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
Craig Topperefd67d42013-07-31 02:47:52 +00001022 "{$src, %ax|ax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001023 def NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001024 "{$src, %eax|eax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001025 def NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001026 "{$src, %rax|rax, $src}">;
Chris Lattner26d6a042010-10-07 01:10:20 +00001027}
1028
Chris Lattner846c20d2010-12-20 00:59:46 +00001029/// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is
1030/// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and
1031/// SBB.
Chris Lattner752b60b2010-10-07 20:01:55 +00001032///
Chris Lattner846c20d2010-12-20 00:59:46 +00001033/// It would be nice to get rid of the second and third argument here, but
1034/// tblgen can't handle dependent type references aggressively enough: PR8330
1035multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1036 string mnemonic, Format RegMRM, Format MemMRM,
1037 SDNode opnode, bit CommutableRR,
1038 bit ConvertibleToThreeAddress> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001039 let Uses = [EFLAGS], Defs = [EFLAGS] in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001040 let Constraints = "$src1 = $dst" in {
Craig Topper31d6d9a2014-12-29 16:25:26 +00001041 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +00001042 def NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>;
Craig Topper31d6d9a2014-12-29 16:25:26 +00001043 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1044 def NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>;
1045 def NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>;
1046 def NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>;
1047 } // isConvertibleToThreeAddress
Chris Lattner752b60b2010-10-07 20:01:55 +00001048 } // isCommutable
Chris Lattner39c70f42010-10-05 16:39:12 +00001049
Preston Gurd3fe264d2013-09-13 19:23:28 +00001050 def NAME#8rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi8>;
1051 def NAME#16rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi16>;
1052 def NAME#32rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi32>;
1053 def NAME#64rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001054
Craig Topper25cdf922013-01-07 05:26:58 +00001055 def NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>;
1056 def NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>;
1057 def NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>;
1058 def NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001059
Craig Topper31d6d9a2014-12-29 16:25:26 +00001060 def NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1061
Chris Lattner752b60b2010-10-07 20:01:55 +00001062 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001063 // NOTE: These are order specific, we want the ri8 forms to be listed
1064 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001065 def NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>;
1066 def NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>;
1067 def NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +00001068
Craig Topper25cdf922013-01-07 05:26:58 +00001069 def NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>;
1070 def NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>;
1071 def NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001072 }
1073 } // Constraints = "$src1 = $dst"
1074
Craig Topper25cdf922013-01-07 05:26:58 +00001075 def NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>;
1076 def NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>;
1077 def NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>;
1078 def NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001079
Chris Lattner35e6ce472010-10-08 05:12:14 +00001080 // NOTE: These are order specific, we want the mi8 forms to be listed
1081 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001082 def NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1083 def NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1084 def NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001085
Craig Topperc51b7992014-12-29 16:25:22 +00001086 def NAME#8mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1087 def NAME#16mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi16, opnode, MemMRM>;
1088 def NAME#32mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi32, opnode, MemMRM>;
1089 def NAME#64mi32 : BinOpMI_RMW_FF<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001090
1091 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1092 // not in 64-bit mode.
1093 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1094 hasSideEffects = 0 in {
1095 let Constraints = "$src1 = $dst" in
1096 def NAME#8ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1097 let mayLoad = 1, mayStore = 1 in
1098 def NAME#8mi8 : BinOpMI8_RMW_FF<mnemonic, Xi8, null_frag, MemMRM>;
1099 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001100 } // Uses = [EFLAGS], Defs = [EFLAGS]
Chris Lattner752b60b2010-10-07 20:01:55 +00001101
Craig Topperfcc34bd2015-10-11 19:54:02 +00001102 def NAME#8i8 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi8 , AL,
1103 "{$src, %al|al, $src}">;
1104 def NAME#16i16 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi16, AX,
1105 "{$src, %ax|ax, $src}">;
1106 def NAME#32i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi32, EAX,
1107 "{$src, %eax|eax, $src}">;
1108 def NAME#64i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi64, RAX,
1109 "{$src, %rax|rax, $src}">;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001110}
1111
1112/// ArithBinOp_F - This is an arithmetic binary operator where the pattern is
1113/// defined with "(set EFLAGS, (...". It would be really nice to find a way
1114/// to factor this with the other ArithBinOp_*.
1115///
1116multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1117 string mnemonic, Format RegMRM, Format MemMRM,
1118 SDNode opnode,
1119 bit CommutableRR, bit ConvertibleToThreeAddress> {
1120 let Defs = [EFLAGS] in {
Craig Topper31d6d9a2014-12-29 16:25:26 +00001121 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +00001122 def NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>;
Craig Topper31d6d9a2014-12-29 16:25:26 +00001123 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1124 def NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>;
1125 def NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>;
1126 def NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>;
1127 }
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001128 } // isCommutable
1129
Craig Topper25cdf922013-01-07 05:26:58 +00001130 def NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>;
1131 def NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>;
1132 def NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>;
1133 def NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001134
Craig Topper25cdf922013-01-07 05:26:58 +00001135 def NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>;
1136 def NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>;
1137 def NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>;
1138 def NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001139
Craig Topper31d6d9a2014-12-29 16:25:26 +00001140 def NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1141
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001142 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001143 // NOTE: These are order specific, we want the ri8 forms to be listed
1144 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001145 def NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>;
1146 def NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>;
1147 def NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001148
Craig Topper25cdf922013-01-07 05:26:58 +00001149 def NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>;
1150 def NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>;
1151 def NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001152 }
1153
Craig Topper25cdf922013-01-07 05:26:58 +00001154 def NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1155 def NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>;
1156 def NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>;
1157 def NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001158
Chris Lattner35e6ce472010-10-08 05:12:14 +00001159 // NOTE: These are order specific, we want the mi8 forms to be listed
1160 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001161 def NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>;
1162 def NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>;
1163 def NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001164
Craig Topperc51b7992014-12-29 16:25:22 +00001165 def NAME#8mi : BinOpMI_F<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1166 def NAME#16mi : BinOpMI_F<0x80, mnemonic, Xi16, opnode, MemMRM>;
1167 def NAME#32mi : BinOpMI_F<0x80, mnemonic, Xi32, opnode, MemMRM>;
1168 def NAME#64mi32 : BinOpMI_F<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001169
1170 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1171 // not in 64-bit mode.
1172 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1173 hasSideEffects = 0 in {
1174 def NAME#8ri8 : BinOpRI8_F<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1175 let mayLoad = 1 in
1176 def NAME#8mi8 : BinOpMI8_F<mnemonic, Xi8, null_frag, MemMRM>;
1177 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001178 } // Defs = [EFLAGS]
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001179
Craig Topperfcc34bd2015-10-11 19:54:02 +00001180 def NAME#8i8 : BinOpAI_F<BaseOpc4, mnemonic, Xi8 , AL,
1181 "{$src, %al|al, $src}">;
1182 def NAME#16i16 : BinOpAI_F<BaseOpc4, mnemonic, Xi16, AX,
1183 "{$src, %ax|ax, $src}">;
1184 def NAME#32i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi32, EAX,
1185 "{$src, %eax|eax, $src}">;
1186 def NAME#64i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi64, RAX,
1187 "{$src, %rax|rax, $src}">;
Chris Lattner752b60b2010-10-07 20:01:55 +00001188}
1189
1190
1191defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m,
1192 X86and_flag, and, 1, 0>;
1193defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m,
1194 X86or_flag, or, 1, 0>;
1195defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m,
1196 X86xor_flag, xor, 1, 0>;
1197defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m,
1198 X86add_flag, add, 1, 1>;
Manman Ren1be131b2012-08-08 00:51:41 +00001199let isCompare = 1 in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001200defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m,
1201 X86sub_flag, sub, 0, 0>;
Manman Ren1be131b2012-08-08 00:51:41 +00001202}
Chris Lattner39c70f42010-10-05 16:39:12 +00001203
1204// Arithmetic.
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001205defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag,
1206 1, 0>;
1207defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
1208 0, 0>;
Chris Lattner39c70f42010-10-05 16:39:12 +00001209
Manman Renc9656732012-07-06 17:36:20 +00001210let isCompare = 1 in {
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001211defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
Manman Renc9656732012-07-06 17:36:20 +00001212}
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001213
1214
1215//===----------------------------------------------------------------------===//
1216// Semantically, test instructions are similar like AND, except they don't
1217// generate a result. From an encoding perspective, they are very different:
1218// they don't have all the usual imm8 and REV forms, and are encoded into a
1219// different space.
1220def X86testpat : PatFrag<(ops node:$lhs, node:$rhs),
1221 (X86cmp (and_su node:$lhs, node:$rhs), 0)>;
1222
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001223let isCompare = 1 in {
1224 let Defs = [EFLAGS] in {
1225 let isCommutable = 1 in {
Rafael Espindoladd3add62015-03-31 12:31:55 +00001226 def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat>;
1227 def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat>;
1228 def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat>;
1229 def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001230 } // isCommutable
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001231
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001232 def TEST8rm : BinOpRM_F<0x84, "test", Xi8 , X86testpat>;
1233 def TEST16rm : BinOpRM_F<0x84, "test", Xi16, X86testpat>;
1234 def TEST32rm : BinOpRM_F<0x84, "test", Xi32, X86testpat>;
1235 def TEST64rm : BinOpRM_F<0x84, "test", Xi64, X86testpat>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001236
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001237 def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>;
1238 def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>;
1239 def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>;
1240 def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001241
Craig Topperc51b7992014-12-29 16:25:22 +00001242 def TEST8mi : BinOpMI_F<0xF6, "test", Xi8 , X86testpat, MRM0m>;
1243 def TEST16mi : BinOpMI_F<0xF6, "test", Xi16, X86testpat, MRM0m>;
1244 def TEST32mi : BinOpMI_F<0xF6, "test", Xi32, X86testpat, MRM0m>;
1245 def TEST64mi32 : BinOpMI_F<0xF6, "test", Xi64, X86testpat, MRM0m>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001246
1247 // When testing the result of EXTRACT_SUBREG sub_8bit_hi, make sure the
Akira Hatanaka7cc27642014-07-10 18:00:53 +00001248 // register class is constrained to GR8_NOREX. This pseudo is explicitly
1249 // marked side-effect free, since it doesn't have an isel pattern like
Michael Liao5bf95782014-12-04 05:20:33 +00001250 // other test instructions.
Akira Hatanaka7cc27642014-07-10 18:00:53 +00001251 let isPseudo = 1, hasSideEffects = 0 in
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001252 def TEST8ri_NOREX : I<0, Pseudo, (outs), (ins GR8_NOREX:$src, i8imm:$mask),
1253 "", [], IIC_BIN_NONMEM>, Sched<[WriteALU]>;
1254 } // Defs = [EFLAGS]
Craig Topperaf237202012-12-26 22:19:23 +00001255
Craig Topperfcc34bd2015-10-11 19:54:02 +00001256 def TEST8i8 : BinOpAI_F<0xA8, "test", Xi8 , AL,
1257 "{$src, %al|al, $src}">;
1258 def TEST16i16 : BinOpAI_F<0xA8, "test", Xi16, AX,
1259 "{$src, %ax|ax, $src}">;
1260 def TEST32i32 : BinOpAI_F<0xA8, "test", Xi32, EAX,
1261 "{$src, %eax|eax, $src}">;
1262 def TEST64i32 : BinOpAI_F<0xA8, "test", Xi64, RAX,
1263 "{$src, %rax|rax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001264} // isCompare
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001265
Craig Topper965de2c2011-10-14 07:06:56 +00001266//===----------------------------------------------------------------------===//
1267// ANDN Instruction
1268//
1269multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1270 PatFrag ld_frag> {
1271 def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1272 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001273 [(set RC:$dst, EFLAGS, (X86and_flag (not RC:$src1), RC:$src2))],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +00001274 IIC_BIN_NONMEM>, Sched<[WriteALU]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001275 def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1276 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1277 [(set RC:$dst, EFLAGS,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +00001278 (X86and_flag (not RC:$src1), (ld_frag addr:$src2)))], IIC_BIN_MEM>,
1279 Sched<[WriteALULd, ReadAfterLd]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001280}
1281
1282let Predicates = [HasBMI], Defs = [EFLAGS] in {
Craig Topper5ccb6172014-02-18 00:21:49 +00001283 defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8PS, VEX_4V;
1284 defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8PS, VEX_4V, VEX_W;
Craig Topper965de2c2011-10-14 07:06:56 +00001285}
Craig Toppere94d2772011-10-23 00:33:32 +00001286
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001287let Predicates = [HasBMI] in {
1288 def : Pat<(and (not GR32:$src1), GR32:$src2),
1289 (ANDN32rr GR32:$src1, GR32:$src2)>;
1290 def : Pat<(and (not GR64:$src1), GR64:$src2),
1291 (ANDN64rr GR64:$src1, GR64:$src2)>;
1292 def : Pat<(and (not GR32:$src1), (loadi32 addr:$src2)),
1293 (ANDN32rm GR32:$src1, addr:$src2)>;
1294 def : Pat<(and (not GR64:$src1), (loadi64 addr:$src2)),
1295 (ANDN64rm GR64:$src1, addr:$src2)>;
1296}
1297
Craig Toppere94d2772011-10-23 00:33:32 +00001298//===----------------------------------------------------------------------===//
1299// MULX Instruction
1300//
1301multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop> {
Craig Topperc50d64b2014-11-26 00:46:26 +00001302let hasSideEffects = 0 in {
Craig Toppere94d2772011-10-23 00:33:32 +00001303 let isCommutable = 1 in
1304 def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src),
1305 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Andrew Trick7201f4f2013-06-21 18:33:04 +00001306 [], IIC_MUL8>, T8XD, VEX_4V, Sched<[WriteIMul, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001307
1308 let mayLoad = 1 in
1309 def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src),
1310 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Andrew Trick7201f4f2013-06-21 18:33:04 +00001311 [], IIC_MUL8>, T8XD, VEX_4V, Sched<[WriteIMulLd, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001312}
1313}
1314
1315let Predicates = [HasBMI2] in {
1316 let Uses = [EDX] in
1317 defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem>;
1318 let Uses = [RDX] in
1319 defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem>, VEX_W;
1320}
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001321
1322//===----------------------------------------------------------------------===//
1323// ADCX Instruction
1324//
Craig Topper2e2aee02014-12-18 05:02:08 +00001325let Predicates = [HasADX], Defs = [EFLAGS], Uses = [EFLAGS],
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001326 Constraints = "$src0 = $dst", AddedComplexity = 10 in {
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001327 let SchedRW = [WriteALU] in {
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001328 def ADCX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst),
1329 (ins GR32:$src0, GR32:$src), "adcx{l}\t{$src, $dst|$dst, $src}",
1330 [(set GR32:$dst, EFLAGS,
1331 (X86adc_flag GR32:$src0, GR32:$src, EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001332 IIC_BIN_CARRY_NONMEM>, T8PD;
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001333 def ADCX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst),
1334 (ins GR64:$src0, GR64:$src), "adcx{q}\t{$src, $dst|$dst, $src}",
1335 [(set GR64:$dst, EFLAGS,
1336 (X86adc_flag GR64:$src0, GR64:$src, EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001337 IIC_BIN_CARRY_NONMEM>, T8PD;
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001338 } // SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001339
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001340 let mayLoad = 1, SchedRW = [WriteALULd] in {
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001341 def ADCX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst),
1342 (ins GR32:$src0, i32mem:$src), "adcx{l}\t{$src, $dst|$dst, $src}",
1343 [(set GR32:$dst, EFLAGS,
1344 (X86adc_flag GR32:$src0, (loadi32 addr:$src), EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001345 IIC_BIN_CARRY_MEM>, T8PD;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001346
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001347 def ADCX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst),
1348 (ins GR64:$src0, i64mem:$src), "adcx{q}\t{$src, $dst|$dst, $src}",
1349 [(set GR64:$dst, EFLAGS,
1350 (X86adc_flag GR64:$src0, (loadi64 addr:$src), EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001351 IIC_BIN_CARRY_MEM>, T8PD;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001352 }
1353}
1354
1355//===----------------------------------------------------------------------===//
1356// ADOX Instruction
1357//
Craig Topper2e2aee02014-12-18 05:02:08 +00001358let Predicates = [HasADX], hasSideEffects = 0, Defs = [EFLAGS],
1359 Uses = [EFLAGS] in {
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001360 let SchedRW = [WriteALU] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001361 def ADOX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001362 "adox{l}\t{$src, $dst|$dst, $src}", [], IIC_BIN_NONMEM>, T8XS;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001363
Craig Topper80ab2682014-01-17 08:16:57 +00001364 def ADOX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001365 "adox{q}\t{$src, $dst|$dst, $src}", [], IIC_BIN_NONMEM>, T8XS;
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001366 } // SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001367
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001368 let mayLoad = 1, SchedRW = [WriteALULd] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001369 def ADOX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001370 "adox{l}\t{$src, $dst|$dst, $src}", [], IIC_BIN_MEM>, T8XS;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001371
Craig Topper80ab2682014-01-17 08:16:57 +00001372 def ADOX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001373 "adox{q}\t{$src, $dst|$dst, $src}", [], IIC_BIN_MEM>, T8XS;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001374 }
1375}