blob: 3efc564c8559f0c6c05abfbbb9af78adc60bcea6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUSubtarget.cpp - AMDGPU Subtarget Information ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// Implements the AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000012//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUSubtarget.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000016#include "AMDGPU.h"
17#include "AMDGPUTargetMachine.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000018#include "AMDGPUCallLowering.h"
19#include "AMDGPUInstructionSelector.h"
20#include "AMDGPULegalizerInfo.h"
21#include "AMDGPURegisterBankInfo.h"
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000022#include "SIMachineFunctionInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000023#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000024#include "llvm/ADT/SmallString.h"
Tom Stellard83f0bce2015-01-29 16:55:25 +000025#include "llvm/CodeGen/MachineScheduler.h"
Tom Stellardc5a154d2018-06-28 23:47:12 +000026#include "llvm/MC/MCSubtargetInfo.h"
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +000027#include "llvm/IR/MDBuilder.h"
David Blaikie1be62f02017-11-03 22:32:11 +000028#include "llvm/CodeGen/TargetFrameLowering.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000029#include <algorithm>
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000030
Tom Stellard75aadc22012-12-11 21:25:42 +000031using namespace llvm;
32
Chandler Carruthe96dd892014-04-21 22:55:11 +000033#define DEBUG_TYPE "amdgpu-subtarget"
34
Tom Stellard75aadc22012-12-11 21:25:42 +000035#define GET_SUBTARGETINFO_TARGET_DESC
36#define GET_SUBTARGETINFO_CTOR
Tom Stellard5bfbae52018-07-11 20:59:01 +000037#define AMDGPUSubtarget GCNSubtarget
Tom Stellard75aadc22012-12-11 21:25:42 +000038#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000039#define GET_SUBTARGETINFO_TARGET_DESC
40#define GET_SUBTARGETINFO_CTOR
Tom Stellard5bfbae52018-07-11 20:59:01 +000041#undef AMDGPUSubtarget
Tom Stellardc5a154d2018-06-28 23:47:12 +000042#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellard5bfbae52018-07-11 20:59:01 +000044GCNSubtarget::~GCNSubtarget() = default;
Matt Arsenault43e92fe2016-06-24 06:30:11 +000045
Tom Stellardc5a154d2018-06-28 23:47:12 +000046R600Subtarget &
47R600Subtarget::initializeSubtargetDependencies(const Triple &TT,
48 StringRef GPU, StringRef FS) {
49 SmallString<256> FullFS("+promote-alloca,+dx10-clamp,");
50 FullFS += FS;
51 ParseSubtargetFeatures(GPU, FullFS);
52
53 // FIXME: I don't think think Evergreen has any useful support for
54 // denormals, but should be checked. Should we issue a warning somewhere
55 // if someone tries to enable these?
Tom Stellard5bfbae52018-07-11 20:59:01 +000056 if (getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellardc5a154d2018-06-28 23:47:12 +000057 FP32Denormals = false;
58 }
59
60 HasMulU24 = getGeneration() >= EVERGREEN;
61 HasMulI24 = hasCaymanISA();
62
63 return *this;
64}
65
Tom Stellard5bfbae52018-07-11 20:59:01 +000066GCNSubtarget &
67GCNSubtarget::initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000068 StringRef GPU, StringRef FS) {
Eric Christopherac4b69e2014-07-25 22:22:39 +000069 // Determine default and user-specified characteristics
Matt Arsenaultf171cf22014-07-14 23:40:49 +000070 // On SI+, we want FP64 denormals to be on by default. FP32 denormals can be
71 // enabled, but some instructions do not respect them and they run at the
72 // double precision rate, so don't enable by default.
73 //
74 // We want to be able to turn these off, but making this a subtarget feature
75 // for SI has the unhelpful behavior that it unsets everything else if you
76 // disable it.
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000077
Jan Veselyd1c9b612017-12-04 22:57:29 +000078 SmallString<256> FullFS("+promote-alloca,+dx10-clamp,+load-store-opt,");
79
Changpeng Fangb41574a2015-12-22 20:55:23 +000080 if (isAmdHsaOS()) // Turn on FlatForGlobal for HSA.
Matt Arsenault8728c5f2017-08-07 14:58:04 +000081 FullFS += "+flat-address-space,+flat-for-global,+unaligned-buffer-access,+trap-handler,";
Matt Arsenaulta6867fd2017-01-23 22:31:03 +000082
Jan Veselyd1c9b612017-12-04 22:57:29 +000083 // FIXME: I don't think think Evergreen has any useful support for
84 // denormals, but should be checked. Should we issue a warning somewhere
85 // if someone tries to enable these?
86 if (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
87 FullFS += "+fp64-fp16-denormals,";
88 } else {
89 FullFS += "-fp32-denormals,";
90 }
91
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000092 FullFS += FS;
93
94 ParseSubtargetFeatures(GPU, FullFS);
Tom Stellard2e59a452014-06-13 01:32:00 +000095
Jan Veselyd1c9b612017-12-04 22:57:29 +000096 // We don't support FP64 for EG/NI atm.
97 assert(!hasFP64() || (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS));
98
Matt Arsenaultd8f7ea32017-01-27 17:42:26 +000099 // Unless +-flat-for-global is specified, turn on FlatForGlobal for all OS-es
100 // on VI and newer hardware to avoid assertion failures due to missing ADDR64
101 // variants of MUBUF instructions.
102 if (!hasAddr64() && !FS.contains("flat-for-global")) {
103 FlatForGlobal = true;
104 }
105
Matt Arsenault24ee0782016-02-12 02:40:47 +0000106 // Set defaults if needed.
107 if (MaxPrivateElementSize == 0)
Matt Arsenaulte8ed8e52016-05-11 00:28:54 +0000108 MaxPrivateElementSize = 4;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000109
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000110 if (LDSBankCount == 0)
111 LDSBankCount = 32;
112
113 if (TT.getArch() == Triple::amdgcn) {
114 if (LocalMemorySize == 0)
115 LocalMemorySize = 32768;
116
117 // Do something sensible for unspecified target.
118 if (!HasMovrel && !HasVGPRIndexMode)
119 HasMovrel = true;
120 }
121
Tom Stellardc5a154d2018-06-28 23:47:12 +0000122 HasFminFmaxLegacy = getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
123
Eric Christopherac4b69e2014-07-25 22:22:39 +0000124 return *this;
125}
126
Tom Stellard5bfbae52018-07-11 20:59:01 +0000127AMDGPUSubtarget::AMDGPUSubtarget(const Triple &TT,
Tom Stellardc5a154d2018-06-28 23:47:12 +0000128 const FeatureBitset &FeatureBits) :
129 TargetTriple(TT),
130 SubtargetFeatureBits(FeatureBits),
131 Has16BitInsts(false),
132 HasMadMixInsts(false),
133 FP32Denormals(false),
134 FPExceptions(false),
135 HasSDWA(false),
136 HasVOP3PInsts(false),
137 HasMulI24(true),
138 HasMulU24(true),
139 HasFminFmaxLegacy(true),
140 EnablePromoteAlloca(false),
141 LocalMemorySize(0),
142 WavefrontSize(0)
143 { }
144
Tom Stellard5bfbae52018-07-11 20:59:01 +0000145GCNSubtarget::GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
146 const GCNTargetMachine &TM) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000147 AMDGPUGenSubtargetInfo(TT, GPU, FS),
Tom Stellard5bfbae52018-07-11 20:59:01 +0000148 AMDGPUSubtarget(TT, getFeatureBits()),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000149 TargetTriple(TT),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000150 Gen(SOUTHERN_ISLANDS),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000151 IsaVersion(ISAVersion0_0_0),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000152 LDSBankCount(0),
153 MaxPrivateElementSize(0),
Tom Stellard40ce8af2015-01-28 16:04:26 +0000154
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000155 FastFMAF32(false),
156 HalfRate64Ops(false),
157
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000158 FP64FP16Denormals(false),
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000159 DX10Clamp(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000160 FlatForGlobal(false),
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000161 AutoWaitcntBeforeBarrier(false),
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000162 CodeObjectV3(false),
Tom Stellard64a9d082016-10-14 18:10:39 +0000163 UnalignedScratchAccess(false),
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000164 UnalignedBufferAccess(false),
165
Matt Arsenaulte823d922017-02-18 18:29:53 +0000166 HasApertureRegs(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000167 EnableXNACK(false),
Wei Ding205bfdb2017-02-10 02:15:29 +0000168 TrapHandler(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000169 DebuggerInsertNops(false),
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000170 DebuggerEmitPrologue(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000171
Matt Arsenault45b98182017-11-15 00:45:43 +0000172 EnableHugePrivateBuffer(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000173 EnableVGPRSpilling(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000174 EnableLoadStoreOpt(false),
175 EnableUnsafeDSOffsetFolding(false),
176 EnableSIScheduler(false),
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000177 EnableDS128(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000178 DumpCode(false),
179
180 FP64(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000181 GCN3Encoding(false),
182 CIInsts(false),
Matt Arsenault2021f082017-02-18 19:12:26 +0000183 GFX9Insts(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000184 SGPRInitBug(false),
185 HasSMemRealTime(false),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000186 HasIntClamp(false),
Matt Arsenault0084adc2018-04-30 19:08:16 +0000187 HasFmaMixInsts(false),
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000188 HasMovrel(false),
189 HasVGPRIndexMode(false),
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000190 HasScalarStores(false),
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000191 HasScalarAtomics(false),
Benjamin Kramer11590b82017-01-20 10:37:53 +0000192 HasInv2PiInlineImm(false),
Sam Kolton3c4933f2017-06-22 06:26:41 +0000193 HasSDWAOmod(false),
194 HasSDWAScalar(false),
195 HasSDWASdst(false),
196 HasSDWAMac(false),
Sam Koltona179d252017-06-27 15:02:23 +0000197 HasSDWAOutModsVOPC(false),
Sam Kolton07dbde22017-01-20 10:01:25 +0000198 HasDPP(false),
Matt Arsenault0084adc2018-04-30 19:08:16 +0000199 HasDLInsts(false),
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000200 D16PreservesUnusedBits(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000201 FlatAddressSpace(false),
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000202 FlatInstOffsets(false),
203 FlatGlobalInsts(false),
204 FlatScratchInsts(false),
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000205 AddNoCarryInsts(false),
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000206 HasUnpackedD16VMem(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000207
Alexander Timofeev18009562016-12-08 17:28:47 +0000208 ScalarizeGlobal(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000209
Tom Stellard5bfbae52018-07-11 20:59:01 +0000210 FeatureDisable(false),
Tom Stellard752ddbd2018-07-11 22:15:15 +0000211 InstrInfo(initializeSubtargetDependencies(TT, GPU, FS)),
212 TLInfo(TM, *this),
Tom Stellard5bfbae52018-07-11 20:59:01 +0000213 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000214 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard5bfbae52018-07-11 20:59:01 +0000215 CallLoweringInfo.reset(new AMDGPUCallLowering(*getTargetLowering()));
216 Legalizer.reset(new AMDGPULegalizerInfo(*this, TM));
217 RegBankInfo.reset(new AMDGPURegisterBankInfo(*getRegisterInfo()));
218 InstSelector.reset(new AMDGPUInstructionSelector(
219 *this, *static_cast<AMDGPURegisterBankInfo *>(RegBankInfo.get()), TM));
Tom Stellarda40f9712014-01-22 21:55:43 +0000220}
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000221
Tom Stellard5bfbae52018-07-11 20:59:01 +0000222unsigned AMDGPUSubtarget::getMaxLocalMemSizeWithWaveCount(unsigned NWaves,
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000223 const Function &F) const {
224 if (NWaves == 1)
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000225 return getLocalMemorySize();
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000226 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
227 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
228 unsigned MaxWaves = getMaxWavesPerEU();
229 return getLocalMemorySize() * MaxWaves / WorkGroupsPerCu / NWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000230}
231
Tom Stellard5bfbae52018-07-11 20:59:01 +0000232unsigned AMDGPUSubtarget::getOccupancyWithLocalMemSize(uint32_t Bytes,
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000233 const Function &F) const {
234 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
235 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
236 unsigned MaxWaves = getMaxWavesPerEU();
237 unsigned Limit = getLocalMemorySize() * MaxWaves / WorkGroupsPerCu;
238 unsigned NumWaves = Limit / (Bytes ? Bytes : 1u);
239 NumWaves = std::min(NumWaves, MaxWaves);
240 NumWaves = std::max(NumWaves, 1u);
241 return NumWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000242}
243
Tom Stellard44b30b42018-05-22 02:03:23 +0000244unsigned
Tom Stellard5bfbae52018-07-11 20:59:01 +0000245AMDGPUSubtarget::getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
Tom Stellard44b30b42018-05-22 02:03:23 +0000246 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
247 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), MF.getFunction());
248}
249
Matt Arsenaultb7918022017-10-23 17:09:35 +0000250std::pair<unsigned, unsigned>
Tom Stellard5bfbae52018-07-11 20:59:01 +0000251AMDGPUSubtarget::getDefaultFlatWorkGroupSize(CallingConv::ID CC) const {
Matt Arsenaultb7918022017-10-23 17:09:35 +0000252 switch (CC) {
253 case CallingConv::AMDGPU_CS:
254 case CallingConv::AMDGPU_KERNEL:
255 case CallingConv::SPIR_KERNEL:
256 return std::make_pair(getWavefrontSize() * 2, getWavefrontSize() * 4);
257 case CallingConv::AMDGPU_VS:
258 case CallingConv::AMDGPU_LS:
259 case CallingConv::AMDGPU_HS:
260 case CallingConv::AMDGPU_ES:
261 case CallingConv::AMDGPU_GS:
262 case CallingConv::AMDGPU_PS:
263 return std::make_pair(1, getWavefrontSize());
264 default:
265 return std::make_pair(1, 16 * getWavefrontSize());
266 }
267}
268
Tom Stellard5bfbae52018-07-11 20:59:01 +0000269std::pair<unsigned, unsigned> AMDGPUSubtarget::getFlatWorkGroupSizes(
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000270 const Function &F) const {
Matt Arsenaultb7918022017-10-23 17:09:35 +0000271 // FIXME: 1024 if function.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000272 // Default minimum/maximum flat work group sizes.
273 std::pair<unsigned, unsigned> Default =
Matt Arsenaultb7918022017-10-23 17:09:35 +0000274 getDefaultFlatWorkGroupSize(F.getCallingConv());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000275
276 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
277 // starts using "amdgpu-flat-work-group-size" attribute.
278 Default.second = AMDGPU::getIntegerAttribute(
279 F, "amdgpu-max-work-group-size", Default.second);
280 Default.first = std::min(Default.first, Default.second);
281
282 // Requested minimum/maximum flat work group sizes.
283 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
284 F, "amdgpu-flat-work-group-size", Default);
285
286 // Make sure requested minimum is less than requested maximum.
287 if (Requested.first > Requested.second)
288 return Default;
289
290 // Make sure requested values do not violate subtarget's specifications.
291 if (Requested.first < getMinFlatWorkGroupSize())
292 return Default;
293 if (Requested.second > getMaxFlatWorkGroupSize())
294 return Default;
295
296 return Requested;
297}
298
Tom Stellard5bfbae52018-07-11 20:59:01 +0000299std::pair<unsigned, unsigned> AMDGPUSubtarget::getWavesPerEU(
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000300 const Function &F) const {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000301 // Default minimum/maximum number of waves per execution unit.
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000302 std::pair<unsigned, unsigned> Default(1, getMaxWavesPerEU());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000303
304 // Default/requested minimum/maximum flat work group sizes.
305 std::pair<unsigned, unsigned> FlatWorkGroupSizes = getFlatWorkGroupSizes(F);
306
307 // If minimum/maximum flat work group sizes were explicitly requested using
308 // "amdgpu-flat-work-group-size" attribute, then set default minimum/maximum
309 // number of waves per execution unit to values implied by requested
310 // minimum/maximum flat work group sizes.
311 unsigned MinImpliedByFlatWorkGroupSize =
312 getMaxWavesPerEU(FlatWorkGroupSizes.second);
313 bool RequestedFlatWorkGroupSize = false;
314
315 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
316 // starts using "amdgpu-flat-work-group-size" attribute.
317 if (F.hasFnAttribute("amdgpu-max-work-group-size") ||
318 F.hasFnAttribute("amdgpu-flat-work-group-size")) {
319 Default.first = MinImpliedByFlatWorkGroupSize;
320 RequestedFlatWorkGroupSize = true;
321 }
322
323 // Requested minimum/maximum number of waves per execution unit.
324 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
325 F, "amdgpu-waves-per-eu", Default, true);
326
327 // Make sure requested minimum is less than requested maximum.
328 if (Requested.second && Requested.first > Requested.second)
329 return Default;
330
331 // Make sure requested values do not violate subtarget's specifications.
332 if (Requested.first < getMinWavesPerEU() ||
333 Requested.first > getMaxWavesPerEU())
334 return Default;
335 if (Requested.second > getMaxWavesPerEU())
336 return Default;
337
338 // Make sure requested values are compatible with values implied by requested
339 // minimum/maximum flat work group sizes.
340 if (RequestedFlatWorkGroupSize &&
Konstantin Zhuravlyov2ec725c2017-07-16 19:38:47 +0000341 Requested.first < MinImpliedByFlatWorkGroupSize)
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000342 return Default;
343
344 return Requested;
345}
346
Tom Stellard5bfbae52018-07-11 20:59:01 +0000347bool AMDGPUSubtarget::makeLIDRangeMetadata(Instruction *I) const {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000348 Function *Kernel = I->getParent()->getParent();
349 unsigned MinSize = 0;
350 unsigned MaxSize = getFlatWorkGroupSizes(*Kernel).second;
351 bool IdQuery = false;
352
353 // If reqd_work_group_size is present it narrows value down.
354 if (auto *CI = dyn_cast<CallInst>(I)) {
355 const Function *F = CI->getCalledFunction();
356 if (F) {
357 unsigned Dim = UINT_MAX;
358 switch (F->getIntrinsicID()) {
359 case Intrinsic::amdgcn_workitem_id_x:
360 case Intrinsic::r600_read_tidig_x:
361 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000362 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000363 case Intrinsic::r600_read_local_size_x:
364 Dim = 0;
365 break;
366 case Intrinsic::amdgcn_workitem_id_y:
367 case Intrinsic::r600_read_tidig_y:
368 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000369 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000370 case Intrinsic::r600_read_local_size_y:
371 Dim = 1;
372 break;
373 case Intrinsic::amdgcn_workitem_id_z:
374 case Intrinsic::r600_read_tidig_z:
375 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000376 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000377 case Intrinsic::r600_read_local_size_z:
378 Dim = 2;
379 break;
380 default:
381 break;
382 }
383 if (Dim <= 3) {
384 if (auto Node = Kernel->getMetadata("reqd_work_group_size"))
385 if (Node->getNumOperands() == 3)
386 MinSize = MaxSize = mdconst::extract<ConstantInt>(
387 Node->getOperand(Dim))->getZExtValue();
388 }
389 }
390 }
391
392 if (!MaxSize)
393 return false;
394
395 // Range metadata is [Lo, Hi). For ID query we need to pass max size
396 // as Hi. For size query we need to pass Hi + 1.
397 if (IdQuery)
398 MinSize = 0;
399 else
400 ++MaxSize;
401
402 MDBuilder MDB(I->getContext());
403 MDNode *MaxWorkGroupSizeRange = MDB.createRange(APInt(32, MinSize),
404 APInt(32, MaxSize));
405 I->setMetadata(LLVMContext::MD_range, MaxWorkGroupSizeRange);
406 return true;
407}
408
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000409R600Subtarget::R600Subtarget(const Triple &TT, StringRef GPU, StringRef FS,
410 const TargetMachine &TM) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000411 R600GenSubtargetInfo(TT, GPU, FS),
Tom Stellard5bfbae52018-07-11 20:59:01 +0000412 AMDGPUSubtarget(TT, getFeatureBits()),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000413 InstrInfo(*this),
414 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000415 FMA(false),
416 CaymanISA(false),
417 CFALUBug(false),
418 DX10Clamp(false),
419 HasVertexCache(false),
420 R600ALUInst(false),
421 FP64(false),
422 TexVTXClauseSize(0),
423 Gen(R600),
424 TLInfo(TM, initializeSubtargetDependencies(TT, GPU, FS)),
425 InstrItins(getInstrItineraryForCPU(GPU)),
426 AS (AMDGPU::getAMDGPUAS(TT)) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000427
Tom Stellard5bfbae52018-07-11 20:59:01 +0000428void GCNSubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy,
Matt Arsenault55dff272016-06-28 00:11:26 +0000429 unsigned NumRegionInstrs) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000430 // Track register pressure so the scheduler can try to decrease
431 // pressure once register usage is above the threshold defined by
432 // SIRegisterInfo::getRegPressureSetLimit()
433 Policy.ShouldTrackPressure = true;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000434
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000435 // Enabling both top down and bottom up scheduling seems to give us less
436 // register spills than just using one of these approaches on its own.
437 Policy.OnlyTopDown = false;
438 Policy.OnlyBottomUp = false;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000439
Alexander Timofeev9f61fea2017-02-14 14:29:05 +0000440 // Enabling ShouldTrackLaneMasks crashes the SI Machine Scheduler.
441 if (!enableSIScheduler())
442 Policy.ShouldTrackLaneMasks = true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000443}
Tom Stellard0bc954e2016-03-30 16:35:09 +0000444
Tom Stellard5bfbae52018-07-11 20:59:01 +0000445bool GCNSubtarget::isVGPRSpillingEnabled(const Function& F) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000446 return EnableVGPRSpilling || !AMDGPU::isShader(F.getCallingConv());
447}
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000448
Tom Stellard5bfbae52018-07-11 20:59:01 +0000449uint64_t GCNSubtarget::getExplicitKernArgSize(const Function &F) const {
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000450 assert(F.getCallingConv() == CallingConv::AMDGPU_KERNEL);
Tom Stellarde88bbc32016-09-23 01:33:26 +0000451
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000452 const DataLayout &DL = F.getParent()->getDataLayout();
453 uint64_t ExplicitArgBytes = 0;
454 for (const Argument &Arg : F.args()) {
455 Type *ArgTy = Arg.getType();
456
457 unsigned Align = DL.getABITypeAlignment(ArgTy);
458 uint64_t AllocSize = DL.getTypeAllocSize(ArgTy);
459 ExplicitArgBytes = alignTo(ExplicitArgBytes, Align) + AllocSize;
460 }
461
462 return ExplicitArgBytes;
463}
464
Tom Stellard5bfbae52018-07-11 20:59:01 +0000465unsigned GCNSubtarget::getKernArgSegmentSize(const Function &F,
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000466 int64_t ExplicitArgBytes) const {
467 if (ExplicitArgBytes == -1)
468 ExplicitArgBytes = getExplicitKernArgSize(F);
469
470 unsigned ExplicitOffset = getExplicitKernelArgOffset(F);
471
472 uint64_t TotalSize = ExplicitOffset + ExplicitArgBytes;
473 unsigned ImplicitBytes = getImplicitArgNumBytes(F);
Matt Arsenault1ea04022018-05-29 19:35:00 +0000474 if (ImplicitBytes != 0) {
475 unsigned Alignment = getAlignmentForImplicitArgPtr();
476 TotalSize = alignTo(ExplicitArgBytes, Alignment) + ImplicitBytes;
477 }
478
479 // Being able to dereference past the end is useful for emitting scalar loads.
480 return alignTo(TotalSize, 4);
Tom Stellarde88bbc32016-09-23 01:33:26 +0000481}
482
Tom Stellard5bfbae52018-07-11 20:59:01 +0000483unsigned GCNSubtarget::getOccupancyWithNumSGPRs(unsigned SGPRs) const {
484 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000485 if (SGPRs <= 80)
486 return 10;
487 if (SGPRs <= 88)
488 return 9;
489 if (SGPRs <= 100)
490 return 8;
491 return 7;
492 }
493 if (SGPRs <= 48)
494 return 10;
495 if (SGPRs <= 56)
496 return 9;
497 if (SGPRs <= 64)
498 return 8;
499 if (SGPRs <= 72)
500 return 7;
501 if (SGPRs <= 80)
502 return 6;
503 return 5;
504}
505
Tom Stellard5bfbae52018-07-11 20:59:01 +0000506unsigned GCNSubtarget::getOccupancyWithNumVGPRs(unsigned VGPRs) const {
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000507 if (VGPRs <= 24)
508 return 10;
509 if (VGPRs <= 28)
510 return 9;
511 if (VGPRs <= 32)
512 return 8;
513 if (VGPRs <= 36)
514 return 7;
515 if (VGPRs <= 40)
516 return 6;
517 if (VGPRs <= 48)
518 return 5;
519 if (VGPRs <= 64)
520 return 4;
521 if (VGPRs <= 84)
522 return 3;
523 if (VGPRs <= 128)
524 return 2;
525 return 1;
526}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000527
Tom Stellard5bfbae52018-07-11 20:59:01 +0000528unsigned GCNSubtarget::getReservedNumSGPRs(const MachineFunction &MF) const {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000529 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
530 if (MFI.hasFlatScratchInit()) {
531 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
532 return 6; // FLAT_SCRATCH, XNACK, VCC (in that order).
533 if (getGeneration() == AMDGPUSubtarget::SEA_ISLANDS)
534 return 4; // FLAT_SCRATCH, VCC (in that order).
535 }
536
537 if (isXNACKEnabled())
538 return 4; // XNACK, VCC (in that order).
539 return 2; // VCC.
540}
541
Tom Stellard5bfbae52018-07-11 20:59:01 +0000542unsigned GCNSubtarget::getMaxNumSGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000543 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000544 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
545
546 // Compute maximum number of SGPRs function can use using default/requested
547 // minimum number of waves per execution unit.
548 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
549 unsigned MaxNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, false);
550 unsigned MaxAddressableNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, true);
551
552 // Check if maximum number of SGPRs was explicitly requested using
553 // "amdgpu-num-sgpr" attribute.
554 if (F.hasFnAttribute("amdgpu-num-sgpr")) {
555 unsigned Requested = AMDGPU::getIntegerAttribute(
556 F, "amdgpu-num-sgpr", MaxNumSGPRs);
557
558 // Make sure requested value does not violate subtarget's specifications.
559 if (Requested && (Requested <= getReservedNumSGPRs(MF)))
560 Requested = 0;
561
562 // If more SGPRs are required to support the input user/system SGPRs,
563 // increase to accommodate them.
564 //
565 // FIXME: This really ends up using the requested number of SGPRs + number
566 // of reserved special registers in total. Theoretically you could re-use
567 // the last input registers for these special registers, but this would
568 // require a lot of complexity to deal with the weird aliasing.
569 unsigned InputNumSGPRs = MFI.getNumPreloadedSGPRs();
570 if (Requested && Requested < InputNumSGPRs)
571 Requested = InputNumSGPRs;
572
573 // Make sure requested value is compatible with values implied by
574 // default/requested minimum/maximum number of waves per execution unit.
575 if (Requested && Requested > getMaxNumSGPRs(WavesPerEU.first, false))
576 Requested = 0;
577 if (WavesPerEU.second &&
578 Requested && Requested < getMinNumSGPRs(WavesPerEU.second))
579 Requested = 0;
580
581 if (Requested)
582 MaxNumSGPRs = Requested;
583 }
584
Matt Arsenault4eae3012016-10-28 20:31:47 +0000585 if (hasSGPRInitBug())
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000586 MaxNumSGPRs = AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000587
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000588 return std::min(MaxNumSGPRs - getReservedNumSGPRs(MF),
589 MaxAddressableNumSGPRs);
590}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000591
Tom Stellard5bfbae52018-07-11 20:59:01 +0000592unsigned GCNSubtarget::getMaxNumVGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000593 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000594 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
595
596 // Compute maximum number of VGPRs function can use using default/requested
597 // minimum number of waves per execution unit.
598 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
599 unsigned MaxNumVGPRs = getMaxNumVGPRs(WavesPerEU.first);
600
601 // Check if maximum number of VGPRs was explicitly requested using
602 // "amdgpu-num-vgpr" attribute.
603 if (F.hasFnAttribute("amdgpu-num-vgpr")) {
604 unsigned Requested = AMDGPU::getIntegerAttribute(
605 F, "amdgpu-num-vgpr", MaxNumVGPRs);
606
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000607 // Make sure requested value is compatible with values implied by
608 // default/requested minimum/maximum number of waves per execution unit.
609 if (Requested && Requested > getMaxNumVGPRs(WavesPerEU.first))
610 Requested = 0;
611 if (WavesPerEU.second &&
612 Requested && Requested < getMinNumVGPRs(WavesPerEU.second))
613 Requested = 0;
614
615 if (Requested)
616 MaxNumVGPRs = Requested;
617 }
618
Konstantin Zhuravlyove004b3d2018-06-21 20:28:19 +0000619 return MaxNumVGPRs;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000620}
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000621
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000622namespace {
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000623struct MemOpClusterMutation : ScheduleDAGMutation {
624 const SIInstrInfo *TII;
625
626 MemOpClusterMutation(const SIInstrInfo *tii) : TII(tii) {}
627
628 void apply(ScheduleDAGInstrs *DAGInstrs) override {
629 ScheduleDAGMI *DAG = static_cast<ScheduleDAGMI*>(DAGInstrs);
630
631 SUnit *SUa = nullptr;
632 // Search for two consequent memory operations and link them
633 // to prevent scheduler from moving them apart.
634 // In DAG pre-process SUnits are in the original order of
635 // the instructions before scheduling.
636 for (SUnit &SU : DAG->SUnits) {
637 MachineInstr &MI2 = *SU.getInstr();
638 if (!MI2.mayLoad() && !MI2.mayStore()) {
639 SUa = nullptr;
640 continue;
641 }
642 if (!SUa) {
643 SUa = &SU;
644 continue;
645 }
646
647 MachineInstr &MI1 = *SUa->getInstr();
648 if ((TII->isVMEM(MI1) && TII->isVMEM(MI2)) ||
649 (TII->isFLAT(MI1) && TII->isFLAT(MI2)) ||
650 (TII->isSMRD(MI1) && TII->isSMRD(MI2)) ||
651 (TII->isDS(MI1) && TII->isDS(MI2))) {
652 SU.addPredBarrier(SUa);
653
654 for (const SDep &SI : SU.Preds) {
655 if (SI.getSUnit() != SUa)
656 SUa->addPred(SDep(SI.getSUnit(), SDep::Artificial));
657 }
658
659 if (&SU != &DAG->ExitSU) {
660 for (const SDep &SI : SUa->Succs) {
661 if (SI.getSUnit() != &SU)
662 SI.getSUnit()->addPred(SDep(&SU, SDep::Artificial));
663 }
664 }
665 }
666
667 SUa = &SU;
668 }
669 }
670};
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000671} // namespace
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000672
Tom Stellard5bfbae52018-07-11 20:59:01 +0000673void GCNSubtarget::getPostRAMutations(
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000674 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) const {
675 Mutations.push_back(llvm::make_unique<MemOpClusterMutation>(&InstrInfo));
676}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000677
Tom Stellard5bfbae52018-07-11 20:59:01 +0000678const AMDGPUSubtarget &AMDGPUSubtarget::get(const MachineFunction &MF) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000679 if (MF.getTarget().getTargetTriple().getArch() == Triple::amdgcn)
Tom Stellard5bfbae52018-07-11 20:59:01 +0000680 return static_cast<const AMDGPUSubtarget&>(MF.getSubtarget<GCNSubtarget>());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000681 else
Tom Stellard5bfbae52018-07-11 20:59:01 +0000682 return static_cast<const AMDGPUSubtarget&>(MF.getSubtarget<R600Subtarget>());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000683}
684
Tom Stellard5bfbae52018-07-11 20:59:01 +0000685const AMDGPUSubtarget &AMDGPUSubtarget::get(const TargetMachine &TM, const Function &F) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000686 if (TM.getTargetTriple().getArch() == Triple::amdgcn)
Tom Stellard5bfbae52018-07-11 20:59:01 +0000687 return static_cast<const AMDGPUSubtarget&>(TM.getSubtarget<GCNSubtarget>(F));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000688 else
Tom Stellard5bfbae52018-07-11 20:59:01 +0000689 return static_cast<const AMDGPUSubtarget&>(TM.getSubtarget<R600Subtarget>(F));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000690}