blob: c24805a654380e9f18c484e3a7bc0099309db5fa [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000011#include "X86AsmInstrumentation.h"
Evgeniy Stepanove3804d42014-02-28 12:28:07 +000012#include "X86AsmParserCommon.h"
13#include "X86Operand.h"
Elena Demikhovsky18fd4962015-03-02 15:00:34 +000014#include "X86ISelLowering.h"
Chad Rosier6844ea02012-10-24 22:13:37 +000015#include "llvm/ADT/APFloat.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000016#include "llvm/ADT/STLExtras.h"
Chris Lattner1261b812010-09-22 04:11:10 +000017#include "llvm/ADT/SmallString.h"
18#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000019#include "llvm/ADT/StringSwitch.h"
20#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000021#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000024#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCParser/MCAsmLexer.h"
26#include "llvm/MC/MCParser/MCAsmParser.h"
27#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
28#include "llvm/MC/MCRegisterInfo.h"
29#include "llvm/MC/MCStreamer.h"
30#include "llvm/MC/MCSubtargetInfo.h"
31#include "llvm/MC/MCSymbol.h"
32#include "llvm/MC/MCTargetAsmParser.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000033#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000034#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000035#include "llvm/Support/raw_ostream.h"
Reid Kleckner7b1e1a02014-07-30 22:23:11 +000036#include <algorithm>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000037#include <memory>
Evan Cheng4d1ca962011-07-08 01:53:10 +000038
Daniel Dunbar71475772009-07-17 20:42:00 +000039using namespace llvm;
40
41namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000042
Chad Rosier5362af92013-04-16 18:15:40 +000043static const char OpPrecedence[] = {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000044 0, // IC_OR
45 1, // IC_AND
Kevin Enderbyd6b10712014-02-06 01:21:15 +000046 2, // IC_LSHIFT
47 2, // IC_RSHIFT
48 3, // IC_PLUS
49 3, // IC_MINUS
50 4, // IC_MULTIPLY
51 4, // IC_DIVIDE
52 5, // IC_RPAREN
53 6, // IC_LPAREN
Chad Rosier5362af92013-04-16 18:15:40 +000054 0, // IC_IMM
55 0 // IC_REGISTER
56};
57
Devang Patel4a6e7782012-01-12 18:03:40 +000058class X86AsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +000059 MCSubtargetInfo &STI;
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000060 const MCInstrInfo &MII;
Chad Rosierf0e87202012-10-25 20:41:34 +000061 ParseInstructionInfo *InstInfo;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000062 std::unique_ptr<X86AsmInstrumentation> Instrumentation;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000063private:
Alp Tokera5b88a52013-12-02 16:06:06 +000064 SMLoc consumeToken() {
Rafael Espindola961d4692014-11-11 05:18:41 +000065 MCAsmParser &Parser = getParser();
Alp Tokera5b88a52013-12-02 16:06:06 +000066 SMLoc Result = Parser.getTok().getLoc();
67 Parser.Lex();
68 return Result;
69 }
70
Chad Rosier5362af92013-04-16 18:15:40 +000071 enum InfixCalculatorTok {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000072 IC_OR = 0,
73 IC_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +000074 IC_LSHIFT,
75 IC_RSHIFT,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000076 IC_PLUS,
Chad Rosier5362af92013-04-16 18:15:40 +000077 IC_MINUS,
78 IC_MULTIPLY,
79 IC_DIVIDE,
80 IC_RPAREN,
81 IC_LPAREN,
82 IC_IMM,
83 IC_REGISTER
84 };
85
86 class InfixCalculator {
87 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
88 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
89 SmallVector<ICToken, 4> PostfixStack;
Michael Liao5bf95782014-12-04 05:20:33 +000090
Chad Rosier5362af92013-04-16 18:15:40 +000091 public:
92 int64_t popOperand() {
93 assert (!PostfixStack.empty() && "Poped an empty stack!");
94 ICToken Op = PostfixStack.pop_back_val();
95 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
96 && "Expected and immediate or register!");
97 return Op.second;
98 }
99 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
100 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
101 "Unexpected operand!");
102 PostfixStack.push_back(std::make_pair(Op, Val));
103 }
Michael Liao5bf95782014-12-04 05:20:33 +0000104
Jakub Staszak9c349222013-08-08 15:48:46 +0000105 void popOperator() { InfixOperatorStack.pop_back(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000106 void pushOperator(InfixCalculatorTok Op) {
107 // Push the new operator if the stack is empty.
108 if (InfixOperatorStack.empty()) {
109 InfixOperatorStack.push_back(Op);
110 return;
111 }
Michael Liao5bf95782014-12-04 05:20:33 +0000112
Chad Rosier5362af92013-04-16 18:15:40 +0000113 // Push the new operator if it has a higher precedence than the operator
114 // on the top of the stack or the operator on the top of the stack is a
115 // left parentheses.
116 unsigned Idx = InfixOperatorStack.size() - 1;
117 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
118 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
119 InfixOperatorStack.push_back(Op);
120 return;
121 }
Michael Liao5bf95782014-12-04 05:20:33 +0000122
Chad Rosier5362af92013-04-16 18:15:40 +0000123 // The operator on the top of the stack has higher precedence than the
124 // new operator.
125 unsigned ParenCount = 0;
126 while (1) {
127 // Nothing to process.
128 if (InfixOperatorStack.empty())
129 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000130
Chad Rosier5362af92013-04-16 18:15:40 +0000131 Idx = InfixOperatorStack.size() - 1;
132 StackOp = InfixOperatorStack[Idx];
133 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
134 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000135
Chad Rosier5362af92013-04-16 18:15:40 +0000136 // If we have an even parentheses count and we see a left parentheses,
137 // then stop processing.
138 if (!ParenCount && StackOp == IC_LPAREN)
139 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000140
Chad Rosier5362af92013-04-16 18:15:40 +0000141 if (StackOp == IC_RPAREN) {
142 ++ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000143 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000144 } else if (StackOp == IC_LPAREN) {
145 --ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000146 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000147 } else {
Jakub Staszak9c349222013-08-08 15:48:46 +0000148 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000149 PostfixStack.push_back(std::make_pair(StackOp, 0));
150 }
151 }
152 // Push the new operator.
153 InfixOperatorStack.push_back(Op);
154 }
155 int64_t execute() {
156 // Push any remaining operators onto the postfix stack.
157 while (!InfixOperatorStack.empty()) {
158 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
159 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
160 PostfixStack.push_back(std::make_pair(StackOp, 0));
161 }
Michael Liao5bf95782014-12-04 05:20:33 +0000162
Chad Rosier5362af92013-04-16 18:15:40 +0000163 if (PostfixStack.empty())
164 return 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000165
Chad Rosier5362af92013-04-16 18:15:40 +0000166 SmallVector<ICToken, 16> OperandStack;
167 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
168 ICToken Op = PostfixStack[i];
169 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
170 OperandStack.push_back(Op);
171 } else {
172 assert (OperandStack.size() > 1 && "Too few operands.");
173 int64_t Val;
174 ICToken Op2 = OperandStack.pop_back_val();
175 ICToken Op1 = OperandStack.pop_back_val();
176 switch (Op.first) {
177 default:
178 report_fatal_error("Unexpected operator!");
179 break;
180 case IC_PLUS:
181 Val = Op1.second + Op2.second;
182 OperandStack.push_back(std::make_pair(IC_IMM, Val));
183 break;
184 case IC_MINUS:
185 Val = Op1.second - Op2.second;
186 OperandStack.push_back(std::make_pair(IC_IMM, Val));
187 break;
188 case IC_MULTIPLY:
189 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
190 "Multiply operation with an immediate and a register!");
191 Val = Op1.second * Op2.second;
192 OperandStack.push_back(std::make_pair(IC_IMM, Val));
193 break;
194 case IC_DIVIDE:
195 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
196 "Divide operation with an immediate and a register!");
197 assert (Op2.second != 0 && "Division by zero!");
198 Val = Op1.second / Op2.second;
199 OperandStack.push_back(std::make_pair(IC_IMM, Val));
200 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000201 case IC_OR:
202 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
203 "Or operation with an immediate and a register!");
204 Val = Op1.second | Op2.second;
205 OperandStack.push_back(std::make_pair(IC_IMM, Val));
206 break;
207 case IC_AND:
208 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
209 "And operation with an immediate and a register!");
210 Val = Op1.second & Op2.second;
211 OperandStack.push_back(std::make_pair(IC_IMM, Val));
212 break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000213 case IC_LSHIFT:
214 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
215 "Left shift operation with an immediate and a register!");
216 Val = Op1.second << Op2.second;
217 OperandStack.push_back(std::make_pair(IC_IMM, Val));
218 break;
219 case IC_RSHIFT:
220 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
221 "Right shift operation with an immediate and a register!");
222 Val = Op1.second >> Op2.second;
223 OperandStack.push_back(std::make_pair(IC_IMM, Val));
224 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000225 }
226 }
227 }
228 assert (OperandStack.size() == 1 && "Expected a single result.");
229 return OperandStack.pop_back_val().second;
230 }
231 };
232
233 enum IntelExprState {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000234 IES_OR,
235 IES_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000236 IES_LSHIFT,
237 IES_RSHIFT,
Chad Rosier5362af92013-04-16 18:15:40 +0000238 IES_PLUS,
239 IES_MINUS,
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000240 IES_NOT,
Chad Rosier5362af92013-04-16 18:15:40 +0000241 IES_MULTIPLY,
242 IES_DIVIDE,
243 IES_LBRAC,
244 IES_RBRAC,
245 IES_LPAREN,
246 IES_RPAREN,
247 IES_REGISTER,
Chad Rosier5362af92013-04-16 18:15:40 +0000248 IES_INTEGER,
Chad Rosier5362af92013-04-16 18:15:40 +0000249 IES_IDENTIFIER,
250 IES_ERROR
251 };
252
253 class IntelExprStateMachine {
Chad Rosier31246272013-04-17 21:01:45 +0000254 IntelExprState State, PrevState;
Chad Rosier5362af92013-04-16 18:15:40 +0000255 unsigned BaseReg, IndexReg, TmpReg, Scale;
Chad Rosierbfb70992013-04-17 00:11:46 +0000256 int64_t Imm;
Chad Rosier5362af92013-04-16 18:15:40 +0000257 const MCExpr *Sym;
258 StringRef SymName;
Chad Rosierbfb70992013-04-17 00:11:46 +0000259 bool StopOnLBrac, AddImmPrefix;
Chad Rosier5362af92013-04-16 18:15:40 +0000260 InfixCalculator IC;
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000261 InlineAsmIdentifierInfo Info;
Chad Rosier5362af92013-04-16 18:15:40 +0000262 public:
Chad Rosierbfb70992013-04-17 00:11:46 +0000263 IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) :
Chad Rosier31246272013-04-17 21:01:45 +0000264 State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0),
Craig Topper062a2ba2014-04-25 05:30:21 +0000265 Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac),
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000266 AddImmPrefix(addimmprefix) { Info.clear(); }
Michael Liao5bf95782014-12-04 05:20:33 +0000267
Chad Rosier5362af92013-04-16 18:15:40 +0000268 unsigned getBaseReg() { return BaseReg; }
269 unsigned getIndexReg() { return IndexReg; }
270 unsigned getScale() { return Scale; }
271 const MCExpr *getSym() { return Sym; }
272 StringRef getSymName() { return SymName; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000273 int64_t getImm() { return Imm + IC.execute(); }
Chad Rosieredb1dc82013-05-09 23:48:53 +0000274 bool isValidEndState() {
275 return State == IES_RBRAC || State == IES_INTEGER;
276 }
Chad Rosierbfb70992013-04-17 00:11:46 +0000277 bool getStopOnLBrac() { return StopOnLBrac; }
278 bool getAddImmPrefix() { return AddImmPrefix; }
Chad Rosier31246272013-04-17 21:01:45 +0000279 bool hadError() { return State == IES_ERROR; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000280
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000281 InlineAsmIdentifierInfo &getIdentifierInfo() {
282 return Info;
283 }
284
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000285 void onOr() {
286 IntelExprState CurrState = State;
287 switch (State) {
288 default:
289 State = IES_ERROR;
290 break;
291 case IES_INTEGER:
292 case IES_RPAREN:
293 case IES_REGISTER:
294 State = IES_OR;
295 IC.pushOperator(IC_OR);
296 break;
297 }
298 PrevState = CurrState;
299 }
300 void onAnd() {
301 IntelExprState CurrState = State;
302 switch (State) {
303 default:
304 State = IES_ERROR;
305 break;
306 case IES_INTEGER:
307 case IES_RPAREN:
308 case IES_REGISTER:
309 State = IES_AND;
310 IC.pushOperator(IC_AND);
311 break;
312 }
313 PrevState = CurrState;
314 }
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000315 void onLShift() {
316 IntelExprState CurrState = State;
317 switch (State) {
318 default:
319 State = IES_ERROR;
320 break;
321 case IES_INTEGER:
322 case IES_RPAREN:
323 case IES_REGISTER:
324 State = IES_LSHIFT;
325 IC.pushOperator(IC_LSHIFT);
326 break;
327 }
328 PrevState = CurrState;
329 }
330 void onRShift() {
331 IntelExprState CurrState = State;
332 switch (State) {
333 default:
334 State = IES_ERROR;
335 break;
336 case IES_INTEGER:
337 case IES_RPAREN:
338 case IES_REGISTER:
339 State = IES_RSHIFT;
340 IC.pushOperator(IC_RSHIFT);
341 break;
342 }
343 PrevState = CurrState;
344 }
Chad Rosier5362af92013-04-16 18:15:40 +0000345 void onPlus() {
Chad Rosier31246272013-04-17 21:01:45 +0000346 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000347 switch (State) {
348 default:
349 State = IES_ERROR;
350 break;
351 case IES_INTEGER:
352 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000353 case IES_REGISTER:
354 State = IES_PLUS;
Chad Rosier5362af92013-04-16 18:15:40 +0000355 IC.pushOperator(IC_PLUS);
Chad Rosier31246272013-04-17 21:01:45 +0000356 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
357 // If we already have a BaseReg, then assume this is the IndexReg with
358 // a scale of 1.
359 if (!BaseReg) {
360 BaseReg = TmpReg;
361 } else {
362 assert (!IndexReg && "BaseReg/IndexReg already set!");
363 IndexReg = TmpReg;
364 Scale = 1;
365 }
366 }
Chad Rosier5362af92013-04-16 18:15:40 +0000367 break;
368 }
Chad Rosier31246272013-04-17 21:01:45 +0000369 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000370 }
371 void onMinus() {
Chad Rosier31246272013-04-17 21:01:45 +0000372 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000373 switch (State) {
374 default:
375 State = IES_ERROR;
376 break;
377 case IES_PLUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000378 case IES_NOT:
Chad Rosier31246272013-04-17 21:01:45 +0000379 case IES_MULTIPLY:
380 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000381 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000382 case IES_RPAREN:
Chad Rosier31246272013-04-17 21:01:45 +0000383 case IES_LBRAC:
384 case IES_RBRAC:
385 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000386 case IES_REGISTER:
387 State = IES_MINUS;
Chad Rosier31246272013-04-17 21:01:45 +0000388 // Only push the minus operator if it is not a unary operator.
389 if (!(CurrState == IES_PLUS || CurrState == IES_MINUS ||
390 CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE ||
391 CurrState == IES_LPAREN || CurrState == IES_LBRAC))
392 IC.pushOperator(IC_MINUS);
393 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
394 // If we already have a BaseReg, then assume this is the IndexReg with
395 // a scale of 1.
396 if (!BaseReg) {
397 BaseReg = TmpReg;
398 } else {
399 assert (!IndexReg && "BaseReg/IndexReg already set!");
400 IndexReg = TmpReg;
401 Scale = 1;
402 }
Chad Rosier5362af92013-04-16 18:15:40 +0000403 }
Chad Rosier5362af92013-04-16 18:15:40 +0000404 break;
405 }
Chad Rosier31246272013-04-17 21:01:45 +0000406 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000407 }
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000408 void onNot() {
409 IntelExprState CurrState = State;
410 switch (State) {
411 default:
412 State = IES_ERROR;
413 break;
414 case IES_PLUS:
415 case IES_NOT:
416 State = IES_NOT;
417 break;
418 }
419 PrevState = CurrState;
420 }
Chad Rosier5362af92013-04-16 18:15:40 +0000421 void onRegister(unsigned Reg) {
Chad Rosier31246272013-04-17 21:01:45 +0000422 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000423 switch (State) {
424 default:
425 State = IES_ERROR;
426 break;
427 case IES_PLUS:
428 case IES_LPAREN:
429 State = IES_REGISTER;
430 TmpReg = Reg;
431 IC.pushOperand(IC_REGISTER);
432 break;
Chad Rosier31246272013-04-17 21:01:45 +0000433 case IES_MULTIPLY:
434 // Index Register - Scale * Register
435 if (PrevState == IES_INTEGER) {
436 assert (!IndexReg && "IndexReg already set!");
437 State = IES_REGISTER;
438 IndexReg = Reg;
439 // Get the scale and replace the 'Scale * Register' with '0'.
440 Scale = IC.popOperand();
441 IC.pushOperand(IC_IMM);
442 IC.popOperator();
443 } else {
444 State = IES_ERROR;
445 }
Chad Rosier5362af92013-04-16 18:15:40 +0000446 break;
447 }
Chad Rosier31246272013-04-17 21:01:45 +0000448 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000449 }
Chad Rosier95ce8892013-04-19 18:39:50 +0000450 void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) {
Chad Rosierdb003992013-04-18 16:28:19 +0000451 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000452 switch (State) {
453 default:
454 State = IES_ERROR;
455 break;
456 case IES_PLUS:
457 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000458 case IES_NOT:
Chad Rosier5362af92013-04-16 18:15:40 +0000459 State = IES_INTEGER;
460 Sym = SymRef;
461 SymName = SymRefName;
462 IC.pushOperand(IC_IMM);
463 break;
464 }
465 }
Kevin Enderby9d117022014-01-23 21:52:41 +0000466 bool onInteger(int64_t TmpInt, StringRef &ErrMsg) {
Chad Rosier31246272013-04-17 21:01:45 +0000467 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000468 switch (State) {
469 default:
470 State = IES_ERROR;
471 break;
472 case IES_PLUS:
473 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000474 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000475 case IES_OR:
476 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000477 case IES_LSHIFT:
478 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000479 case IES_DIVIDE:
Chad Rosier31246272013-04-17 21:01:45 +0000480 case IES_MULTIPLY:
Chad Rosier5362af92013-04-16 18:15:40 +0000481 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000482 State = IES_INTEGER;
Chad Rosier31246272013-04-17 21:01:45 +0000483 if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) {
484 // Index Register - Register * Scale
485 assert (!IndexReg && "IndexReg already set!");
486 IndexReg = TmpReg;
487 Scale = TmpInt;
Kevin Enderby9d117022014-01-23 21:52:41 +0000488 if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) {
489 ErrMsg = "scale factor in address must be 1, 2, 4 or 8";
490 return true;
491 }
Chad Rosier31246272013-04-17 21:01:45 +0000492 // Get the scale and replace the 'Register * Scale' with '0'.
493 IC.popOperator();
494 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000495 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000496 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosier31246272013-04-17 21:01:45 +0000497 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000498 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
499 PrevState == IES_NOT) &&
Chad Rosier31246272013-04-17 21:01:45 +0000500 CurrState == IES_MINUS) {
501 // Unary minus. No need to pop the minus operand because it was never
502 // pushed.
503 IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm.
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000504 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
505 PrevState == IES_OR || PrevState == IES_AND ||
506 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
507 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
508 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
509 PrevState == IES_NOT) &&
510 CurrState == IES_NOT) {
511 // Unary not. No need to pop the not operand because it was never
512 // pushed.
513 IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm.
Chad Rosier31246272013-04-17 21:01:45 +0000514 } else {
515 IC.pushOperand(IC_IMM, TmpInt);
516 }
Chad Rosier5362af92013-04-16 18:15:40 +0000517 break;
518 }
Chad Rosier31246272013-04-17 21:01:45 +0000519 PrevState = CurrState;
Kevin Enderby9d117022014-01-23 21:52:41 +0000520 return false;
Chad Rosier5362af92013-04-16 18:15:40 +0000521 }
522 void onStar() {
Chad Rosierdb003992013-04-18 16:28:19 +0000523 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000524 switch (State) {
525 default:
526 State = IES_ERROR;
527 break;
528 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000529 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000530 case IES_RPAREN:
531 State = IES_MULTIPLY;
532 IC.pushOperator(IC_MULTIPLY);
533 break;
534 }
535 }
536 void onDivide() {
Chad Rosierdb003992013-04-18 16:28:19 +0000537 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000538 switch (State) {
539 default:
540 State = IES_ERROR;
541 break;
542 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000543 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000544 State = IES_DIVIDE;
545 IC.pushOperator(IC_DIVIDE);
546 break;
547 }
548 }
549 void onLBrac() {
Chad Rosierdb003992013-04-18 16:28:19 +0000550 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000551 switch (State) {
552 default:
553 State = IES_ERROR;
554 break;
555 case IES_RBRAC:
556 State = IES_PLUS;
557 IC.pushOperator(IC_PLUS);
558 break;
559 }
560 }
561 void onRBrac() {
Chad Rosier31246272013-04-17 21:01:45 +0000562 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000563 switch (State) {
564 default:
565 State = IES_ERROR;
566 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000567 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000568 case IES_REGISTER:
Chad Rosier31246272013-04-17 21:01:45 +0000569 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000570 State = IES_RBRAC;
Chad Rosier31246272013-04-17 21:01:45 +0000571 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
572 // If we already have a BaseReg, then assume this is the IndexReg with
573 // a scale of 1.
574 if (!BaseReg) {
575 BaseReg = TmpReg;
576 } else {
577 assert (!IndexReg && "BaseReg/IndexReg already set!");
578 IndexReg = TmpReg;
579 Scale = 1;
580 }
Chad Rosier5362af92013-04-16 18:15:40 +0000581 }
582 break;
583 }
Chad Rosier31246272013-04-17 21:01:45 +0000584 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000585 }
586 void onLParen() {
Chad Rosier31246272013-04-17 21:01:45 +0000587 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000588 switch (State) {
589 default:
590 State = IES_ERROR;
591 break;
592 case IES_PLUS:
593 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000594 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000595 case IES_OR:
596 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000597 case IES_LSHIFT:
598 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000599 case IES_MULTIPLY:
600 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000601 case IES_LPAREN:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000602 // FIXME: We don't handle this type of unary minus or not, yet.
Chad Rosierdb003992013-04-18 16:28:19 +0000603 if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000604 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000605 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosierdb003992013-04-18 16:28:19 +0000606 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000607 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
608 PrevState == IES_NOT) &&
609 (CurrState == IES_MINUS || CurrState == IES_NOT)) {
Chad Rosierdb003992013-04-18 16:28:19 +0000610 State = IES_ERROR;
611 break;
612 }
Chad Rosier5362af92013-04-16 18:15:40 +0000613 State = IES_LPAREN;
614 IC.pushOperator(IC_LPAREN);
615 break;
616 }
Chad Rosier31246272013-04-17 21:01:45 +0000617 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000618 }
619 void onRParen() {
Chad Rosierdb003992013-04-18 16:28:19 +0000620 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000621 switch (State) {
622 default:
623 State = IES_ERROR;
624 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000625 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000626 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000627 case IES_RPAREN:
628 State = IES_RPAREN;
629 IC.pushOperator(IC_RPAREN);
630 break;
631 }
632 }
633 };
634
Chris Lattnera3a06812011-10-16 04:47:35 +0000635 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000636 ArrayRef<SMRange> Ranges = None,
Chad Rosier4453e842012-10-12 23:09:25 +0000637 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000638 MCAsmParser &Parser = getParser();
Chad Rosier4453e842012-10-12 23:09:25 +0000639 if (MatchingInlineAsm) return true;
Chris Lattnera3a06812011-10-16 04:47:35 +0000640 return Parser.Error(L, Msg, Ranges);
641 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000642
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000643 bool ErrorAndEatStatement(SMLoc L, const Twine &Msg,
644 ArrayRef<SMRange> Ranges = None,
645 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000646 MCAsmParser &Parser = getParser();
647 Parser.eatToEndOfStatement();
648 return Error(L, Msg, Ranges, MatchingInlineAsm);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000649 }
650
David Blaikie960ea3f2014-06-08 16:18:35 +0000651 std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) {
Devang Patel41b9dde2012-01-17 18:00:18 +0000652 Error(Loc, Msg);
Craig Topper062a2ba2014-04-25 05:30:21 +0000653 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +0000654 }
655
David Blaikie960ea3f2014-06-08 16:18:35 +0000656 std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc);
657 std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc);
658 std::unique_ptr<X86Operand> ParseOperand();
659 std::unique_ptr<X86Operand> ParseATTOperand();
660 std::unique_ptr<X86Operand> ParseIntelOperand();
661 std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator();
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000662 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp);
David Blaikie960ea3f2014-06-08 16:18:35 +0000663 std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind);
664 std::unique_ptr<X86Operand>
665 ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size);
666 std::unique_ptr<X86Operand>
667 ParseIntelMemOperand(int64_t ImmDisp, SMLoc StartLoc, unsigned Size);
Elena Demikhovsky18fd4962015-03-02 15:00:34 +0000668 std::unique_ptr<X86Operand> ParseRoundingModeOp(SMLoc Start, SMLoc End);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000669 bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
David Blaikie960ea3f2014-06-08 16:18:35 +0000670 std::unique_ptr<X86Operand> ParseIntelBracExpression(unsigned SegReg,
671 SMLoc Start,
672 int64_t ImmDisp,
673 unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000674 bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier,
675 InlineAsmIdentifierInfo &Info,
676 bool IsUnevaluatedOperand, SMLoc &End);
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000677
David Blaikie960ea3f2014-06-08 16:18:35 +0000678 std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000679
David Blaikie960ea3f2014-06-08 16:18:35 +0000680 std::unique_ptr<X86Operand>
681 CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg,
682 unsigned IndexReg, unsigned Scale, SMLoc Start,
683 SMLoc End, unsigned Size, StringRef Identifier,
684 InlineAsmIdentifierInfo &Info);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000685
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000686 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000687 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000688
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +0000689 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
David Blaikie960ea3f2014-06-08 16:18:35 +0000690 bool processInstruction(MCInst &Inst, const OperandVector &Ops);
Devang Patelde47cce2012-01-18 22:42:29 +0000691
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000692 /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds
693 /// instrumentation around Inst.
David Blaikie960ea3f2014-06-08 16:18:35 +0000694 void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000695
Chad Rosier49963552012-10-13 00:26:04 +0000696 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000697 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000698 uint64_t &ErrorInfo,
Craig Topper39012cc2014-03-09 18:03:14 +0000699 bool MatchingInlineAsm) override;
Chad Rosier9cb988f2012-08-09 22:04:55 +0000700
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000701 void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands,
702 MCStreamer &Out, bool MatchingInlineAsm);
703
704 bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
705 bool MatchingInlineAsm);
706
707 bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
708 OperandVector &Operands, MCStreamer &Out,
709 uint64_t &ErrorInfo,
710 bool MatchingInlineAsm);
711
712 bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
713 OperandVector &Operands, MCStreamer &Out,
714 uint64_t &ErrorInfo,
715 bool MatchingInlineAsm);
716
Craig Topperfd38cbe2014-08-30 16:48:34 +0000717 bool OmitRegisterFromClobberLists(unsigned RegNo) override;
Nico Weber42f79db2014-07-17 20:24:55 +0000718
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000719 /// doSrcDstMatch - Returns true if operands are matching in their
720 /// word size (%si and %di, %esi and %edi, etc.). Order depends on
721 /// the parsing mode (Intel vs. AT&T).
722 bool doSrcDstMatch(X86Operand &Op1, X86Operand &Op2);
723
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000724 /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z})
725 /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required.
726 /// \return \c true if no parsing errors occurred, \c false otherwise.
David Blaikie960ea3f2014-06-08 16:18:35 +0000727 bool HandleAVX512Operand(OperandVector &Operands,
728 const MCParsedAsmOperand &Op);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000729
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000730 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000731 // FIXME: Can tablegen auto-generate this?
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000732 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000733 }
Craig Topper3c80d622014-01-06 04:55:54 +0000734 bool is32BitMode() const {
735 // FIXME: Can tablegen auto-generate this?
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000736 return (STI.getFeatureBits() & X86::Mode32Bit) != 0;
Craig Topper3c80d622014-01-06 04:55:54 +0000737 }
738 bool is16BitMode() const {
739 // FIXME: Can tablegen auto-generate this?
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000740 return (STI.getFeatureBits() & X86::Mode16Bit) != 0;
Craig Topper3c80d622014-01-06 04:55:54 +0000741 }
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000742 void SwitchMode(uint64_t mode) {
743 uint64_t oldMode = STI.getFeatureBits() &
744 (X86::Mode64Bit | X86::Mode32Bit | X86::Mode16Bit);
745 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(oldMode | mode));
Evan Cheng481ebb02011-07-27 00:38:12 +0000746 setAvailableFeatures(FB);
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000747 assert(mode == (STI.getFeatureBits() &
748 (X86::Mode64Bit | X86::Mode32Bit | X86::Mode16Bit)));
Evan Cheng481ebb02011-07-27 00:38:12 +0000749 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000750
Reid Kleckner5b37c182014-08-01 20:21:24 +0000751 unsigned getPointerWidth() {
752 if (is16BitMode()) return 16;
753 if (is32BitMode()) return 32;
754 if (is64BitMode()) return 64;
755 llvm_unreachable("invalid mode");
756 }
757
Chad Rosierc2f055d2013-04-18 16:13:18 +0000758 bool isParsingIntelSyntax() {
759 return getParser().getAssemblerDialect();
760 }
761
Daniel Dunbareefe8612010-07-19 05:44:09 +0000762 /// @name Auto-generated Matcher Functions
763 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000764
Chris Lattner3e4582a2010-09-06 19:11:01 +0000765#define GET_ASSEMBLER_HEADER
766#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000767
Daniel Dunbar00331992009-07-29 00:02:19 +0000768 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000769
770public:
Rafael Espindola961d4692014-11-11 05:18:41 +0000771 X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &Parser,
772 const MCInstrInfo &mii, const MCTargetOptions &Options)
773 : MCTargetAsmParser(), STI(sti), MII(mii), InstInfo(nullptr) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000774
Daniel Dunbareefe8612010-07-19 05:44:09 +0000775 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000776 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000777 Instrumentation.reset(
778 CreateX86AsmInstrumentation(Options, Parser.getContext(), STI));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000779 }
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000780
Craig Topper39012cc2014-03-09 18:03:14 +0000781 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000782
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000783 void SetFrameRegister(unsigned RegNo) override;
784
David Blaikie960ea3f2014-06-08 16:18:35 +0000785 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
786 SMLoc NameLoc, OperandVector &Operands) override;
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000787
Craig Topper39012cc2014-03-09 18:03:14 +0000788 bool ParseDirective(AsmToken DirectiveID) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000789};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000790} // end anonymous namespace
791
Sean Callanan86c11812010-01-23 00:40:33 +0000792/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000793/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000794
Chris Lattner60db0a62010-02-09 00:34:28 +0000795static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000796
797/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000798
Kevin Enderbybc570f22014-01-23 22:34:42 +0000799static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg,
800 StringRef &ErrMsg) {
801 // If we have both a base register and an index register make sure they are
802 // both 64-bit or 32-bit registers.
803 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
804 if (BaseReg != 0 && IndexReg != 0) {
805 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
806 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
807 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
808 IndexReg != X86::RIZ) {
809 ErrMsg = "base register is 64-bit, but index register is not";
810 return true;
811 }
812 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
813 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
814 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
815 IndexReg != X86::EIZ){
816 ErrMsg = "base register is 32-bit, but index register is not";
817 return true;
818 }
819 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) {
820 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) ||
821 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) {
822 ErrMsg = "base register is 16-bit, but index register is not";
823 return true;
824 }
825 if (((BaseReg == X86::BX || BaseReg == X86::BP) &&
826 IndexReg != X86::SI && IndexReg != X86::DI) ||
827 ((BaseReg == X86::SI || BaseReg == X86::DI) &&
828 IndexReg != X86::BX && IndexReg != X86::BP)) {
829 ErrMsg = "invalid 16-bit base/index register combination";
830 return true;
831 }
832 }
833 }
834 return false;
835}
836
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000837bool X86AsmParser::doSrcDstMatch(X86Operand &Op1, X86Operand &Op2)
838{
839 // Return true and let a normal complaint about bogus operands happen.
840 if (!Op1.isMem() || !Op2.isMem())
841 return true;
842
843 // Actually these might be the other way round if Intel syntax is
844 // being used. It doesn't matter.
845 unsigned diReg = Op1.Mem.BaseReg;
846 unsigned siReg = Op2.Mem.BaseReg;
847
848 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(siReg))
849 return X86MCRegisterClasses[X86::GR16RegClassID].contains(diReg);
850 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(siReg))
851 return X86MCRegisterClasses[X86::GR32RegClassID].contains(diReg);
852 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(siReg))
853 return X86MCRegisterClasses[X86::GR64RegClassID].contains(diReg);
854 // Again, return true and let another error happen.
855 return true;
856}
857
Devang Patel4a6e7782012-01-12 18:03:40 +0000858bool X86AsmParser::ParseRegister(unsigned &RegNo,
859 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000860 MCAsmParser &Parser = getParser();
Chris Lattnercc2ad082010-01-15 18:27:19 +0000861 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000862 const AsmToken &PercentTok = Parser.getTok();
863 StartLoc = PercentTok.getLoc();
864
865 // If we encounter a %, ignore it. This code handles registers with and
866 // without the prefix, unprefixed registers can occur in cfi directives.
867 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000868 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000869
Sean Callanan936b0d32010-01-19 21:44:56 +0000870 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000871 EndLoc = Tok.getEndLoc();
872
Devang Patelce6a2ca2012-01-20 22:32:05 +0000873 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000874 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000875 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000876 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000877 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000878
Kevin Enderby7d912182009-09-03 17:15:07 +0000879 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000880
Chris Lattner1261b812010-09-22 04:11:10 +0000881 // If the match failed, try the register name as lowercase.
882 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000883 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000884
Evan Chengeda1d4f2011-07-27 23:22:03 +0000885 if (!is64BitMode()) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000886 // FIXME: This should be done using Requires<Not64BitMode> and
Evan Chengeda1d4f2011-07-27 23:22:03 +0000887 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
888 // checked.
889 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
890 // REX prefix.
891 if (RegNo == X86::RIZ ||
892 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
893 X86II::isX86_64NonExtLowByteReg(RegNo) ||
894 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000895 return Error(StartLoc, "register %"
896 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000897 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000898 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000899
Chris Lattner1261b812010-09-22 04:11:10 +0000900 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
901 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000902 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000903 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000904
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000905 // Check to see if we have '(4)' after %st.
906 if (getLexer().isNot(AsmToken::LParen))
907 return false;
908 // Lex the paren.
909 getParser().Lex();
910
911 const AsmToken &IntTok = Parser.getTok();
912 if (IntTok.isNot(AsmToken::Integer))
913 return Error(IntTok.getLoc(), "expected stack index");
914 switch (IntTok.getIntVal()) {
915 case 0: RegNo = X86::ST0; break;
916 case 1: RegNo = X86::ST1; break;
917 case 2: RegNo = X86::ST2; break;
918 case 3: RegNo = X86::ST3; break;
919 case 4: RegNo = X86::ST4; break;
920 case 5: RegNo = X86::ST5; break;
921 case 6: RegNo = X86::ST6; break;
922 case 7: RegNo = X86::ST7; break;
923 default: return Error(IntTok.getLoc(), "invalid stack index");
924 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000925
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000926 if (getParser().Lex().isNot(AsmToken::RParen))
927 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000928
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000929 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000930 Parser.Lex(); // Eat ')'
931 return false;
932 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000933
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000934 EndLoc = Parser.getTok().getEndLoc();
935
Chris Lattner80486622010-06-24 07:29:18 +0000936 // If this is "db[0-7]", match it as an alias
937 // for dr[0-7].
938 if (RegNo == 0 && Tok.getString().size() == 3 &&
939 Tok.getString().startswith("db")) {
940 switch (Tok.getString()[2]) {
941 case '0': RegNo = X86::DR0; break;
942 case '1': RegNo = X86::DR1; break;
943 case '2': RegNo = X86::DR2; break;
944 case '3': RegNo = X86::DR3; break;
945 case '4': RegNo = X86::DR4; break;
946 case '5': RegNo = X86::DR5; break;
947 case '6': RegNo = X86::DR6; break;
948 case '7': RegNo = X86::DR7; break;
949 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000950
Chris Lattner80486622010-06-24 07:29:18 +0000951 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000952 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +0000953 Parser.Lex(); // Eat it.
954 return false;
955 }
956 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000957
Devang Patelce6a2ca2012-01-20 22:32:05 +0000958 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000959 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000960 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000961 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000962 }
Daniel Dunbar00331992009-07-29 00:02:19 +0000963
Sean Callanana83fd7d2010-01-19 20:27:46 +0000964 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000965 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +0000966}
967
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000968void X86AsmParser::SetFrameRegister(unsigned RegNo) {
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000969 Instrumentation->SetInitialFrameRegister(RegNo);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000970}
971
David Blaikie960ea3f2014-06-08 16:18:35 +0000972std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) {
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000973 unsigned basereg =
974 is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI);
975 const MCExpr *Disp = MCConstantExpr::Create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +0000976 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
977 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
978 Loc, Loc, 0);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000979}
980
David Blaikie960ea3f2014-06-08 16:18:35 +0000981std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) {
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000982 unsigned basereg =
983 is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI);
984 const MCExpr *Disp = MCConstantExpr::Create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +0000985 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
986 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
987 Loc, Loc, 0);
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000988}
989
David Blaikie960ea3f2014-06-08 16:18:35 +0000990std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000991 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +0000992 return ParseIntelOperand();
993 return ParseATTOperand();
994}
995
Devang Patel41b9dde2012-01-17 18:00:18 +0000996/// getIntelMemOperandSize - Return intel memory operand size.
997static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +0000998 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +0000999 .Cases("BYTE", "byte", 8)
1000 .Cases("WORD", "word", 16)
1001 .Cases("DWORD", "dword", 32)
1002 .Cases("QWORD", "qword", 64)
1003 .Cases("XWORD", "xword", 80)
1004 .Cases("XMMWORD", "xmmword", 128)
1005 .Cases("YMMWORD", "ymmword", 256)
Craig Topper9ac290a2014-01-17 07:37:39 +00001006 .Cases("ZMMWORD", "zmmword", 512)
Craig Topper2d4b3c92014-01-17 07:44:10 +00001007 .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter
Chad Rosierb6b8e962012-09-11 21:10:25 +00001008 .Default(0);
1009 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001010}
1011
David Blaikie960ea3f2014-06-08 16:18:35 +00001012std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm(
1013 unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg,
1014 unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier,
1015 InlineAsmIdentifierInfo &Info) {
Reid Kleckner5b37c182014-08-01 20:21:24 +00001016 // If we found a decl other than a VarDecl, then assume it is a FuncDecl or
1017 // some other label reference.
1018 if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) {
1019 // Insert an explicit size if the user didn't have one.
1020 if (!Size) {
1021 Size = getPointerWidth();
1022 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start,
1023 /*Len=*/0, Size));
1024 }
1025
1026 // Create an absolute memory reference in order to match against
1027 // instructions taking a PC relative operand.
Craig Topper055845f2015-01-02 07:02:25 +00001028 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size,
1029 Identifier, Info.OpDecl);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001030 }
1031
1032 // We either have a direct symbol reference, or an offset from a symbol. The
1033 // parser always puts the symbol on the LHS, so look there for size
1034 // calculation purposes.
1035 const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp);
1036 bool IsSymRef =
1037 isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp);
1038 if (IsSymRef) {
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001039 if (!Size) {
1040 Size = Info.Type * 8; // Size is in terms of bits in this context.
1041 if (Size)
1042 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start,
1043 /*Len=*/0, Size));
1044 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001045 }
1046
Chad Rosier7ca135b2013-03-19 21:11:56 +00001047 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001048 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001049 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001050 BaseReg = BaseReg ? BaseReg : 1;
Craig Topper055845f2015-01-02 07:02:25 +00001051 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1052 IndexReg, Scale, Start, End, Size, Identifier,
1053 Info.OpDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001054}
1055
Chad Rosierd383db52013-04-12 20:20:54 +00001056static void
1057RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> *AsmRewrites,
1058 StringRef SymName, int64_t ImmDisp,
1059 int64_t FinalImmDisp, SMLoc &BracLoc,
1060 SMLoc &StartInBrac, SMLoc &End) {
1061 // Remove the '[' and ']' from the IR string.
1062 AsmRewrites->push_back(AsmRewrite(AOK_Skip, BracLoc, 1));
1063 AsmRewrites->push_back(AsmRewrite(AOK_Skip, End, 1));
1064
1065 // If ImmDisp is non-zero, then we parsed a displacement before the
1066 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1067 // If ImmDisp doesn't match the displacement computed by the state machine
1068 // then we have an additional displacement in the bracketed expression.
1069 if (ImmDisp != FinalImmDisp) {
1070 if (ImmDisp) {
1071 // We have an immediate displacement before the bracketed expression.
1072 // Adjust this to match the final immediate displacement.
1073 bool Found = false;
1074 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1075 E = AsmRewrites->end(); I != E; ++I) {
1076 if ((*I).Loc.getPointer() > BracLoc.getPointer())
1077 continue;
Chad Rosierbfb70992013-04-17 00:11:46 +00001078 if ((*I).Kind == AOK_ImmPrefix || (*I).Kind == AOK_Imm) {
1079 assert (!Found && "ImmDisp already rewritten.");
Chad Rosierd383db52013-04-12 20:20:54 +00001080 (*I).Kind = AOK_Imm;
1081 (*I).Len = BracLoc.getPointer() - (*I).Loc.getPointer();
1082 (*I).Val = FinalImmDisp;
1083 Found = true;
1084 break;
1085 }
1086 }
1087 assert (Found && "Unable to rewrite ImmDisp.");
Duncan Sands0480b9b2013-05-13 07:50:47 +00001088 (void)Found;
Chad Rosierd383db52013-04-12 20:20:54 +00001089 } else {
1090 // We have a symbolic and an immediate displacement, but no displacement
Chad Rosierbfb70992013-04-17 00:11:46 +00001091 // before the bracketed expression. Put the immediate displacement
Chad Rosierd383db52013-04-12 20:20:54 +00001092 // before the bracketed expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001093 AsmRewrites->push_back(AsmRewrite(AOK_Imm, BracLoc, 0, FinalImmDisp));
Chad Rosierd383db52013-04-12 20:20:54 +00001094 }
1095 }
1096 // Remove all the ImmPrefix rewrites within the brackets.
1097 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1098 E = AsmRewrites->end(); I != E; ++I) {
1099 if ((*I).Loc.getPointer() < StartInBrac.getPointer())
1100 continue;
1101 if ((*I).Kind == AOK_ImmPrefix)
1102 (*I).Kind = AOK_Delete;
1103 }
1104 const char *SymLocPtr = SymName.data();
Michael Liao5bf95782014-12-04 05:20:33 +00001105 // Skip everything before the symbol.
Chad Rosierd383db52013-04-12 20:20:54 +00001106 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1107 assert(Len > 0 && "Expected a non-negative length.");
1108 AsmRewrites->push_back(AsmRewrite(AOK_Skip, StartInBrac, Len));
1109 }
1110 // Skip everything after the symbol.
1111 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1112 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1113 assert(Len > 0 && "Expected a non-negative length.");
1114 AsmRewrites->push_back(AsmRewrite(AOK_Skip, Loc, Len));
1115 }
1116}
1117
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001118bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001119 MCAsmParser &Parser = getParser();
Chad Rosier6844ea02012-10-24 22:13:37 +00001120 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001121
Chad Rosier5c118fd2013-01-14 22:31:35 +00001122 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001123 while (!Done) {
1124 bool UpdateLocLex = true;
1125
1126 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1127 // identifier. Don't try an parse it as a register.
1128 if (Tok.getString().startswith("."))
1129 break;
Michael Liao5bf95782014-12-04 05:20:33 +00001130
Chad Rosierbfb70992013-04-17 00:11:46 +00001131 // If we're parsing an immediate expression, we don't expect a '['.
1132 if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac)
1133 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001134
David Majnemer6a5b8122014-06-19 01:25:43 +00001135 AsmToken::TokenKind TK = getLexer().getKind();
1136 switch (TK) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001137 default: {
1138 if (SM.isValidEndState()) {
1139 Done = true;
1140 break;
1141 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001142 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001143 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001144 case AsmToken::EndOfStatement: {
1145 Done = true;
1146 break;
1147 }
David Majnemer6a5b8122014-06-19 01:25:43 +00001148 case AsmToken::String:
Chad Rosier5c118fd2013-01-14 22:31:35 +00001149 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001150 // This could be a register or a symbolic displacement.
1151 unsigned TmpReg;
Chad Rosier95ce8892013-04-19 18:39:50 +00001152 const MCExpr *Val;
Chad Rosier152749c2013-04-12 18:54:20 +00001153 SMLoc IdentLoc = Tok.getLoc();
1154 StringRef Identifier = Tok.getString();
David Majnemer6a5b8122014-06-19 01:25:43 +00001155 if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001156 SM.onRegister(TmpReg);
1157 UpdateLocLex = false;
1158 break;
Chad Rosier95ce8892013-04-19 18:39:50 +00001159 } else {
1160 if (!isParsingInlineAsm()) {
1161 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001162 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier95ce8892013-04-19 18:39:50 +00001163 } else {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001164 // This is a dot operator, not an adjacent identifier.
1165 if (Identifier.find('.') != StringRef::npos) {
1166 return false;
1167 } else {
1168 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
1169 if (ParseIntelIdentifier(Val, Identifier, Info,
1170 /*Unevaluated=*/false, End))
1171 return true;
1172 }
Chad Rosier95ce8892013-04-19 18:39:50 +00001173 }
1174 SM.onIdentifierExpr(Val, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001175 UpdateLocLex = false;
1176 break;
1177 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001178 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001179 }
Kevin Enderby36eba252013-12-19 23:16:14 +00001180 case AsmToken::Integer: {
Kevin Enderby9d117022014-01-23 21:52:41 +00001181 StringRef ErrMsg;
Chad Rosierbfb70992013-04-17 00:11:46 +00001182 if (isParsingInlineAsm() && SM.getAddImmPrefix())
Chad Rosier4a7005e2013-04-05 16:28:55 +00001183 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix,
1184 Tok.getLoc()));
Kevin Enderby36eba252013-12-19 23:16:14 +00001185 // Look for 'b' or 'f' following an Integer as a directional label
1186 SMLoc Loc = getTok().getLoc();
1187 int64_t IntVal = getTok().getIntVal();
1188 End = consumeToken();
1189 UpdateLocLex = false;
1190 if (getLexer().getKind() == AsmToken::Identifier) {
1191 StringRef IDVal = getTok().getString();
1192 if (IDVal == "f" || IDVal == "b") {
1193 MCSymbol *Sym =
Rafael Espindola4269b9e2014-03-13 18:09:26 +00001194 getContext().GetDirectionalLocalSymbol(IntVal, IDVal == "b");
Kevin Enderby36eba252013-12-19 23:16:14 +00001195 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Michael Liao5bf95782014-12-04 05:20:33 +00001196 const MCExpr *Val =
Kevin Enderby36eba252013-12-19 23:16:14 +00001197 MCSymbolRefExpr::Create(Sym, Variant, getContext());
1198 if (IDVal == "b" && Sym->isUndefined())
1199 return Error(Loc, "invalid reference to undefined symbol");
1200 StringRef Identifier = Sym->getName();
1201 SM.onIdentifierExpr(Val, Identifier);
1202 End = consumeToken();
1203 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001204 if (SM.onInteger(IntVal, ErrMsg))
1205 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001206 }
1207 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001208 if (SM.onInteger(IntVal, ErrMsg))
1209 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001210 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001211 break;
Kevin Enderby36eba252013-12-19 23:16:14 +00001212 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001213 case AsmToken::Plus: SM.onPlus(); break;
1214 case AsmToken::Minus: SM.onMinus(); break;
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001215 case AsmToken::Tilde: SM.onNot(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001216 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001217 case AsmToken::Slash: SM.onDivide(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001218 case AsmToken::Pipe: SM.onOr(); break;
1219 case AsmToken::Amp: SM.onAnd(); break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +00001220 case AsmToken::LessLess:
1221 SM.onLShift(); break;
1222 case AsmToken::GreaterGreater:
1223 SM.onRShift(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001224 case AsmToken::LBrac: SM.onLBrac(); break;
1225 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001226 case AsmToken::LParen: SM.onLParen(); break;
1227 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001228 }
Chad Rosier31246272013-04-17 21:01:45 +00001229 if (SM.hadError())
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001230 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier31246272013-04-17 21:01:45 +00001231
Alp Tokera5b88a52013-12-02 16:06:06 +00001232 if (!Done && UpdateLocLex)
1233 End = consumeToken();
Devang Patel41b9dde2012-01-17 18:00:18 +00001234 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001235 return false;
Chad Rosier5362af92013-04-16 18:15:40 +00001236}
1237
David Blaikie960ea3f2014-06-08 16:18:35 +00001238std::unique_ptr<X86Operand>
1239X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
1240 int64_t ImmDisp, unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001241 MCAsmParser &Parser = getParser();
Chad Rosier5362af92013-04-16 18:15:40 +00001242 const AsmToken &Tok = Parser.getTok();
1243 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1244 if (getLexer().isNot(AsmToken::LBrac))
1245 return ErrorOperand(BracLoc, "Expected '[' token!");
1246 Parser.Lex(); // Eat '['
1247
1248 SMLoc StartInBrac = Tok.getLoc();
1249 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1250 // may have already parsed an immediate displacement before the bracketed
1251 // expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001252 IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001253 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001254 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +00001255
Craig Topper062a2ba2014-04-25 05:30:21 +00001256 const MCExpr *Disp = nullptr;
Chad Rosier175d0ae2013-04-12 18:21:18 +00001257 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001258 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001259 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001260 if (isParsingInlineAsm())
1261 RewriteIntelBracExpression(InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001262 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001263 End);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001264 }
1265
1266 if (SM.getImm() || !Disp) {
1267 const MCExpr *Imm = MCConstantExpr::Create(SM.getImm(), getContext());
1268 if (Disp)
1269 Disp = MCBinaryExpr::CreateAdd(Disp, Imm, getContext());
1270 else
1271 Disp = Imm; // An immediate displacement only.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001272 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001273
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001274 // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC
1275 // will in fact do global lookup the field name inside all global typedefs,
1276 // but we don't emulate that.
1277 if (Tok.getString().find('.') != StringRef::npos) {
Chad Rosier911c1f32012-10-25 17:37:43 +00001278 const MCExpr *NewDisp;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001279 if (ParseIntelDotOperator(Disp, NewDisp))
Craig Topper062a2ba2014-04-25 05:30:21 +00001280 return nullptr;
Michael Liao5bf95782014-12-04 05:20:33 +00001281
Chad Rosier70f47592013-04-10 20:07:47 +00001282 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001283 Parser.Lex(); // Eat the field.
1284 Disp = NewDisp;
1285 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001286
Chad Rosier5c118fd2013-01-14 22:31:35 +00001287 int BaseReg = SM.getBaseReg();
1288 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001289 int Scale = SM.getScale();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001290 if (!isParsingInlineAsm()) {
1291 // handle [-42]
1292 if (!BaseReg && !IndexReg) {
1293 if (!SegReg)
Craig Topper055845f2015-01-02 07:02:25 +00001294 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size);
1295 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1296 Start, End, Size);
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001297 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001298 StringRef ErrMsg;
1299 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1300 Error(StartInBrac, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001301 return nullptr;
Kevin Enderbybc570f22014-01-23 22:34:42 +00001302 }
Craig Topper055845f2015-01-02 07:02:25 +00001303 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1304 IndexReg, Scale, Start, End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001305 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001306
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001307 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001308 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001309 End, Size, SM.getSymName(), Info);
Devang Patel41b9dde2012-01-17 18:00:18 +00001310}
1311
Chad Rosier8a244662013-04-02 20:02:33 +00001312// Inline assembly may use variable names with namespace alias qualifiers.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001313bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val,
1314 StringRef &Identifier,
1315 InlineAsmIdentifierInfo &Info,
1316 bool IsUnevaluatedOperand, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001317 MCAsmParser &Parser = getParser();
Chad Rosier95ce8892013-04-19 18:39:50 +00001318 assert (isParsingInlineAsm() && "Expected to be parsing inline assembly.");
Craig Topper062a2ba2014-04-25 05:30:21 +00001319 Val = nullptr;
Chad Rosier8a244662013-04-02 20:02:33 +00001320
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001321 StringRef LineBuf(Identifier.data());
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001322 void *Result =
1323 SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001324
Chad Rosier8a244662013-04-02 20:02:33 +00001325 const AsmToken &Tok = Parser.getTok();
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001326 SMLoc Loc = Tok.getLoc();
John McCallf73981b2013-05-03 00:15:41 +00001327
1328 // Advance the token stream until the end of the current token is
1329 // after the end of what the frontend claimed.
1330 const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size();
1331 while (true) {
1332 End = Tok.getEndLoc();
1333 getLexer().Lex();
1334
1335 assert(End.getPointer() <= EndPtr && "frontend claimed part of a token?");
1336 if (End.getPointer() == EndPtr) break;
Chad Rosier8a244662013-04-02 20:02:33 +00001337 }
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001338 Identifier = LineBuf;
1339
1340 // If the identifier lookup was unsuccessful, assume that we are dealing with
1341 // a label.
1342 if (!Result) {
Ehsan Akhgaribb6bb072014-09-22 20:40:36 +00001343 StringRef InternalName =
1344 SemaCallback->LookupInlineAsmLabel(Identifier, getSourceManager(),
1345 Loc, false);
1346 assert(InternalName.size() && "We should have an internal name here.");
1347 // Push a rewrite for replacing the identifier name with the internal name.
1348 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Label, Loc,
1349 Identifier.size(),
1350 InternalName));
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001351 }
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001352
1353 // Create the symbol reference.
Chad Rosier8a244662013-04-02 20:02:33 +00001354 MCSymbol *Sym = getContext().GetOrCreateSymbol(Identifier);
1355 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Chad Rosier95ce8892013-04-19 18:39:50 +00001356 Val = MCSymbolRefExpr::Create(Sym, Variant, getParser().getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001357 return false;
Chad Rosier8a244662013-04-02 20:02:33 +00001358}
1359
David Majnemeraa34d792013-08-27 21:56:17 +00001360/// \brief Parse intel style segment override.
David Blaikie960ea3f2014-06-08 16:18:35 +00001361std::unique_ptr<X86Operand>
1362X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start,
1363 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001364 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001365 assert(SegReg != 0 && "Tried to parse a segment override without a segment!");
1366 const AsmToken &Tok = Parser.getTok(); // Eat colon.
1367 if (Tok.isNot(AsmToken::Colon))
1368 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1369 Parser.Lex(); // Eat ':'
Devang Patel41b9dde2012-01-17 18:00:18 +00001370
David Majnemeraa34d792013-08-27 21:56:17 +00001371 int64_t ImmDisp = 0;
Chad Rosier1530ba52013-03-27 21:49:56 +00001372 if (getLexer().is(AsmToken::Integer)) {
David Majnemeraa34d792013-08-27 21:56:17 +00001373 ImmDisp = Tok.getIntVal();
1374 AsmToken ImmDispToken = Parser.Lex(); // Eat the integer.
1375
Chad Rosier1530ba52013-03-27 21:49:56 +00001376 if (isParsingInlineAsm())
David Majnemeraa34d792013-08-27 21:56:17 +00001377 InstInfo->AsmRewrites->push_back(
1378 AsmRewrite(AOK_ImmPrefix, ImmDispToken.getLoc()));
1379
1380 if (getLexer().isNot(AsmToken::LBrac)) {
1381 // An immediate following a 'segment register', 'colon' token sequence can
1382 // be followed by a bracketed expression. If it isn't we know we have our
1383 // final segment override.
1384 const MCExpr *Disp = MCConstantExpr::Create(ImmDisp, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001385 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp,
1386 /*BaseReg=*/0, /*IndexReg=*/0, /*Scale=*/1,
1387 Start, ImmDispToken.getEndLoc(), Size);
David Majnemeraa34d792013-08-27 21:56:17 +00001388 }
Chad Rosier1530ba52013-03-27 21:49:56 +00001389 }
1390
Chad Rosier91c82662012-10-24 17:22:29 +00001391 if (getLexer().is(AsmToken::LBrac))
Chad Rosierfce4fab2013-04-08 17:43:47 +00001392 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001393
David Majnemeraa34d792013-08-27 21:56:17 +00001394 const MCExpr *Val;
1395 SMLoc End;
1396 if (!isParsingInlineAsm()) {
1397 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001398 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
David Majnemeraa34d792013-08-27 21:56:17 +00001399
Craig Topper055845f2015-01-02 07:02:25 +00001400 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001401 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001402
David Majnemeraa34d792013-08-27 21:56:17 +00001403 InlineAsmIdentifierInfo Info;
1404 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001405 if (ParseIntelIdentifier(Val, Identifier, Info,
1406 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001407 return nullptr;
David Majnemeraa34d792013-08-27 21:56:17 +00001408 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0,
1409 /*Scale=*/1, Start, End, Size, Identifier, Info);
1410}
1411
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001412//ParseRoundingModeOp - Parse AVX-512 rounding mode operand
1413std::unique_ptr<X86Operand>
1414X86AsmParser::ParseRoundingModeOp(SMLoc Start, SMLoc End) {
1415 MCAsmParser &Parser = getParser();
1416 const AsmToken &Tok = Parser.getTok();
1417 consumeToken(); // Eat "{"
1418 if (Tok.getIdentifier().startswith("r")){
1419 int rndMode = StringSwitch<int>(Tok.getIdentifier())
1420 .Case("rn", X86::STATIC_ROUNDING::TO_NEAREST_INT)
1421 .Case("rd", X86::STATIC_ROUNDING::TO_NEG_INF)
1422 .Case("ru", X86::STATIC_ROUNDING::TO_POS_INF)
1423 .Case("rz", X86::STATIC_ROUNDING::TO_ZERO)
1424 .Default(-1);
1425 if (-1 == rndMode)
1426 return ErrorOperand(Tok.getLoc(), "Invalid rounding mode.");
1427 Parser.Lex(); // Eat "r*" of r*-sae
1428 if (!getLexer().is(AsmToken::Minus))
1429 return ErrorOperand(Tok.getLoc(), "Expected - at this point");
1430 Parser.Lex(); // Eat "-"
1431 Parser.Lex(); // Eat the sae
1432 if (!getLexer().is(AsmToken::RCurly))
1433 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1434 Parser.Lex(); // Eat "}"
1435 const MCExpr *RndModeOp =
1436 MCConstantExpr::Create(rndMode, Parser.getContext());
1437 return X86Operand::CreateImm(RndModeOp, Start, End);
1438 }
1439 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
1440}
David Majnemeraa34d792013-08-27 21:56:17 +00001441/// ParseIntelMemOperand - Parse intel style memory operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00001442std::unique_ptr<X86Operand> X86AsmParser::ParseIntelMemOperand(int64_t ImmDisp,
1443 SMLoc Start,
1444 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001445 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001446 const AsmToken &Tok = Parser.getTok();
1447 SMLoc End;
1448
1449 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1450 if (getLexer().is(AsmToken::LBrac))
1451 return ParseIntelBracExpression(/*SegReg=*/0, Start, ImmDisp, Size);
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001452 assert(ImmDisp == 0);
David Majnemeraa34d792013-08-27 21:56:17 +00001453
Chad Rosier95ce8892013-04-19 18:39:50 +00001454 const MCExpr *Val;
1455 if (!isParsingInlineAsm()) {
1456 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001457 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
Chad Rosier95ce8892013-04-19 18:39:50 +00001458
Craig Topper055845f2015-01-02 07:02:25 +00001459 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Chad Rosier95ce8892013-04-19 18:39:50 +00001460 }
1461
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001462 InlineAsmIdentifierInfo Info;
Chad Rosierce031892013-04-11 23:24:15 +00001463 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001464 if (ParseIntelIdentifier(Val, Identifier, Info,
1465 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001466 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001467
1468 if (!getLexer().is(AsmToken::LBrac))
1469 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0, /*IndexReg=*/0,
1470 /*Scale=*/1, Start, End, Size, Identifier, Info);
1471
1472 Parser.Lex(); // Eat '['
1473
1474 // Parse Identifier [ ImmDisp ]
1475 IntelExprStateMachine SM(/*ImmDisp=*/0, /*StopOnLBrac=*/true,
1476 /*AddImmPrefix=*/false);
1477 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001478 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001479
1480 if (SM.getSym()) {
1481 Error(Start, "cannot use more than one symbol in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001482 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001483 }
1484 if (SM.getBaseReg()) {
1485 Error(Start, "cannot use base register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001486 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001487 }
1488 if (SM.getIndexReg()) {
1489 Error(Start, "cannot use index register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001490 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001491 }
1492
1493 const MCExpr *Disp = MCConstantExpr::Create(SM.getImm(), getContext());
1494 // BaseReg is non-zero to avoid assertions. In the context of inline asm,
1495 // we're pointing to a local variable in memory, so the base register is
1496 // really the frame or stack pointer.
Craig Topper055845f2015-01-02 07:02:25 +00001497 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1498 /*BaseReg=*/1, /*IndexReg=*/0, /*Scale=*/1,
1499 Start, End, Size, Identifier, Info.OpDecl);
Chad Rosier91c82662012-10-24 17:22:29 +00001500}
1501
Chad Rosier5dcb4662012-10-24 22:21:50 +00001502/// Parse the '.' operator.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001503bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
Chad Rosiercc541e82013-04-19 15:57:00 +00001504 const MCExpr *&NewDisp) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001505 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001506 const AsmToken &Tok = Parser.getTok();
Chad Rosier6241c1a2013-04-17 21:14:38 +00001507 int64_t OrigDispVal, DotDispVal;
Chad Rosier911c1f32012-10-25 17:37:43 +00001508
1509 // FIXME: Handle non-constant expressions.
Chad Rosiercc541e82013-04-19 15:57:00 +00001510 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp))
Chad Rosier911c1f32012-10-25 17:37:43 +00001511 OrigDispVal = OrigDisp->getValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001512 else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001513 return Error(Tok.getLoc(), "Non-constant offsets are not supported!");
Chad Rosier5dcb4662012-10-24 22:21:50 +00001514
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001515 // Drop the optional '.'.
1516 StringRef DotDispStr = Tok.getString();
1517 if (DotDispStr.startswith("."))
1518 DotDispStr = DotDispStr.drop_front(1);
Chad Rosier5dcb4662012-10-24 22:21:50 +00001519
Chad Rosier5dcb4662012-10-24 22:21:50 +00001520 // .Imm gets lexed as a real.
1521 if (Tok.is(AsmToken::Real)) {
1522 APInt DotDisp;
1523 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001524 DotDispVal = DotDisp.getZExtValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001525 } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
Chad Rosier240b7b92012-10-25 21:51:10 +00001526 unsigned DotDisp;
1527 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1528 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
Chad Rosiercc541e82013-04-19 15:57:00 +00001529 DotDisp))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001530 return Error(Tok.getLoc(), "Unable to lookup field reference!");
Chad Rosier240b7b92012-10-25 21:51:10 +00001531 DotDispVal = DotDisp;
Chad Rosiercc541e82013-04-19 15:57:00 +00001532 } else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001533 return Error(Tok.getLoc(), "Unexpected token type!");
Chad Rosier911c1f32012-10-25 17:37:43 +00001534
Chad Rosier240b7b92012-10-25 21:51:10 +00001535 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1536 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1537 unsigned Len = DotDispStr.size();
1538 unsigned Val = OrigDispVal + DotDispVal;
1539 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_DotOperator, Loc, Len,
1540 Val));
Chad Rosier911c1f32012-10-25 17:37:43 +00001541 }
1542
Chad Rosiercc541e82013-04-19 15:57:00 +00001543 NewDisp = MCConstantExpr::Create(OrigDispVal + DotDispVal, getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001544 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001545}
1546
Chad Rosier91c82662012-10-24 17:22:29 +00001547/// Parse the 'offset' operator. This operator is used to specify the
1548/// location rather then the content of a variable.
David Blaikie960ea3f2014-06-08 16:18:35 +00001549std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001550 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001551 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001552 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001553 Parser.Lex(); // Eat offset.
Chad Rosier91c82662012-10-24 17:22:29 +00001554
Chad Rosier91c82662012-10-24 17:22:29 +00001555 const MCExpr *Val;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001556 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001557 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001558 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001559 if (ParseIntelIdentifier(Val, Identifier, Info,
1560 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001561 return nullptr;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001562
Chad Rosiere2f03772012-10-26 16:09:20 +00001563 // Don't emit the offset operator.
1564 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Skip, OffsetOfLoc, 7));
1565
Chad Rosier91c82662012-10-24 17:22:29 +00001566 // The offset operator will have an 'r' constraint, thus we need to create
1567 // register operand to ensure proper matching. Just pick a GPR based on
1568 // the size of a pointer.
Craig Topper3c80d622014-01-06 04:55:54 +00001569 unsigned RegNo =
1570 is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX);
Chad Rosiera4bc9432013-01-10 22:10:27 +00001571 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosier732b8372013-04-22 22:04:25 +00001572 OffsetOfLoc, Identifier, Info.OpDecl);
Devang Patel41b9dde2012-01-17 18:00:18 +00001573}
1574
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001575enum IntelOperatorKind {
1576 IOK_LENGTH,
1577 IOK_SIZE,
1578 IOK_TYPE
1579};
1580
1581/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1582/// returns the number of elements in an array. It returns the value 1 for
1583/// non-array variables. The SIZE operator returns the size of a C or C++
1584/// variable. A variable's size is the product of its LENGTH and TYPE. The
1585/// TYPE operator returns the size of a C or C++ type or variable. If the
1586/// variable is an array, TYPE returns the size of a single element.
David Blaikie960ea3f2014-06-08 16:18:35 +00001587std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001588 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001589 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001590 SMLoc TypeLoc = Tok.getLoc();
1591 Parser.Lex(); // Eat operator.
Chad Rosier11c42f22012-10-26 18:04:20 +00001592
Craig Topper062a2ba2014-04-25 05:30:21 +00001593 const MCExpr *Val = nullptr;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001594 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001595 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001596 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001597 if (ParseIntelIdentifier(Val, Identifier, Info,
1598 /*Unevaluated=*/true, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001599 return nullptr;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001600
1601 if (!Info.OpDecl)
1602 return ErrorOperand(Start, "unable to lookup expression");
Chad Rosier11c42f22012-10-26 18:04:20 +00001603
Chad Rosierf6675c32013-04-22 17:01:46 +00001604 unsigned CVal = 0;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001605 switch(OpKind) {
1606 default: llvm_unreachable("Unexpected operand kind!");
1607 case IOK_LENGTH: CVal = Info.Length; break;
1608 case IOK_SIZE: CVal = Info.Size; break;
1609 case IOK_TYPE: CVal = Info.Type; break;
1610 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001611
1612 // Rewrite the type operator and the C or C++ type or variable in terms of an
1613 // immediate. E.g. TYPE foo -> $$4
1614 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001615 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, TypeLoc, Len, CVal));
Chad Rosier11c42f22012-10-26 18:04:20 +00001616
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001617 const MCExpr *Imm = MCConstantExpr::Create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001618 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001619}
1620
David Blaikie960ea3f2014-06-08 16:18:35 +00001621std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001622 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001623 const AsmToken &Tok = Parser.getTok();
David Majnemeraa34d792013-08-27 21:56:17 +00001624 SMLoc Start, End;
Chad Rosier91c82662012-10-24 17:22:29 +00001625
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001626 // Offset, length, type and size operators.
1627 if (isParsingInlineAsm()) {
Chad Rosier99e54642013-04-19 17:32:29 +00001628 StringRef AsmTokStr = Tok.getString();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001629 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001630 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001631 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001632 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001633 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001634 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001635 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001636 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001637 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001638
David Majnemeraa34d792013-08-27 21:56:17 +00001639 unsigned Size = getIntelMemOperandSize(Tok.getString());
1640 if (Size) {
1641 Parser.Lex(); // Eat operand size (e.g., byte, word).
1642 if (Tok.getString() != "PTR" && Tok.getString() != "ptr")
Reid Kleckner71ff3f22014-08-01 00:59:22 +00001643 return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!");
David Majnemeraa34d792013-08-27 21:56:17 +00001644 Parser.Lex(); // Eat ptr.
1645 }
1646 Start = Tok.getLoc();
1647
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001648 // Immediate.
Chad Rosierbfb70992013-04-17 00:11:46 +00001649 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Minus) ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001650 getLexer().is(AsmToken::Tilde) || getLexer().is(AsmToken::LParen)) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001651 AsmToken StartTok = Tok;
1652 IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true,
1653 /*AddImmPrefix=*/false);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001654 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001655 return nullptr;
Chad Rosierbfb70992013-04-17 00:11:46 +00001656
1657 int64_t Imm = SM.getImm();
1658 if (isParsingInlineAsm()) {
1659 unsigned Len = Tok.getLoc().getPointer() - Start.getPointer();
1660 if (StartTok.getString().size() == Len)
1661 // Just add a prefix if this wasn't a complex immediate expression.
Chad Rosierf3c04f62013-03-19 21:58:18 +00001662 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix, Start));
Chad Rosierbfb70992013-04-17 00:11:46 +00001663 else
1664 // Otherwise, rewrite the complex expression as a single immediate.
1665 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, Start, Len, Imm));
Devang Patel41b9dde2012-01-17 18:00:18 +00001666 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001667
1668 if (getLexer().isNot(AsmToken::LBrac)) {
Kevin Enderby36eba252013-12-19 23:16:14 +00001669 // If a directional label (ie. 1f or 2b) was parsed above from
1670 // ParseIntelExpression() then SM.getSym() was set to a pointer to
1671 // to the MCExpr with the directional local symbol and this is a
1672 // memory operand not an immediate operand.
1673 if (SM.getSym())
Craig Topper055845f2015-01-02 07:02:25 +00001674 return X86Operand::CreateMem(getPointerWidth(), SM.getSym(), Start, End,
1675 Size);
Kevin Enderby36eba252013-12-19 23:16:14 +00001676
Chad Rosierbfb70992013-04-17 00:11:46 +00001677 const MCExpr *ImmExpr = MCConstantExpr::Create(Imm, getContext());
1678 return X86Operand::CreateImm(ImmExpr, Start, End);
1679 }
1680
1681 // Only positive immediates are valid.
1682 if (Imm < 0)
1683 return ErrorOperand(Start, "expected a positive immediate displacement "
1684 "before bracketed expr.");
1685
1686 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
David Majnemeraa34d792013-08-27 21:56:17 +00001687 return ParseIntelMemOperand(Imm, Start, Size);
Devang Patel41b9dde2012-01-17 18:00:18 +00001688 }
1689
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001690 // rounding mode token
1691 if (STI.getFeatureBits() & X86::FeatureAVX512 &&
1692 getLexer().is(AsmToken::LCurly))
1693 return ParseRoundingModeOp(Start, End);
1694
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001695 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001696 unsigned RegNo = 0;
1697 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001698 // If this is a segment register followed by a ':', then this is the start
David Majnemeraa34d792013-08-27 21:56:17 +00001699 // of a segment override, otherwise this is a normal register reference.
Chad Rosier0397edd2012-10-04 23:59:38 +00001700 if (getLexer().isNot(AsmToken::Colon))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001701 return X86Operand::CreateReg(RegNo, Start, End);
Chad Rosier0397edd2012-10-04 23:59:38 +00001702
David Majnemeraa34d792013-08-27 21:56:17 +00001703 return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001704 }
1705
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001706 // Memory operand.
David Majnemeraa34d792013-08-27 21:56:17 +00001707 return ParseIntelMemOperand(/*Disp=*/0, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001708}
1709
David Blaikie960ea3f2014-06-08 16:18:35 +00001710std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001711 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001712 switch (getLexer().getKind()) {
1713 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001714 // Parse a memory operand with no segment register.
1715 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001716 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001717 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001718 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001719 SMLoc Start, End;
Craig Topper062a2ba2014-04-25 05:30:21 +00001720 if (ParseRegister(RegNo, Start, End)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001721 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001722 Error(Start, "%eiz and %riz can only be used as index registers",
1723 SMRange(Start, End));
Craig Topper062a2ba2014-04-25 05:30:21 +00001724 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001725 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001726
Chris Lattnerb9270732010-04-17 18:56:34 +00001727 // If this is a segment register followed by a ':', then this is the start
1728 // of a memory reference, otherwise this is a normal register reference.
1729 if (getLexer().isNot(AsmToken::Colon))
1730 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001731
Reid Kleckner0c5da972014-07-31 23:03:22 +00001732 if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo))
1733 return ErrorOperand(Start, "invalid segment register");
1734
Chris Lattnerb9270732010-04-17 18:56:34 +00001735 getParser().Lex(); // Eat the colon.
1736 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001737 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001738 case AsmToken::Dollar: {
1739 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001740 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001741 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001742 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001743 if (getParser().parseExpression(Val, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001744 return nullptr;
Chris Lattner528d00b2010-01-15 19:28:38 +00001745 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001746 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001747 case AsmToken::LCurly:{
1748 SMLoc Start = Parser.getTok().getLoc(), End;
1749 if (STI.getFeatureBits() & X86::FeatureAVX512)
1750 return ParseRoundingModeOp(Start, End);
1751 return ErrorOperand(Start, "unknown token in expression");
1752 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001753 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001754}
1755
David Blaikie960ea3f2014-06-08 16:18:35 +00001756bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands,
1757 const MCParsedAsmOperand &Op) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001758 MCAsmParser &Parser = getParser();
Michael Kupersteinefd7a962015-02-19 11:38:11 +00001759 if(STI.getFeatureBits() & X86::FeatureAVX512) {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001760 if (getLexer().is(AsmToken::LCurly)) {
1761 // Eat "{" and mark the current place.
1762 const SMLoc consumedToken = consumeToken();
1763 // Distinguish {1to<NUM>} from {%k<NUM>}.
1764 if(getLexer().is(AsmToken::Integer)) {
1765 // Parse memory broadcasting ({1to<NUM>}).
1766 if (getLexer().getTok().getIntVal() != 1)
1767 return !ErrorAndEatStatement(getLexer().getLoc(),
1768 "Expected 1to<NUM> at this point");
1769 Parser.Lex(); // Eat "1" of 1to8
1770 if (!getLexer().is(AsmToken::Identifier) ||
1771 !getLexer().getTok().getIdentifier().startswith("to"))
1772 return !ErrorAndEatStatement(getLexer().getLoc(),
1773 "Expected 1to<NUM> at this point");
1774 // Recognize only reasonable suffixes.
1775 const char *BroadcastPrimitive =
1776 StringSwitch<const char*>(getLexer().getTok().getIdentifier())
Robert Khasanovbfa01312014-07-21 14:54:21 +00001777 .Case("to2", "{1to2}")
1778 .Case("to4", "{1to4}")
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001779 .Case("to8", "{1to8}")
1780 .Case("to16", "{1to16}")
Craig Topper062a2ba2014-04-25 05:30:21 +00001781 .Default(nullptr);
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001782 if (!BroadcastPrimitive)
1783 return !ErrorAndEatStatement(getLexer().getLoc(),
1784 "Invalid memory broadcast primitive.");
1785 Parser.Lex(); // Eat "toN" of 1toN
1786 if (!getLexer().is(AsmToken::RCurly))
1787 return !ErrorAndEatStatement(getLexer().getLoc(),
1788 "Expected } at this point");
1789 Parser.Lex(); // Eat "}"
1790 Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive,
1791 consumedToken));
1792 // No AVX512 specific primitives can pass
1793 // after memory broadcasting, so return.
1794 return true;
1795 } else {
1796 // Parse mask register {%k1}
1797 Operands.push_back(X86Operand::CreateToken("{", consumedToken));
David Blaikie960ea3f2014-06-08 16:18:35 +00001798 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
1799 Operands.push_back(std::move(Op));
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001800 if (!getLexer().is(AsmToken::RCurly))
1801 return !ErrorAndEatStatement(getLexer().getLoc(),
1802 "Expected } at this point");
1803 Operands.push_back(X86Operand::CreateToken("}", consumeToken()));
1804
1805 // Parse "zeroing non-masked" semantic {z}
1806 if (getLexer().is(AsmToken::LCurly)) {
1807 Operands.push_back(X86Operand::CreateToken("{z}", consumeToken()));
1808 if (!getLexer().is(AsmToken::Identifier) ||
1809 getLexer().getTok().getIdentifier() != "z")
1810 return !ErrorAndEatStatement(getLexer().getLoc(),
1811 "Expected z at this point");
1812 Parser.Lex(); // Eat the z
1813 if (!getLexer().is(AsmToken::RCurly))
1814 return !ErrorAndEatStatement(getLexer().getLoc(),
1815 "Expected } at this point");
1816 Parser.Lex(); // Eat the }
1817 }
1818 }
1819 }
1820 }
1821 }
1822 return true;
1823}
1824
Chris Lattnerb9270732010-04-17 18:56:34 +00001825/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1826/// has already been parsed if present.
David Blaikie960ea3f2014-06-08 16:18:35 +00001827std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg,
1828 SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001829
Rafael Espindola961d4692014-11-11 05:18:41 +00001830 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001831 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1832 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001833 // only way to do this without lookahead is to eat the '(' and see what is
1834 // after it.
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001835 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001836 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00001837 SMLoc ExprEnd;
Craig Topper062a2ba2014-04-25 05:30:21 +00001838 if (getParser().parseExpression(Disp, ExprEnd)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001839
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001840 // After parsing the base expression we could either have a parenthesized
1841 // memory address or not. If not, return now. If so, eat the (.
1842 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001843 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001844 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001845 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, ExprEnd);
1846 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1847 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001848 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001849
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001850 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001851 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001852 } else {
1853 // Okay, we have a '('. We don't know if this is an expression or not, but
1854 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00001855 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001856 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001857
Kevin Enderby7d912182009-09-03 17:15:07 +00001858 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001859 // Nothing to do here, fall into the code below with the '(' part of the
1860 // memory operand consumed.
1861 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00001862 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001863
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001864 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001865 if (getParser().parseParenExpression(Disp, ExprEnd))
Craig Topper062a2ba2014-04-25 05:30:21 +00001866 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001867
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001868 // After parsing the base expression we could either have a parenthesized
1869 // memory address or not. If not, return now. If so, eat the (.
1870 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001871 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001872 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001873 return X86Operand::CreateMem(getPointerWidth(), Disp, LParenLoc,
1874 ExprEnd);
1875 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1876 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001877 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001878
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001879 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001880 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001881 }
1882 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001883
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001884 // If we reached here, then we just ate the ( of the memory operand. Process
1885 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00001886 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
David Woodhouse6dbda442014-01-08 12:58:28 +00001887 SMLoc IndexLoc, BaseLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001888
Chris Lattner0c2538f2010-01-15 18:51:29 +00001889 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001890 SMLoc StartLoc, EndLoc;
David Woodhouse6dbda442014-01-08 12:58:28 +00001891 BaseLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00001892 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001893 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001894 Error(StartLoc, "eiz and riz can only be used as index registers",
1895 SMRange(StartLoc, EndLoc));
Craig Topper062a2ba2014-04-25 05:30:21 +00001896 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001897 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00001898 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001899
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001900 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00001901 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001902 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001903
1904 // Following the comma we should have either an index register, or a scale
1905 // value. We don't support the later form, but we want to parse it
1906 // correctly.
1907 //
1908 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001909 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00001910 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00001911 SMLoc L;
Craig Topper062a2ba2014-04-25 05:30:21 +00001912 if (ParseRegister(IndexReg, L, L)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001913
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001914 if (getLexer().isNot(AsmToken::RParen)) {
1915 // Parse the scale amount:
1916 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001917 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001918 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001919 "expected comma in scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001920 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001921 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00001922 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001923
1924 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001925 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001926
1927 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001928 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00001929 Error(Loc, "expected scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001930 return nullptr;
Craig Topper6bf3ed42012-07-18 04:59:16 +00001931 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001932
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001933 // Validate the scale amount.
David Woodhouse6dbda442014-01-08 12:58:28 +00001934 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
1935 ScaleVal != 1) {
1936 Error(Loc, "scale factor in 16-bit address must be 1");
Craig Topper062a2ba2014-04-25 05:30:21 +00001937 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00001938 }
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001939 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){
1940 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
Craig Topper062a2ba2014-04-25 05:30:21 +00001941 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001942 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001943 Scale = (unsigned)ScaleVal;
1944 }
1945 }
1946 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00001947 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001948 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00001949 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001950
1951 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001952 if (getParser().parseAbsoluteExpression(Value))
Craig Topper062a2ba2014-04-25 05:30:21 +00001953 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001954
Daniel Dunbar94b84a12010-08-24 19:13:38 +00001955 if (Value != 1)
1956 Warning(Loc, "scale factor without index register is ignored");
1957 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001958 }
1959 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001960
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001961 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001962 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001963 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001964 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001965 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001966 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001967 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001968
David Woodhouse6dbda442014-01-08 12:58:28 +00001969 // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed,
1970 // and then only in non-64-bit modes. Except for DX, which is a special case
1971 // because an unofficial form of in/out instructions uses it.
1972 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
1973 (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP &&
1974 BaseReg != X86::SI && BaseReg != X86::DI)) &&
1975 BaseReg != X86::DX) {
1976 Error(BaseLoc, "invalid 16-bit base register");
Craig Topper062a2ba2014-04-25 05:30:21 +00001977 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00001978 }
1979 if (BaseReg == 0 &&
1980 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) {
1981 Error(IndexLoc, "16-bit memory operand may not include only index register");
Craig Topper062a2ba2014-04-25 05:30:21 +00001982 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00001983 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001984
1985 StringRef ErrMsg;
1986 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1987 Error(BaseLoc, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001988 return nullptr;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001989 }
1990
Reid Klecknerb7e2f602014-07-31 23:26:35 +00001991 if (SegReg || BaseReg || IndexReg)
Craig Topper055845f2015-01-02 07:02:25 +00001992 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1993 IndexReg, Scale, MemStart, MemEnd);
1994 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001995}
1996
David Blaikie960ea3f2014-06-08 16:18:35 +00001997bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1998 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001999 MCAsmParser &Parser = getParser();
Chad Rosierf0e87202012-10-25 20:41:34 +00002000 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00002001 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002002
Chris Lattner7e8a99b2010-11-28 20:23:50 +00002003 // FIXME: Hack to recognize setneb as setne.
2004 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
2005 PatchedName != "setb" && PatchedName != "setnb")
2006 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00002007
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002008 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00002009 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002010 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
2011 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00002012 bool IsVCMP = PatchedName[0] == 'v';
Craig Topper78c424d2015-02-15 07:13:48 +00002013 unsigned CCIdx = IsVCMP ? 4 : 3;
2014 unsigned ComparisonCode = StringSwitch<unsigned>(
2015 PatchedName.slice(CCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00002016 .Case("eq", 0x00)
2017 .Case("lt", 0x01)
2018 .Case("le", 0x02)
2019 .Case("unord", 0x03)
2020 .Case("neq", 0x04)
2021 .Case("nlt", 0x05)
2022 .Case("nle", 0x06)
2023 .Case("ord", 0x07)
2024 /* AVX only from here */
2025 .Case("eq_uq", 0x08)
2026 .Case("nge", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002027 .Case("ngt", 0x0A)
2028 .Case("false", 0x0B)
2029 .Case("neq_oq", 0x0C)
2030 .Case("ge", 0x0D)
2031 .Case("gt", 0x0E)
2032 .Case("true", 0x0F)
2033 .Case("eq_os", 0x10)
2034 .Case("lt_oq", 0x11)
2035 .Case("le_oq", 0x12)
2036 .Case("unord_s", 0x13)
2037 .Case("neq_us", 0x14)
2038 .Case("nlt_uq", 0x15)
2039 .Case("nle_uq", 0x16)
2040 .Case("ord_s", 0x17)
2041 .Case("eq_us", 0x18)
2042 .Case("nge_uq", 0x19)
2043 .Case("ngt_uq", 0x1A)
2044 .Case("false_os", 0x1B)
2045 .Case("neq_os", 0x1C)
2046 .Case("ge_oq", 0x1D)
2047 .Case("gt_oq", 0x1E)
2048 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002049 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002050 if (ComparisonCode != ~0U && (IsVCMP || ComparisonCode < 8)) {
Craig Topper43860832015-02-14 21:54:03 +00002051
Craig Topper78c424d2015-02-15 07:13:48 +00002052 Operands.push_back(X86Operand::CreateToken(PatchedName.slice(0, CCIdx),
Craig Topper43860832015-02-14 21:54:03 +00002053 NameLoc));
2054
Craig Topper78c424d2015-02-15 07:13:48 +00002055 const MCExpr *ImmOp = MCConstantExpr::Create(ComparisonCode,
Craig Topper43860832015-02-14 21:54:03 +00002056 getParser().getContext());
2057 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2058
2059 PatchedName = PatchedName.substr(PatchedName.size() - 2);
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002060 }
2061 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00002062
Craig Topper78c424d2015-02-15 07:13:48 +00002063 // FIXME: Hack to recognize vpcmp<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2064 if (PatchedName.startswith("vpcmp") &&
2065 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2066 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
2067 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2068 unsigned ComparisonCode = StringSwitch<unsigned>(
2069 PatchedName.slice(5, PatchedName.size() - CCIdx))
2070 .Case("eq", 0x0) // Only allowed on unsigned. Checked below.
2071 .Case("lt", 0x1)
2072 .Case("le", 0x2)
2073 //.Case("false", 0x3) // Not a documented alias.
2074 .Case("neq", 0x4)
2075 .Case("nlt", 0x5)
2076 .Case("nle", 0x6)
2077 //.Case("true", 0x7) // Not a documented alias.
2078 .Default(~0U);
2079 if (ComparisonCode != ~0U && (ComparisonCode != 0 || CCIdx == 2)) {
2080 Operands.push_back(X86Operand::CreateToken("vpcmp", NameLoc));
2081
2082 const MCExpr *ImmOp = MCConstantExpr::Create(ComparisonCode,
2083 getParser().getContext());
2084 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2085
2086 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
2087 }
2088 }
2089
Craig Topper916708f2015-02-13 07:42:25 +00002090 // FIXME: Hack to recognize vpcom<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2091 if (PatchedName.startswith("vpcom") &&
2092 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2093 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
Craig Topper78c424d2015-02-15 07:13:48 +00002094 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2095 unsigned ComparisonCode = StringSwitch<unsigned>(
2096 PatchedName.slice(5, PatchedName.size() - CCIdx))
Craig Topper916708f2015-02-13 07:42:25 +00002097 .Case("lt", 0x0)
2098 .Case("le", 0x1)
2099 .Case("gt", 0x2)
2100 .Case("ge", 0x3)
2101 .Case("eq", 0x4)
2102 .Case("neq", 0x5)
2103 .Case("false", 0x6)
2104 .Case("true", 0x7)
2105 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002106 if (ComparisonCode != ~0U) {
Craig Topper916708f2015-02-13 07:42:25 +00002107 Operands.push_back(X86Operand::CreateToken("vpcom", NameLoc));
2108
Craig Topper78c424d2015-02-15 07:13:48 +00002109 const MCExpr *ImmOp = MCConstantExpr::Create(ComparisonCode,
Craig Topper916708f2015-02-13 07:42:25 +00002110 getParser().getContext());
2111 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2112
Craig Topper78c424d2015-02-15 07:13:48 +00002113 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
Craig Topper916708f2015-02-13 07:42:25 +00002114 }
2115 }
2116
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00002117 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002118
Chris Lattner086a83a2010-09-08 05:17:37 +00002119 // Determine whether this is an instruction prefix.
2120 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00002121 Name == "lock" || Name == "rep" ||
2122 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00002123 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00002124 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00002125
2126
Chris Lattner086a83a2010-09-08 05:17:37 +00002127 // This does the actual operand parsing. Don't parse any more if we have a
2128 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
2129 // just want to parse the "lock" as the first instruction and the "incl" as
2130 // the next one.
2131 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00002132
2133 // Parse '*' modifier.
Alp Tokera5b88a52013-12-02 16:06:06 +00002134 if (getLexer().is(AsmToken::Star))
2135 Operands.push_back(X86Operand::CreateToken("*", consumeToken()));
Daniel Dunbar71527c12009-08-11 05:00:25 +00002136
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002137 // Read the operands.
2138 while(1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002139 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
2140 Operands.push_back(std::move(Op));
2141 if (!HandleAVX512Operand(Operands, *Operands.back()))
Elena Demikhovsky89529742013-09-12 08:55:00 +00002142 return true;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002143 } else {
2144 Parser.eatToEndOfStatement();
2145 return true;
Elena Demikhovsky89529742013-09-12 08:55:00 +00002146 }
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002147 // check for comma and eat it
2148 if (getLexer().is(AsmToken::Comma))
2149 Parser.Lex();
2150 else
2151 break;
2152 }
Elena Demikhovsky89529742013-09-12 08:55:00 +00002153
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002154 if (getLexer().isNot(AsmToken::EndOfStatement))
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002155 return ErrorAndEatStatement(getLexer().getLoc(),
2156 "unexpected token in argument list");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002157 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002158
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002159 // Consume the EndOfStatement or the prefix separator Slash
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002160 if (getLexer().is(AsmToken::EndOfStatement) ||
2161 (isPrefix && getLexer().is(AsmToken::Slash)))
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002162 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002163
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002164 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
2165 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
2166 // documented form in various unofficial manuals, so a lot of code uses it.
2167 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
2168 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002169 X86Operand &Op = (X86Operand &)*Operands.back();
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002170 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2171 isa<MCConstantExpr>(Op.Mem.Disp) &&
2172 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2173 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2174 SMLoc Loc = Op.getEndLoc();
2175 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002176 }
2177 }
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002178 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
2179 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
2180 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002181 X86Operand &Op = (X86Operand &)*Operands[1];
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002182 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2183 isa<MCConstantExpr>(Op.Mem.Disp) &&
2184 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2185 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2186 SMLoc Loc = Op.getEndLoc();
David Blaikie960ea3f2014-06-08 16:18:35 +00002187 Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002188 }
2189 }
David Woodhouse4ce66062014-01-22 15:08:55 +00002190
2191 // Append default arguments to "ins[bwld]"
2192 if (Name.startswith("ins") && Operands.size() == 1 &&
2193 (Name == "insb" || Name == "insw" || Name == "insl" ||
2194 Name == "insd" )) {
2195 if (isParsingIntelSyntax()) {
2196 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
2197 Operands.push_back(DefaultMemDIOperand(NameLoc));
2198 } else {
2199 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
2200 Operands.push_back(DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002201 }
2202 }
2203
David Woodhousec472b812014-01-22 15:08:49 +00002204 // Append default arguments to "outs[bwld]"
2205 if (Name.startswith("outs") && Operands.size() == 1 &&
2206 (Name == "outsb" || Name == "outsw" || Name == "outsl" ||
2207 Name == "outsd" )) {
2208 if (isParsingIntelSyntax()) {
2209 Operands.push_back(DefaultMemSIOperand(NameLoc));
2210 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
2211 } else {
2212 Operands.push_back(DefaultMemSIOperand(NameLoc));
2213 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002214 }
2215 }
2216
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002217 // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate
2218 // values of $SIREG according to the mode. It would be nice if this
2219 // could be achieved with InstAlias in the tables.
2220 if (Name.startswith("lods") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002221 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002222 Name == "lodsl" || Name == "lodsd" || Name == "lodsq"))
2223 Operands.push_back(DefaultMemSIOperand(NameLoc));
2224
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002225 // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate
2226 // values of $DIREG according to the mode. It would be nice if this
2227 // could be achieved with InstAlias in the tables.
2228 if (Name.startswith("stos") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002229 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002230 Name == "stosl" || Name == "stosd" || Name == "stosq"))
2231 Operands.push_back(DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002232
David Woodhouse20fe4802014-01-22 15:08:27 +00002233 // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate
2234 // values of $DIREG according to the mode. It would be nice if this
2235 // could be achieved with InstAlias in the tables.
2236 if (Name.startswith("scas") && Operands.size() == 1 &&
2237 (Name == "scas" || Name == "scasb" || Name == "scasw" ||
2238 Name == "scasl" || Name == "scasd" || Name == "scasq"))
2239 Operands.push_back(DefaultMemDIOperand(NameLoc));
2240
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002241 // Add default SI and DI operands to "cmps[bwlq]".
2242 if (Name.startswith("cmps") &&
2243 (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" ||
2244 Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) {
2245 if (Operands.size() == 1) {
2246 if (isParsingIntelSyntax()) {
2247 Operands.push_back(DefaultMemSIOperand(NameLoc));
2248 Operands.push_back(DefaultMemDIOperand(NameLoc));
2249 } else {
2250 Operands.push_back(DefaultMemDIOperand(NameLoc));
2251 Operands.push_back(DefaultMemSIOperand(NameLoc));
2252 }
2253 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002254 X86Operand &Op = (X86Operand &)*Operands[1];
2255 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002256 if (!doSrcDstMatch(Op, Op2))
2257 return Error(Op.getStartLoc(),
2258 "mismatching source and destination index registers");
2259 }
2260 }
2261
David Woodhouse6f417de2014-01-22 15:08:42 +00002262 // Add default SI and DI operands to "movs[bwlq]".
2263 if ((Name.startswith("movs") &&
2264 (Name == "movs" || Name == "movsb" || Name == "movsw" ||
2265 Name == "movsl" || Name == "movsd" || Name == "movsq")) ||
2266 (Name.startswith("smov") &&
2267 (Name == "smov" || Name == "smovb" || Name == "smovw" ||
2268 Name == "smovl" || Name == "smovd" || Name == "smovq"))) {
2269 if (Operands.size() == 1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002270 if (Name == "movsd")
David Woodhouse6f417de2014-01-22 15:08:42 +00002271 Operands.back() = X86Operand::CreateToken("movsl", NameLoc);
2272 if (isParsingIntelSyntax()) {
2273 Operands.push_back(DefaultMemDIOperand(NameLoc));
2274 Operands.push_back(DefaultMemSIOperand(NameLoc));
2275 } else {
2276 Operands.push_back(DefaultMemSIOperand(NameLoc));
2277 Operands.push_back(DefaultMemDIOperand(NameLoc));
2278 }
2279 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002280 X86Operand &Op = (X86Operand &)*Operands[1];
2281 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse6f417de2014-01-22 15:08:42 +00002282 if (!doSrcDstMatch(Op, Op2))
2283 return Error(Op.getStartLoc(),
2284 "mismatching source and destination index registers");
2285 }
2286 }
2287
Chris Lattner4bd21712010-09-15 04:33:27 +00002288 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002289 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002290 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002291 Name.startswith("shl") || Name.startswith("sal") ||
2292 Name.startswith("rcl") || Name.startswith("rcr") ||
2293 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002294 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002295 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002296 // Intel syntax
David Blaikie960ea3f2014-06-08 16:18:35 +00002297 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]);
2298 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2299 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002300 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002301 } else {
David Blaikie960ea3f2014-06-08 16:18:35 +00002302 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2303 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2304 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002305 Operands.erase(Operands.begin() + 1);
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002306 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002307 }
Chad Rosier51afe632012-06-27 22:34:28 +00002308
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002309 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2310 // instalias with an immediate operand yet.
2311 if (Name == "int" && Operands.size() == 2) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002312 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2313 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2314 cast<MCConstantExpr>(Op1.getImm())->getValue() == 3) {
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002315 Operands.erase(Operands.begin() + 1);
David Blaikie960ea3f2014-06-08 16:18:35 +00002316 static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3");
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002317 }
2318 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002319
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002320 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002321}
2322
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002323static bool convertToSExti8(MCInst &Inst, unsigned Opcode, unsigned Reg,
2324 bool isCmp) {
2325 MCInst TmpInst;
2326 TmpInst.setOpcode(Opcode);
2327 if (!isCmp)
2328 TmpInst.addOperand(MCOperand::CreateReg(Reg));
2329 TmpInst.addOperand(MCOperand::CreateReg(Reg));
2330 TmpInst.addOperand(Inst.getOperand(0));
2331 Inst = TmpInst;
2332 return true;
2333}
2334
2335static bool convert16i16to16ri8(MCInst &Inst, unsigned Opcode,
2336 bool isCmp = false) {
2337 if (!Inst.getOperand(0).isImm() ||
2338 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
2339 return false;
2340
2341 return convertToSExti8(Inst, Opcode, X86::AX, isCmp);
2342}
2343
2344static bool convert32i32to32ri8(MCInst &Inst, unsigned Opcode,
2345 bool isCmp = false) {
2346 if (!Inst.getOperand(0).isImm() ||
2347 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
2348 return false;
2349
2350 return convertToSExti8(Inst, Opcode, X86::EAX, isCmp);
2351}
2352
2353static bool convert64i32to64ri8(MCInst &Inst, unsigned Opcode,
2354 bool isCmp = false) {
2355 if (!Inst.getOperand(0).isImm() ||
2356 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
2357 return false;
2358
2359 return convertToSExti8(Inst, Opcode, X86::RAX, isCmp);
2360}
2361
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002362bool X86AsmParser::validateInstruction(MCInst &Inst, const OperandVector &Ops) {
2363 switch (Inst.getOpcode()) {
2364 default: return true;
2365 case X86::INT:
David Majnemer7efc6132015-01-14 06:14:36 +00002366 X86Operand &Op = static_cast<X86Operand &>(*Ops[1]);
2367 assert(Op.isImm() && "expected immediate");
2368 int64_t Res;
2369 if (!Op.getImm()->EvaluateAsAbsolute(Res) || Res > 255) {
2370 Error(Op.getStartLoc(), "interrupt vector must be in range [0-255]");
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002371 return false;
2372 }
2373 return true;
2374 }
2375 llvm_unreachable("handle the instruction appropriately");
2376}
2377
David Blaikie960ea3f2014-06-08 16:18:35 +00002378bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) {
Devang Patelde47cce2012-01-18 22:42:29 +00002379 switch (Inst.getOpcode()) {
2380 default: return false;
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002381 case X86::AND16i16: return convert16i16to16ri8(Inst, X86::AND16ri8);
2382 case X86::AND32i32: return convert32i32to32ri8(Inst, X86::AND32ri8);
2383 case X86::AND64i32: return convert64i32to64ri8(Inst, X86::AND64ri8);
2384 case X86::XOR16i16: return convert16i16to16ri8(Inst, X86::XOR16ri8);
2385 case X86::XOR32i32: return convert32i32to32ri8(Inst, X86::XOR32ri8);
2386 case X86::XOR64i32: return convert64i32to64ri8(Inst, X86::XOR64ri8);
2387 case X86::OR16i16: return convert16i16to16ri8(Inst, X86::OR16ri8);
2388 case X86::OR32i32: return convert32i32to32ri8(Inst, X86::OR32ri8);
2389 case X86::OR64i32: return convert64i32to64ri8(Inst, X86::OR64ri8);
2390 case X86::CMP16i16: return convert16i16to16ri8(Inst, X86::CMP16ri8, true);
2391 case X86::CMP32i32: return convert32i32to32ri8(Inst, X86::CMP32ri8, true);
2392 case X86::CMP64i32: return convert64i32to64ri8(Inst, X86::CMP64ri8, true);
2393 case X86::ADD16i16: return convert16i16to16ri8(Inst, X86::ADD16ri8);
2394 case X86::ADD32i32: return convert32i32to32ri8(Inst, X86::ADD32ri8);
2395 case X86::ADD64i32: return convert64i32to64ri8(Inst, X86::ADD64ri8);
2396 case X86::SUB16i16: return convert16i16to16ri8(Inst, X86::SUB16ri8);
2397 case X86::SUB32i32: return convert32i32to32ri8(Inst, X86::SUB32ri8);
2398 case X86::SUB64i32: return convert64i32to64ri8(Inst, X86::SUB64ri8);
Craig Topper0498b882013-03-18 03:34:55 +00002399 case X86::ADC16i16: return convert16i16to16ri8(Inst, X86::ADC16ri8);
2400 case X86::ADC32i32: return convert32i32to32ri8(Inst, X86::ADC32ri8);
2401 case X86::ADC64i32: return convert64i32to64ri8(Inst, X86::ADC64ri8);
2402 case X86::SBB16i16: return convert16i16to16ri8(Inst, X86::SBB16ri8);
2403 case X86::SBB32i32: return convert32i32to32ri8(Inst, X86::SBB32ri8);
2404 case X86::SBB64i32: return convert64i32to64ri8(Inst, X86::SBB64ri8);
Craig Toppera0e07352013-10-07 05:42:48 +00002405 case X86::VMOVAPDrr:
2406 case X86::VMOVAPDYrr:
2407 case X86::VMOVAPSrr:
2408 case X86::VMOVAPSYrr:
2409 case X86::VMOVDQArr:
2410 case X86::VMOVDQAYrr:
2411 case X86::VMOVDQUrr:
2412 case X86::VMOVDQUYrr:
2413 case X86::VMOVUPDrr:
2414 case X86::VMOVUPDYrr:
2415 case X86::VMOVUPSrr:
2416 case X86::VMOVUPSYrr: {
2417 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2418 !X86II::isX86_64ExtendedReg(Inst.getOperand(1).getReg()))
2419 return false;
2420
2421 unsigned NewOpc;
2422 switch (Inst.getOpcode()) {
2423 default: llvm_unreachable("Invalid opcode");
2424 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
2425 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
2426 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
2427 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
2428 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
2429 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
2430 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
2431 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
2432 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
2433 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
2434 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
2435 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
2436 }
2437 Inst.setOpcode(NewOpc);
2438 return true;
2439 }
2440 case X86::VMOVSDrr:
2441 case X86::VMOVSSrr: {
2442 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2443 !X86II::isX86_64ExtendedReg(Inst.getOperand(2).getReg()))
2444 return false;
2445 unsigned NewOpc;
2446 switch (Inst.getOpcode()) {
2447 default: llvm_unreachable("Invalid opcode");
2448 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
2449 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
2450 }
2451 Inst.setOpcode(NewOpc);
2452 return true;
2453 }
Devang Patelde47cce2012-01-18 22:42:29 +00002454 }
Devang Patelde47cce2012-01-18 22:42:29 +00002455}
2456
Tim Northover26bb14e2014-08-18 11:49:42 +00002457static const char *getSubtargetFeatureName(uint64_t Val);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002458
David Blaikie960ea3f2014-06-08 16:18:35 +00002459void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands,
2460 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00002461 Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(),
2462 MII, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002463}
2464
David Blaikie960ea3f2014-06-08 16:18:35 +00002465bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
2466 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00002467 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00002468 bool MatchingInlineAsm) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002469 if (isParsingIntelSyntax())
2470 return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
2471 MatchingInlineAsm);
2472 return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
2473 MatchingInlineAsm);
2474}
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002475
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002476void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op,
2477 OperandVector &Operands, MCStreamer &Out,
2478 bool MatchingInlineAsm) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002479 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002480 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002481 // call.
Reid Klecknerb1f2d2f2014-07-31 00:07:33 +00002482 const char *Repl = StringSwitch<const char *>(Op.getToken())
2483 .Case("finit", "fninit")
2484 .Case("fsave", "fnsave")
2485 .Case("fstcw", "fnstcw")
2486 .Case("fstcww", "fnstcw")
2487 .Case("fstenv", "fnstenv")
2488 .Case("fstsw", "fnstsw")
2489 .Case("fstsww", "fnstsw")
2490 .Case("fclex", "fnclex")
2491 .Default(nullptr);
2492 if (Repl) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002493 MCInst Inst;
2494 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002495 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002496 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002497 EmitInstruction(Inst, Operands, Out);
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002498 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002499 }
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002500}
2501
2502bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
2503 bool MatchingInlineAsm) {
2504 assert(ErrorInfo && "Unknown missing feature!");
2505 ArrayRef<SMRange> EmptyRanges = None;
2506 SmallString<126> Msg;
2507 raw_svector_ostream OS(Msg);
2508 OS << "instruction requires:";
2509 uint64_t Mask = 1;
2510 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2511 if (ErrorInfo & Mask)
2512 OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask);
2513 Mask <<= 1;
2514 }
2515 return Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
2516}
2517
2518bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
2519 OperandVector &Operands,
2520 MCStreamer &Out,
2521 uint64_t &ErrorInfo,
2522 bool MatchingInlineAsm) {
2523 assert(!Operands.empty() && "Unexpect empty operand list!");
2524 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2525 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2526 ArrayRef<SMRange> EmptyRanges = None;
2527
2528 // First, handle aliases that expand to multiple instructions.
2529 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002530
Chris Lattner628fbec2010-09-06 21:54:15 +00002531 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002532 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002533
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002534 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002535 switch (MatchInstructionImpl(Operands, Inst,
Chad Rosier49963552012-10-13 00:26:04 +00002536 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002537 isParsingIntelSyntax())) {
Craig Topper589ceee2015-01-03 08:16:34 +00002538 default: llvm_unreachable("Unexpected match result!");
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002539 case Match_Success:
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002540 if (!validateInstruction(Inst, Operands))
2541 return true;
2542
Devang Patelde47cce2012-01-18 22:42:29 +00002543 // Some instructions need post-processing to, for example, tweak which
2544 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002545 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002546 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002547 while (processInstruction(Inst, Operands))
2548 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002549
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002550 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002551 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002552 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002553 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002554 return false;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002555 case Match_MissingFeature:
2556 return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002557 case Match_InvalidOperand:
2558 WasOriginallyInvalidOperand = true;
2559 break;
2560 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002561 break;
2562 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002563
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002564 // FIXME: Ideally, we would only attempt suffix matches for things which are
2565 // valid prefixes, and we could just infer the right unambiguous
2566 // type. However, that requires substantially more matcher support than the
2567 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002568
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002569 // Change the operand to point to a temporary token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002570 StringRef Base = Op.getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002571 SmallString<16> Tmp;
2572 Tmp += Base;
2573 Tmp += ' ';
David Blaikie960ea3f2014-06-08 16:18:35 +00002574 Op.setTokenValue(Tmp.str());
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002575
Chris Lattnerfab94132010-11-06 18:28:02 +00002576 // If this instruction starts with an 'f', then it is a floating point stack
2577 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2578 // 80-bit floating point, which use the suffixes s,l,t respectively.
2579 //
2580 // Otherwise, we assume that this may be an integer instruction, which comes
2581 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2582 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002583
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002584 // Check for the various suffix matches.
Tim Northover26bb14e2014-08-18 11:49:42 +00002585 uint64_t ErrorInfoIgnore;
2586 uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002587 unsigned Match[4];
Chad Rosier51afe632012-06-27 22:34:28 +00002588
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002589 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) {
2590 Tmp.back() = Suffixes[I];
2591 Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2592 MatchingInlineAsm, isParsingIntelSyntax());
2593 // If this returned as a missing feature failure, remember that.
2594 if (Match[I] == Match_MissingFeature)
2595 ErrorInfoMissingFeature = ErrorInfoIgnore;
2596 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002597
2598 // Restore the old token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002599 Op.setTokenValue(Base);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002600
2601 // If exactly one matched, then we treat that as a successful match (and the
2602 // instruction will already have been filled in correctly, since the failing
2603 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002604 unsigned NumSuccessfulMatches =
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002605 std::count(std::begin(Match), std::end(Match), Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002606 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002607 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002608 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002609 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002610 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002611 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002612 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002613
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002614 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002615
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002616 // If we had multiple suffix matches, then identify this as an ambiguous
2617 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002618 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002619 char MatchChars[4];
2620 unsigned NumMatches = 0;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002621 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I)
2622 if (Match[I] == Match_Success)
2623 MatchChars[NumMatches++] = Suffixes[I];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002624
Alp Tokere69170a2014-06-26 22:52:05 +00002625 SmallString<126> Msg;
2626 raw_svector_ostream OS(Msg);
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002627 OS << "ambiguous instructions require an explicit suffix (could be ";
2628 for (unsigned i = 0; i != NumMatches; ++i) {
2629 if (i != 0)
2630 OS << ", ";
2631 if (i + 1 == NumMatches)
2632 OS << "or ";
2633 OS << "'" << Base << MatchChars[i] << "'";
2634 }
2635 OS << ")";
Chad Rosier4453e842012-10-12 23:09:25 +00002636 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002637 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002638 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002639
Chris Lattner628fbec2010-09-06 21:54:15 +00002640 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002641
Chris Lattner628fbec2010-09-06 21:54:15 +00002642 // If all of the instructions reported an invalid mnemonic, then the original
2643 // mnemonic was invalid.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002644 if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002645 if (!WasOriginallyInvalidOperand) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002646 ArrayRef<SMRange> Ranges =
2647 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002648 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier4453e842012-10-12 23:09:25 +00002649 Ranges, MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002650 }
2651
2652 // Recover location info for the operand if we know which was the problem.
Tim Northover26bb14e2014-08-18 11:49:42 +00002653 if (ErrorInfo != ~0ULL) {
Chad Rosier49963552012-10-13 00:26:04 +00002654 if (ErrorInfo >= Operands.size())
Chad Rosier3d4bc622012-08-21 19:36:59 +00002655 return Error(IDLoc, "too few operands for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002656 EmptyRanges, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002657
David Blaikie960ea3f2014-06-08 16:18:35 +00002658 X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo];
2659 if (Operand.getStartLoc().isValid()) {
2660 SMRange OperandRange = Operand.getLocRange();
2661 return Error(Operand.getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002662 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002663 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002664 }
2665
Chad Rosier3d4bc622012-08-21 19:36:59 +00002666 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002667 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002668 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002669
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002670 // If one instruction matched with a missing feature, report this as a
2671 // missing feature.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002672 if (std::count(std::begin(Match), std::end(Match),
2673 Match_MissingFeature) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002674 ErrorInfo = ErrorInfoMissingFeature;
2675 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2676 MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002677 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002678
Chris Lattner628fbec2010-09-06 21:54:15 +00002679 // If one instruction matched with an invalid operand, report this as an
2680 // operand failure.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002681 if (std::count(std::begin(Match), std::end(Match),
2682 Match_InvalidOperand) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002683 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2684 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002685 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002686
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002687 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002688 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier4453e842012-10-12 23:09:25 +00002689 EmptyRanges, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002690 return true;
2691}
2692
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002693bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
2694 OperandVector &Operands,
2695 MCStreamer &Out,
2696 uint64_t &ErrorInfo,
2697 bool MatchingInlineAsm) {
2698 assert(!Operands.empty() && "Unexpect empty operand list!");
2699 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2700 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2701 StringRef Mnemonic = Op.getToken();
2702 ArrayRef<SMRange> EmptyRanges = None;
2703
2704 // First, handle aliases that expand to multiple instructions.
2705 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
2706
2707 MCInst Inst;
2708
2709 // Find one unsized memory operand, if present.
2710 X86Operand *UnsizedMemOp = nullptr;
2711 for (const auto &Op : Operands) {
2712 X86Operand *X86Op = static_cast<X86Operand *>(Op.get());
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002713 if (X86Op->isMemUnsized())
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002714 UnsizedMemOp = X86Op;
2715 }
2716
2717 // Allow some instructions to have implicitly pointer-sized operands. This is
2718 // compatible with gas.
2719 if (UnsizedMemOp) {
2720 static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"};
2721 for (const char *Instr : PtrSizedInstrs) {
2722 if (Mnemonic == Instr) {
Craig Topper055845f2015-01-02 07:02:25 +00002723 UnsizedMemOp->Mem.Size = getPointerWidth();
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002724 break;
2725 }
2726 }
2727 }
2728
2729 // If an unsized memory operand is present, try to match with each memory
2730 // operand size. In Intel assembly, the size is not part of the instruction
2731 // mnemonic.
2732 SmallVector<unsigned, 8> Match;
2733 uint64_t ErrorInfoMissingFeature = 0;
2734 if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) {
Ahmed Bougachad65f7872014-12-03 02:03:26 +00002735 static const unsigned MopSizes[] = {8, 16, 32, 64, 80, 128, 256, 512};
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002736 for (unsigned Size : MopSizes) {
2737 UnsizedMemOp->Mem.Size = Size;
2738 uint64_t ErrorInfoIgnore;
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002739 unsigned LastOpcode = Inst.getOpcode();
2740 unsigned M =
2741 MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2742 MatchingInlineAsm, isParsingIntelSyntax());
2743 if (Match.empty() || LastOpcode != Inst.getOpcode())
2744 Match.push_back(M);
2745
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002746 // If this returned as a missing feature failure, remember that.
2747 if (Match.back() == Match_MissingFeature)
2748 ErrorInfoMissingFeature = ErrorInfoIgnore;
2749 }
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002750
2751 // Restore the size of the unsized memory operand if we modified it.
2752 if (UnsizedMemOp)
2753 UnsizedMemOp->Mem.Size = 0;
2754 }
2755
2756 // If we haven't matched anything yet, this is not a basic integer or FPU
Saleem Abdulrasoolc3f8ad32015-01-16 20:16:06 +00002757 // operation. There shouldn't be any ambiguity in our mnemonic table, so try
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002758 // matching with the unsized operand.
2759 if (Match.empty()) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002760 Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo,
2761 MatchingInlineAsm,
2762 isParsingIntelSyntax()));
2763 // If this returned as a missing feature failure, remember that.
2764 if (Match.back() == Match_MissingFeature)
2765 ErrorInfoMissingFeature = ErrorInfo;
2766 }
2767
2768 // Restore the size of the unsized memory operand if we modified it.
2769 if (UnsizedMemOp)
2770 UnsizedMemOp->Mem.Size = 0;
2771
2772 // If it's a bad mnemonic, all results will be the same.
2773 if (Match.back() == Match_MnemonicFail) {
2774 ArrayRef<SMRange> Ranges =
2775 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
2776 return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'",
2777 Ranges, MatchingInlineAsm);
2778 }
2779
2780 // If exactly one matched, then we treat that as a successful match (and the
2781 // instruction will already have been filled in correctly, since the failing
2782 // matches won't have modified it).
2783 unsigned NumSuccessfulMatches =
2784 std::count(std::begin(Match), std::end(Match), Match_Success);
2785 if (NumSuccessfulMatches == 1) {
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002786 if (!validateInstruction(Inst, Operands))
2787 return true;
2788
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002789 // Some instructions need post-processing to, for example, tweak which
2790 // encoding is selected. Loop on it while changes happen so the individual
2791 // transformations can chain off each other.
2792 if (!MatchingInlineAsm)
2793 while (processInstruction(Inst, Operands))
2794 ;
2795 Inst.setLoc(IDLoc);
2796 if (!MatchingInlineAsm)
2797 EmitInstruction(Inst, Operands, Out);
2798 Opcode = Inst.getOpcode();
2799 return false;
2800 } else if (NumSuccessfulMatches > 1) {
2801 assert(UnsizedMemOp &&
2802 "multiple matches only possible with unsized memory operands");
2803 ArrayRef<SMRange> Ranges =
2804 MatchingInlineAsm ? EmptyRanges : UnsizedMemOp->getLocRange();
2805 return Error(UnsizedMemOp->getStartLoc(),
2806 "ambiguous operand size for instruction '" + Mnemonic + "\'",
2807 Ranges, MatchingInlineAsm);
2808 }
2809
2810 // If one instruction matched with a missing feature, report this as a
2811 // missing feature.
2812 if (std::count(std::begin(Match), std::end(Match),
2813 Match_MissingFeature) == 1) {
2814 ErrorInfo = ErrorInfoMissingFeature;
2815 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2816 MatchingInlineAsm);
2817 }
2818
2819 // If one instruction matched with an invalid operand, report this as an
2820 // operand failure.
2821 if (std::count(std::begin(Match), std::end(Match),
2822 Match_InvalidOperand) == 1) {
2823 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2824 MatchingInlineAsm);
2825 }
2826
2827 // If all of these were an outright failure, report it in a useless way.
2828 return Error(IDLoc, "unknown instruction mnemonic", EmptyRanges,
2829 MatchingInlineAsm);
2830}
2831
Nico Weber42f79db2014-07-17 20:24:55 +00002832bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) {
2833 return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo);
2834}
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002835
Devang Patel4a6e7782012-01-12 18:03:40 +00002836bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002837 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002838 StringRef IDVal = DirectiveID.getIdentifier();
2839 if (IDVal == ".word")
2840 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002841 else if (IDVal.startswith(".code"))
2842 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002843 else if (IDVal.startswith(".att_syntax")) {
Reid Klecknerce63b792014-08-06 23:21:13 +00002844 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2845 if (Parser.getTok().getString() == "prefix")
2846 Parser.Lex();
2847 else if (Parser.getTok().getString() == "noprefix")
2848 return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not "
2849 "supported: registers must have a "
2850 "'%' prefix in .att_syntax");
2851 }
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002852 getParser().setAssemblerDialect(0);
2853 return false;
2854 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002855 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002856 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002857 if (Parser.getTok().getString() == "noprefix")
Craig Topper6bf3ed42012-07-18 04:59:16 +00002858 Parser.Lex();
Reid Klecknerce63b792014-08-06 23:21:13 +00002859 else if (Parser.getTok().getString() == "prefix")
2860 return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not "
2861 "supported: registers must not have "
2862 "a '%' prefix in .intel_syntax");
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002863 }
2864 return false;
2865 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002866 return true;
2867}
2868
2869/// ParseDirectiveWord
2870/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00002871bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002872 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002873 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2874 for (;;) {
2875 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002876 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002877 return false;
Chad Rosier51afe632012-06-27 22:34:28 +00002878
Eric Christopherbf7bc492013-01-09 03:52:05 +00002879 getParser().getStreamer().EmitValue(Value, Size);
Chad Rosier51afe632012-06-27 22:34:28 +00002880
Chris Lattner72c0b592010-10-30 17:38:55 +00002881 if (getLexer().is(AsmToken::EndOfStatement))
2882 break;
Chad Rosier51afe632012-06-27 22:34:28 +00002883
Chris Lattner72c0b592010-10-30 17:38:55 +00002884 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002885 if (getLexer().isNot(AsmToken::Comma)) {
2886 Error(L, "unexpected token in directive");
2887 return false;
2888 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002889 Parser.Lex();
2890 }
2891 }
Chad Rosier51afe632012-06-27 22:34:28 +00002892
Chris Lattner72c0b592010-10-30 17:38:55 +00002893 Parser.Lex();
2894 return false;
2895}
2896
Evan Cheng481ebb02011-07-27 00:38:12 +00002897/// ParseDirectiveCode
Craig Topper3c80d622014-01-06 04:55:54 +00002898/// ::= .code16 | .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00002899bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002900 MCAsmParser &Parser = getParser();
Craig Topper3c80d622014-01-06 04:55:54 +00002901 if (IDVal == ".code16") {
Evan Cheng481ebb02011-07-27 00:38:12 +00002902 Parser.Lex();
Craig Topper3c80d622014-01-06 04:55:54 +00002903 if (!is16BitMode()) {
2904 SwitchMode(X86::Mode16Bit);
2905 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2906 }
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002907 } else if (IDVal == ".code32") {
Craig Topper3c80d622014-01-06 04:55:54 +00002908 Parser.Lex();
2909 if (!is32BitMode()) {
2910 SwitchMode(X86::Mode32Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002911 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2912 }
2913 } else if (IDVal == ".code64") {
2914 Parser.Lex();
2915 if (!is64BitMode()) {
Craig Topper3c80d622014-01-06 04:55:54 +00002916 SwitchMode(X86::Mode64Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002917 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
2918 }
2919 } else {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002920 Error(L, "unknown directive " + IDVal);
2921 return false;
Evan Cheng481ebb02011-07-27 00:38:12 +00002922 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002923
Evan Cheng481ebb02011-07-27 00:38:12 +00002924 return false;
2925}
Chris Lattner72c0b592010-10-30 17:38:55 +00002926
Daniel Dunbar71475772009-07-17 20:42:00 +00002927// Force static initialization.
2928extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00002929 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
2930 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00002931}
Daniel Dunbar00331992009-07-29 00:02:19 +00002932
Chris Lattner3e4582a2010-09-06 19:11:01 +00002933#define GET_REGISTER_MATCHER
2934#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002935#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00002936#include "X86GenAsmMatcher.inc"