blob: 238e2180ec9e00a5bfa6665a9e2ce726fdb03f0c [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng8703c412010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng82241c82007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000058 FSRL,
59
Evan Cheng11613a52006-02-04 02:20:30 +000060 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
61 /// integer source in memory and FP reg result. This corresponds to the
62 /// X86::FILD*m instructions. It has three inputs (token chain, address,
63 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
64 /// also produces a flag).
Evan Cheng6305e502006-01-12 22:54:21 +000065 FILD,
Evan Cheng11613a52006-02-04 02:20:30 +000066 FILD_FLAG,
Chris Lattner78f518b2010-09-22 01:05:16 +000067
Evan Chenga74ce622005-12-21 02:39:21 +000068 /// FLD - This instruction implements an extending load to FP stack slots.
69 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng5c59d492005-12-23 07:31:11 +000070 /// operand, ptr to load from, and a ValueType node indicating the type
71 /// to load to.
Evan Chenga74ce622005-12-21 02:39:21 +000072 FLD,
73
Evan Cheng45e190982006-01-05 00:27:02 +000074 /// FST - This instruction implements a truncating store to FP stack
75 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
76 /// chain operand, value to store, address, and a ValueType to store it
77 /// as.
78 FST,
79
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000080 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000081 /// instruction, which includes a bunch of information. In particular the
82 /// operands of these node are:
83 ///
84 /// #0 - The incoming token chain
85 /// #1 - The callee
86 /// #2 - The number of arg bytes the caller pushes on the stack.
87 /// #3 - The number of arg bytes the callee pops off the stack.
88 /// #4 - The value to pass in AL/AX/EAX (optional)
89 /// #5 - The value to pass in DL/DX/EDX (optional)
90 ///
91 /// The result values of these nodes are:
92 ///
93 /// #0 - The outgoing token chain
94 /// #1 - The first register result value (optional)
95 /// #2 - The second register result value (optional)
96 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000097 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000098
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000099 /// RDTSC_DAG - This operation implements the lowering for
100 /// readcyclecounter
101 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +0000102
103 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +0000104 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +0000105
Dan Gohman25a767d2008-12-23 22:45:23 +0000106 /// X86 bit-test instructions.
107 BT,
108
Dan Gohman4a683472009-03-23 15:40:10 +0000109 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Evan Chengc1583db2005-12-21 20:21:51 +0000110 /// operand produced by a CMP instruction.
111 SETCC,
112
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000113 // Same as SETCC except it's materialized with a sbb and the value is all
114 // one's or all zero's.
115 SETCC_CARRY,
116
Chris Lattnera492d292009-03-12 06:46:02 +0000117 /// X86 conditional moves. Operand 0 and operand 1 are the two values
118 /// to select from. Operand 2 is the condition code, and operand 3 is the
119 /// flag operand produced by a CMP or TEST instruction. It also writes a
120 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000121 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000122
Dan Gohman4a683472009-03-23 15:40:10 +0000123 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
124 /// is the block to branch if condition is true, operand 2 is the
125 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000126 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000127 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000128
Dan Gohman4a683472009-03-23 15:40:10 +0000129 /// Return with a flag operand. Operand 0 is the chain operand, operand
130 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000131 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000132
133 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
134 REP_STOS,
135
136 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
137 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000138
Evan Cheng5588de92006-02-18 00:15:05 +0000139 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
140 /// at function entry, used for PIC code.
141 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000142
Bill Wendling24c79f22008-09-16 21:48:12 +0000143 /// Wrapper - A wrapper node for TargetConstantPool,
144 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000145 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000146
Evan Chengae1cd752006-11-30 21:55:46 +0000147 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
148 /// relative displacements.
149 WrapperRIP,
150
Mon P Wang586d9972010-01-24 00:05:03 +0000151 /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
152 /// Can be used to move a vector value from a MMX register to a XMM
153 /// register.
154 MOVQ2DQ,
155
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000156 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
157 /// i32, corresponds to X86::PEXTRB.
158 PEXTRB,
159
Evan Chengcbffa462006-03-31 19:22:53 +0000160 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000161 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000162 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000163
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000164 /// INSERTPS - Insert any element of a 4 x float vector into any element
165 /// of a destination 4 x floatvector.
166 INSERTPS,
167
168 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
169 /// corresponds to X86::PINSRB.
170 PINSRB,
171
Evan Cheng5fd7c692006-03-31 21:55:24 +0000172 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
173 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000174 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000175
Nate Begemane684da32009-02-23 08:49:38 +0000176 /// PSHUFB - Shuffle 16 8-bit values within a vector.
177 PSHUFB,
178
Evan Cheng49683ba2006-11-10 21:43:37 +0000179 /// FMAX, FMIN - Floating point max and min.
180 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000181 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000182
183 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
184 /// approximation. Note that these typically require refinement
185 /// in order to obtain suitable precision.
186 FRSQRT, FRCP,
187
Rafael Espindola3b2df102009-04-08 21:14:34 +0000188 // TLSADDR - Thread Local Storage.
189 TLSADDR,
Eric Christopherb0e1a452010-06-03 04:07:48 +0000190
191 // TLSCALL - Thread Local Storage. When calling to an OS provided
192 // thunk at the address from an earlier relocation.
193 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000194
195 // SegmentBaseAddress - The address segment:0
196 SegmentBaseAddress,
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000197
Evan Cheng78af38c2008-05-08 00:57:18 +0000198 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000199 EH_RETURN,
200
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000201 /// TC_RETURN - Tail call return.
202 /// operand #0 chain
203 /// operand #1 callee (register or absolute)
204 /// operand #2 stack adjustment
205 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000206 TC_RETURN,
207
Evan Cheng78af38c2008-05-08 00:57:18 +0000208 // FNSTCW16m - Store FP control world into i16 memory.
209 FNSTCW16m,
210
Evan Cheng961339b2008-05-09 21:53:03 +0000211 // VZEXT_MOVL - Vector move low and zero extend.
212 VZEXT_MOVL,
213
Evan Cheng5e28227d2008-05-29 08:22:04 +0000214 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000215 VSHL, VSRL,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000216
217 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000218 // CMPPD, CMPPS - Vector double/float comparison.
219 CMPPD, CMPPS,
220
221 // PCMP* - Vector integer comparisons.
222 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendling1a317672008-12-12 00:56:36 +0000223 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
224
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000225 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
226 ADD, SUB, SMUL, UMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000227 INC, DEC, OR, XOR, AND,
Evan Chenga84a3182009-03-30 21:36:47 +0000228
229 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000230 MUL_IMM,
231
232 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000233 PTEST,
234
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000235 // TESTP - Vector packed fp sign bitwise comparisons
236 TESTP,
237
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000238 // Several flavors of instructions with vector shuffle behaviors.
239 PALIGN,
240 PSHUFD,
241 PSHUFHW,
242 PSHUFLW,
243 PSHUFHW_LD,
244 PSHUFLW_LD,
245 SHUFPD,
246 SHUFPS,
247 MOVDDUP,
248 MOVSHDUP,
249 MOVSLDUP,
250 MOVSHDUP_LD,
251 MOVSLDUP_LD,
252 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000253 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000254 MOVHLPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000255 MOVHLPD,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000256 MOVLPS,
257 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000258 MOVSD,
259 MOVSS,
260 UNPCKLPS,
261 UNPCKLPD,
262 UNPCKHPS,
263 UNPCKHPD,
264 PUNPCKLBW,
265 PUNPCKLWD,
266 PUNPCKLDQ,
267 PUNPCKLQDQ,
268 PUNPCKHBW,
269 PUNPCKHWD,
270 PUNPCKHDQ,
271 PUNPCKHQDQ,
272
Dan Gohman0700a562009-08-15 01:38:56 +0000273 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
274 // according to %al. An operator is needed so that this can be expanded
275 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000276 VASTART_SAVE_XMM_REGS,
277
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000278 // MINGW_ALLOCA - MingW's __alloca call to do stack probing.
279 MINGW_ALLOCA,
280
Dan Gohman48b185d2009-09-25 20:36:54 +0000281 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
282 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
283 // Atomic 64-bit binary operations.
284 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
285 ATOMSUB64_DAG,
286 ATOMOR64_DAG,
287 ATOMXOR64_DAG,
288 ATOMAND64_DAG,
289 ATOMNAND64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000290 ATOMSWAP64_DAG,
291
292 // Memory barrier
293 MEMBARRIER,
294 MFENCE,
295 SFENCE,
Chris Lattnere479e962010-09-21 23:59:42 +0000296 LFENCE,
297
298 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
299 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000300 LCMPXCHG8_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000301
Chris Lattner54e53292010-09-22 00:34:38 +0000302 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000303 VZEXT_LOAD,
304
305
306 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
307 /// integer destination in memory and a FP reg source. This corresponds
308 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
309 /// has two inputs (token chain and address) and two outputs (int value
310 /// and token chain).
311 FP_TO_INT16_IN_MEM,
312 FP_TO_INT32_IN_MEM,
313 FP_TO_INT64_IN_MEM
Chris Lattner54e53292010-09-22 00:34:38 +0000314
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000315 // WARNING: Do not add anything in the end unless you want the node to
316 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
317 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000318 };
319 }
320
Evan Cheng084a1cd2008-01-29 19:34:22 +0000321 /// Define some predicates that are used for node matching.
322 namespace X86 {
323 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
324 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000325 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng68ad48b2006-03-22 18:59:22 +0000326
Evan Cheng084a1cd2008-01-29 19:34:22 +0000327 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
328 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000329 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000330
Evan Cheng084a1cd2008-01-29 19:34:22 +0000331 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
332 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000333 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000334
Evan Cheng084a1cd2008-01-29 19:34:22 +0000335 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
336 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000337 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Chengd27fb3e2006-03-24 01:18:28 +0000338
Evan Cheng084a1cd2008-01-29 19:34:22 +0000339 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
340 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000341 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2595a682006-03-24 02:58:06 +0000342
Evan Cheng084a1cd2008-01-29 19:34:22 +0000343 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
344 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
345 /// <2, 3, 2, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000346 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng922e1912006-11-07 22:14:24 +0000347
Evan Cheng084a1cd2008-01-29 19:34:22 +0000348 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000349 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
350 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000351
Evan Cheng084a1cd2008-01-29 19:34:22 +0000352 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000353 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000354 /// as well as MOVLHPS.
Nate Begeman3a313df2009-11-07 23:17:15 +0000355 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000356
Evan Cheng084a1cd2008-01-29 19:34:22 +0000357 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
358 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000359 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng5df75882006-03-28 00:39:58 +0000360
Evan Cheng084a1cd2008-01-29 19:34:22 +0000361 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
362 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000363 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng2bc32802006-03-28 02:43:26 +0000364
Evan Cheng084a1cd2008-01-29 19:34:22 +0000365 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
366 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
367 /// <0, 0, 1, 1>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000368 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Chengf3b52c82006-04-05 07:20:06 +0000369
Evan Cheng084a1cd2008-01-29 19:34:22 +0000370 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
371 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
372 /// <2, 2, 3, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000373 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling591eab82007-04-24 21:16:55 +0000374
Evan Cheng084a1cd2008-01-29 19:34:22 +0000375 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
376 /// specifies a shuffle of elements that is suitable for input to MOVSS,
377 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000378 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Cheng12ba3e22006-04-11 00:19:04 +0000379
Evan Cheng084a1cd2008-01-29 19:34:22 +0000380 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
381 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000382 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Cheng5d247f82006-04-14 21:59:03 +0000383
Evan Cheng084a1cd2008-01-29 19:34:22 +0000384 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
385 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000386 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chenge056dd52006-10-27 21:08:32 +0000387
Evan Cheng74c9ed92008-09-25 20:50:48 +0000388 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
389 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000390 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng74c9ed92008-09-25 20:50:48 +0000391
Nate Begeman18df82a2009-10-19 02:17:23 +0000392 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
393 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
394 bool isPALIGNRMask(ShuffleVectorSDNode *N);
395
Evan Cheng084a1cd2008-01-29 19:34:22 +0000396 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
397 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
398 /// instructions.
399 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000400
Evan Cheng084a1cd2008-01-29 19:34:22 +0000401 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman18df82a2009-10-19 02:17:23 +0000402 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000403 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000404
Nate Begeman18df82a2009-10-19 02:17:23 +0000405 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
406 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000407 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chenge62288f2009-07-30 08:33:02 +0000408
Nate Begeman18df82a2009-10-19 02:17:23 +0000409 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
410 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
411 unsigned getShufflePALIGNRImmediate(SDNode *N);
412
Evan Chenge62288f2009-07-30 08:33:02 +0000413 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
414 /// constant +0.0.
415 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000416
417 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
418 /// fit into displacement field of the instruction.
419 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
420 bool hasSymbolicDisplacement = true);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000421 }
422
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000423 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000424 // X86TargetLowering - X86 Implementation of the TargetLowering interface
425 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000426 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000427 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000428
Chris Lattner8a785d72010-01-26 06:28:43 +0000429 /// getPICBaseSymbol - Return the X86-32 PIC base.
430 MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
431
Chris Lattner4bfbe932010-01-26 05:02:42 +0000432 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000433
Chris Lattner4bfbe932010-01-26 05:02:42 +0000434 virtual const MCExpr *
435 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
436 const MachineBasicBlock *MBB, unsigned uid,
437 MCContext &Ctx) const;
438
Evan Cheng797d56f2007-11-09 01:32:10 +0000439 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
440 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000441 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
442 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000443 virtual const MCExpr *
444 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
445 unsigned JTI, MCContext &Ctx) const;
446
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000447 /// getStackPtrReg - Return the stack pointer register we are using: either
448 /// ESP or RSP.
449 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000450
451 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
452 /// function arguments in the caller parameter area. For X86, aggregates
453 /// that contains are placed at 16-byte boundaries while the rest are at
454 /// 4-byte boundaries.
455 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000456
457 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000458 /// and store operations as a result of memset, memcpy, and memmove
459 /// lowering. If DstAlign is zero that means it's safe to destination
460 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
461 /// means there isn't a need to check it against alignment requirement,
462 /// probably because the source does not need to be loaded. If
463 /// 'NonScalarIntSafe' is true, that means it's safe to return a
464 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000465 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
466 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000467 /// It returns EVT::Other if the type should be determined using generic
468 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000469 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000470 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
471 bool NonScalarIntSafe, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000472 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000473
474 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
475 /// unaligned memory accesses. of the specified type.
476 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
477 return true;
478 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000479
Chris Lattner76ac0682005-11-15 00:40:23 +0000480 /// LowerOperation - Provide custom lowering hooks for some operations.
481 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000482 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000483
Duncan Sands6ed40142008-12-01 11:39:25 +0000484 /// ReplaceNodeResults - Replace the results of node with an illegal result
485 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000486 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000487 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000488 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000489
490
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000491 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000492
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000493 /// isTypeDesirableForOp - Return true if the target has native support for
494 /// the specified value type and it is 'desirable' to use the type for the
495 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
496 /// instruction encodings are longer and some i16 instructions are slow.
497 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
498
499 /// isTypeDesirable - Return true if the target has native support for the
500 /// specified value type and it is 'desirable' to use the type. e.g. On x86
501 /// i16 is legal, but undesirable since i16 instruction encodings are longer
502 /// and some i16 instructions are slow.
503 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000504
Dan Gohman25c16532010-05-01 00:01:06 +0000505 virtual MachineBasicBlock *
506 EmitInstrWithCustomInserter(MachineInstr *MI,
507 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000508
Mon P Wang3e583932008-05-05 19:05:59 +0000509
Evan Cheng6af02632005-12-20 06:22:03 +0000510 /// getTargetNodeName - This method returns the name of a target specific
511 /// DAG node.
512 virtual const char *getTargetNodeName(unsigned Opcode) const;
513
Scott Michela6729e82008-03-10 15:42:14 +0000514 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson9f944592009-08-11 20:47:22 +0000515 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000516
Nate Begeman8a77efe2006-02-16 21:11:51 +0000517 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
518 /// in Mask are known to be either zero or one and return them in the
519 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000520 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmane1d9ee62008-02-13 22:28:48 +0000521 const APInt &Mask,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000522 APInt &KnownZero,
523 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000524 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000525 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000526
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000527 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
528 // operation that are sign bits.
529 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
530 unsigned Depth) const;
531
Evan Cheng2609d5e2008-05-12 19:56:52 +0000532 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000533 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000534
Dan Gohman21cea8a2010-04-17 15:26:15 +0000535 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000536
Chris Lattner5849d222009-07-20 17:51:36 +0000537 virtual bool ExpandInlineAsm(CallInst *CI) const;
538
Chris Lattnerd6855142007-03-25 02:14:49 +0000539 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson1094c802010-09-13 18:15:37 +0000540
541 /// Examine constraint string and operand type and determine a weight value,
542 /// where: -1 = invalid match, and 0 = so-so match to 3 = good match.
543 /// The operand object must already have been set up with the operand type.
544 virtual int getSingleConstraintMatchWeight(
545 AsmOperandInfo &info, const char *constraint) const;
Chris Lattner298ef372006-07-11 02:54:03 +0000546
Chris Lattnerc642aa52006-01-31 19:43:35 +0000547 std::vector<unsigned>
Chris Lattner7ad77df2006-02-22 00:56:39 +0000548 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000549 EVT VT) const;
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000550
Owen Anderson53aa7a92009-08-10 22:56:29 +0000551 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000552
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000553 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000554 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
555 /// true it means one of the asm constraint of the inline asm instruction
556 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000557 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000558 char ConstraintLetter,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000559 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000560 SelectionDAG &DAG) const;
Chris Lattner44daa502006-10-31 20:13:11 +0000561
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000562 /// getRegForInlineAsmConstraint - Given a physical register constraint
563 /// (e.g. {edx}), return the register number and the register class for the
564 /// register. This should only be used for C_Register constraints. On
565 /// error, this returns a register number of 0.
Chris Lattner524129d2006-07-31 23:26:50 +0000566 std::pair<unsigned, const TargetRegisterClass*>
567 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000568 EVT VT) const;
Chris Lattner524129d2006-07-31 23:26:50 +0000569
Chris Lattner1eb94d92007-03-30 23:15:24 +0000570 /// isLegalAddressingMode - Return true if the addressing mode represented
571 /// by AM is legal for this target, for a load/store of the specified type.
572 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
573
Evan Cheng7f3d0242007-10-26 01:56:11 +0000574 /// isTruncateFree - Return true if it's free to truncate a value of
575 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
576 /// register EAX to i16 by referencing its sub-register AX.
577 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000578 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000579
580 /// isZExtFree - Return true if any actual instruction that defines a
581 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
582 /// register. This does not necessarily include registers defined in
583 /// unknown ways, such as incoming arguments, or copies from unknown
584 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
585 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
586 /// all instructions that define 32-bit values implicit zero-extend the
587 /// result out to 64 bits.
588 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000589 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000590
Evan Chenga9cda8a2009-05-28 00:35:15 +0000591 /// isNarrowingProfitable - Return true if it's profitable to narrow
592 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
593 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000594 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000595
Evan Cheng16993aa2009-10-27 19:56:55 +0000596 /// isFPImmLegal - Returns true if the target can instruction select the
597 /// specified FP immediate natively. If false, the legalizer will
598 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000599 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000600
Evan Cheng68ad48b2006-03-22 18:59:22 +0000601 /// isShuffleMaskLegal - Targets can use this to indicate that they only
602 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000603 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
604 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000605 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000606 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000607
608 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
609 /// used by Targets can use this to indicate if there is a suitable
610 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
611 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000612 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000613 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000614
615 /// ShouldShrinkFPConstant - If true, then instruction selection should
616 /// seek to shrink the FP constant of the specified type to a smaller type
617 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000618 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000619 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
620 // expensive than a straight movsd. On the other hand, it's important to
621 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000622 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000623 }
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000624
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000625 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000626 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000627 }
628
Chris Lattner7dc00e82008-01-18 06:52:41 +0000629 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
630 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000631 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000632 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
633 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000634 }
Dan Gohman4619e932008-08-19 21:32:53 +0000635
636 /// createFastISel - This method returns a target specific FastISel object,
637 /// or null if the target does not support "fast" ISel.
Dan Gohman87fb4e82010-07-07 16:29:44 +0000638 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000639
Bill Wendling512ff732009-07-01 18:50:55 +0000640 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000641 virtual unsigned getFunctionAlignment(const Function *F) const;
642
Evan Cheng37b740c2010-07-24 00:39:05 +0000643 unsigned getRegPressureLimit(const TargetRegisterClass *RC,
644 MachineFunction &MF) const;
645
Eric Christopher2ad0c772010-07-06 05:18:56 +0000646 /// getStackCookieLocation - Return true if the target stores stack
647 /// protector cookies at a fixed offset in some non-standard address
648 /// space, and populates the address space and offset as
649 /// appropriate.
650 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
651
Evan Chengd4218b82010-07-26 21:50:05 +0000652 protected:
653 std::pair<const TargetRegisterClass*, uint8_t>
654 findRepresentativeClass(EVT VT) const;
655
Chris Lattner76ac0682005-11-15 00:40:23 +0000656 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000657 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
658 /// make the right decision when generating code for different targets.
659 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000660 const X86RegisterInfo *RegInfo;
Anton Korobeynikov6acb2212008-09-09 18:22:57 +0000661 const TargetData *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000662
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000663 /// X86StackPtr - X86 physical register used as stack ptr.
664 unsigned X86StackPtr;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000665
Dale Johannesene36c4002007-09-23 14:52:20 +0000666 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
667 /// floating point ops.
668 /// When SSE is available, use it for f32 operations.
669 /// When SSE2 is available, use it for f64 operations.
670 bool X86ScalarSSEf32;
671 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000672
Evan Cheng16993aa2009-10-27 19:56:55 +0000673 /// LegalFPImmediates - A list of legal fp immediates.
674 std::vector<APFloat> LegalFPImmediates;
675
676 /// addLegalFPImmediate - Indicate that this x86 target can instruction
677 /// select the specified FP immediate natively.
678 void addLegalFPImmediate(const APFloat& Imm) {
679 LegalFPImmediates.push_back(Imm);
680 }
681
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000682 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000683 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000684 const SmallVectorImpl<ISD::InputArg> &Ins,
685 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000686 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000687 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000688 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000689 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
690 DebugLoc dl, SelectionDAG &DAG,
691 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000692 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000693 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
694 DebugLoc dl, SelectionDAG &DAG,
695 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000696 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000697
Gordon Henriksen92319582008-01-05 16:56:59 +0000698 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000699
700 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
701 /// for tail call optimization. Targets which want to do tail call
702 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000703 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000704 CallingConv::ID CalleeCC,
705 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000706 bool isCalleeStructRet,
707 bool isCallerStructRet,
Evan Cheng85476f32010-01-27 06:25:16 +0000708 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000709 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000710 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000711 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000712 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000713 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
714 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000715 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000716
Sandeep Patel68c5f472009-09-02 08:44:58 +0000717 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000718 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
719 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000720
Eli Friedmandfe4f252009-05-23 09:59:16 +0000721 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000722 bool isSigned) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000723
724 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000725 SelectionDAG &DAG) const;
726 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
727 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
728 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
729 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
730 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
731 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
732 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
733 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
734 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
735 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen021052a2009-02-04 20:06:27 +0000736 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
737 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000738 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
739 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
740 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
741 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000742 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000743 SelectionDAG &DAG) const;
Dale Johannesenb3b9c8a2010-05-21 00:52:33 +0000744 SDValue LowerBIT_CONVERT(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000745 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
746 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
747 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
748 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
749 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
750 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
751 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
752 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
753 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000754 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
755 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000756 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
757 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
758 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
759 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
760 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
761 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
762 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
763 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
764 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
765 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
766 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
767 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
768 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
769 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
770 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
771 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
772 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
773 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
774 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
775 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const;
Nate Begeman269a6da2010-07-27 22:37:06 +0000776 SDValue LowerSHL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000777 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling66835472008-11-24 19:21:46 +0000778
Dan Gohman21cea8a2010-04-17 15:26:15 +0000779 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
780 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
781 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Eric Christopher9a773822010-07-22 02:48:34 +0000782 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000783
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000784 // Utility functions to help LowerVECTOR_SHUFFLE
785 SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const;
786
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000787 virtual SDValue
788 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000789 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000790 const SmallVectorImpl<ISD::InputArg> &Ins,
791 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000792 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000793 virtual SDValue
Evan Cheng6f36a082010-02-02 23:55:14 +0000794 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000795 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000796 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000797 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000798 const SmallVectorImpl<ISD::InputArg> &Ins,
799 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000800 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000801
802 virtual SDValue
803 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000804 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000805 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000806 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000807 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000808
Kenneth Uildriks07119732009-11-07 02:11:54 +0000809 virtual bool
810 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000811 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanee0cb702010-07-06 22:19:37 +0000812 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000813
Duncan Sands6ed40142008-12-01 11:39:25 +0000814 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000815 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000816
Eric Christopher9fe912d2009-08-18 22:50:32 +0000817 /// Utility function to emit string processing sse4.2 instructions
818 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000819 /// This takes the instruction to expand, the associated machine basic
820 /// block, the number of args, and whether or not the second arg is
821 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000822 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wangc576ee92010-04-04 03:10:48 +0000823 unsigned argNum, bool inMem) const;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000824
Mon P Wang3e583932008-05-05 19:05:59 +0000825 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Chengb82b5512009-09-19 10:09:15 +0000826 /// It takes the bitwise instruction to expand, the associated machine basic
827 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang3e583932008-05-05 19:05:59 +0000828 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
829 MachineInstr *BInstr,
830 MachineBasicBlock *BB,
831 unsigned regOpc,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000832 unsigned immOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000833 unsigned loadOpc,
834 unsigned cxchgOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000835 unsigned notOpc,
836 unsigned EAXreg,
837 TargetRegisterClass *RC,
Dan Gohman747e55b2009-02-07 16:15:20 +0000838 bool invSrc = false) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000839
840 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
841 MachineInstr *BInstr,
842 MachineBasicBlock *BB,
843 unsigned regOpcL,
844 unsigned regOpcH,
845 unsigned immOpcL,
846 unsigned immOpcH,
Dan Gohman747e55b2009-02-07 16:15:20 +0000847 bool invSrc = false) const;
Mon P Wang3e583932008-05-05 19:05:59 +0000848
849 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendling189d6712009-03-26 01:46:56 +0000850 /// instruction to expand, the associated basic block, and the associated
851 /// cmov opcode for moving the min or max value.
Mon P Wang3e583932008-05-05 19:05:59 +0000852 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
853 MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000854 unsigned cmovOpc) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000855
Dan Gohman0700a562009-08-15 01:38:56 +0000856 /// Utility function to emit the xmm reg save portion of va_start.
857 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
858 MachineInstr *BInstr,
859 MachineBasicBlock *BB) const;
860
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000861 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000862 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000863
864 MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000865 MachineBasicBlock *BB) const;
Eric Christopherb0e1a452010-06-03 04:07:48 +0000866
867 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
868 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000869
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000870 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000871 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000872 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000873
874 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000875 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000876 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000877 SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000878 };
Evan Cheng24422d42008-09-03 00:03:49 +0000879
880 namespace X86 {
Dan Gohman87fb4e82010-07-07 16:29:44 +0000881 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000882 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000883}
884
Chris Lattner76ac0682005-11-15 00:40:23 +0000885#endif // X86ISELLOWERING_H