blob: 825d359727b4ad842c255f35dfcb6e24e4491c5c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1FrameLowering.cpp - Thumb1 Frame Information ----------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Thumb1 implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "Thumb1FrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "ARMMachineFunctionInfo.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Artyom Skrobovf6830f42014-02-14 17:19:07 +000019#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Chengeb56dca2010-11-22 18:12:04 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000021
22using namespace llvm;
23
Eric Christopher45fb7b62014-06-26 19:29:59 +000024Thumb1FrameLowering::Thumb1FrameLowering(const ARMSubtarget &sti)
25 : ARMFrameLowering(sti) {}
26
Jim Grosbache7e2aca2011-09-13 20:30:37 +000027bool Thumb1FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const{
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000028 const MachineFrameInfo *FFI = MF.getFrameInfo();
29 unsigned CFSize = FFI->getMaxCallFrameSize();
30 // It's not always a good idea to include the call frame as part of the
31 // stack frame. ARM (especially Thumb) has small immediate offset to
32 // address the stack frame. So a large call frame can cause poor codegen
33 // and may even makes it impossible to scavenge a register.
34 if (CFSize >= ((1 << 8) - 1) * 4 / 2) // Half of imm8 * 4
35 return false;
36
37 return !MF.getFrameInfo()->hasVarSizedObjects();
38}
39
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000040static void
41emitSPUpdate(MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator &MBBI,
43 const TargetInstrInfo &TII, DebugLoc dl,
44 const Thumb1RegisterInfo &MRI,
45 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000046 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, TII,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000047 MRI, MIFlags);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000048}
49
Eli Bendersky8da87162013-02-21 20:05:00 +000050
51void Thumb1FrameLowering::
52eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator I) const {
54 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +000055 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
56 const Thumb1RegisterInfo *RegInfo =
57 static_cast<const Thumb1RegisterInfo *>(STI.getRegisterInfo());
Eli Bendersky8da87162013-02-21 20:05:00 +000058 if (!hasReservedCallFrame(MF)) {
59 // If we have alloca, convert as follows:
60 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
61 // ADJCALLSTACKUP -> add, sp, sp, amount
62 MachineInstr *Old = I;
63 DebugLoc dl = Old->getDebugLoc();
64 unsigned Amount = Old->getOperand(0).getImm();
65 if (Amount != 0) {
66 // We need to keep the stack aligned properly. To do this, we round the
67 // amount of space needed for the outgoing arguments up to the next
68 // alignment boundary.
69 unsigned Align = getStackAlignment();
70 Amount = (Amount+Align-1)/Align*Align;
71
72 // Replace the pseudo instruction with a new instruction...
73 unsigned Opc = Old->getOpcode();
74 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
75 emitSPUpdate(MBB, I, TII, dl, *RegInfo, -Amount);
76 } else {
77 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
78 emitSPUpdate(MBB, I, TII, dl, *RegInfo, Amount);
79 }
80 }
81 }
82 MBB.erase(I);
83}
84
Anton Korobeynikov2f931282011-01-10 12:39:04 +000085void Thumb1FrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000086 MachineBasicBlock &MBB = MF.front();
87 MachineBasicBlock::iterator MBBI = MBB.begin();
88 MachineFrameInfo *MFI = MF.getFrameInfo();
89 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Artyom Skrobovf6830f42014-02-14 17:19:07 +000090 MachineModuleInfo &MMI = MF.getMMI();
91 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Eric Christopher1b21f002015-01-29 00:19:33 +000092 const Thumb1RegisterInfo *RegInfo =
93 static_cast<const Thumb1RegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000094 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +000095 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000096
Tim Northover8cda34f2015-03-11 18:54:22 +000097 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000098 unsigned NumBytes = MFI->getStackSize();
Oliver Stannardd55e1152014-03-05 15:25:27 +000099 assert(NumBytes >= ArgRegsSaveSize &&
100 "ArgRegsSaveSize is included in NumBytes");
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000101 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
102 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
103 unsigned FramePtr = RegInfo->getFrameRegister(MF);
104 unsigned BasePtr = RegInfo->getBaseRegister();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000105 int CFAOffset = 0;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000106
107 // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
108 NumBytes = (NumBytes + 3) & ~3;
109 MFI->setStackSize(NumBytes);
110
111 // Determine the sizes of each callee-save spill areas and record which frame
112 // belongs to which callee-save spill areas.
113 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
114 int FramePtrSpillFI = 0;
115
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000116 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000117 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -ArgRegsSaveSize,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000118 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000119 CFAOffset -= ArgRegsSaveSize;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000120 unsigned CFIIndex = MMI.addFrameInst(
121 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
122 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000123 .addCFIIndex(CFIIndex)
124 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000125 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000126
127 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000128 if (NumBytes - ArgRegsSaveSize != 0) {
129 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -(NumBytes - ArgRegsSaveSize),
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000130 MachineInstr::FrameSetup);
Oliver Stannardd55e1152014-03-05 15:25:27 +0000131 CFAOffset -= NumBytes - ArgRegsSaveSize;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000132 unsigned CFIIndex = MMI.addFrameInst(
133 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
134 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000135 .addCFIIndex(CFIIndex)
136 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000137 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000138 return;
139 }
140
141 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
142 unsigned Reg = CSI[i].getReg();
143 int FI = CSI[i].getFrameIdx();
144 switch (Reg) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000145 case ARM::R8:
146 case ARM::R9:
147 case ARM::R10:
148 case ARM::R11:
149 if (STI.isTargetMachO()) {
150 GPRCS2Size += 4;
151 break;
152 }
153 // fallthrough
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000154 case ARM::R4:
155 case ARM::R5:
156 case ARM::R6:
157 case ARM::R7:
158 case ARM::LR:
159 if (Reg == FramePtr)
160 FramePtrSpillFI = FI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000161 GPRCS1Size += 4;
162 break;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000163 default:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000164 DPRCSSize += 8;
165 }
166 }
167
168 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
169 ++MBBI;
170 if (MBBI != MBB.end())
171 dl = MBBI->getDebugLoc();
172 }
173
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000174 // Determine starting offsets of spill areas.
Oliver Stannardd55e1152014-03-05 15:25:27 +0000175 unsigned DPRCSOffset = NumBytes - ArgRegsSaveSize - (GPRCS1Size + GPRCS2Size + DPRCSSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000176 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
177 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
Logan Chien53c18d82013-02-20 12:21:33 +0000178 bool HasFP = hasFP(MF);
179 if (HasFP)
180 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) +
181 NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000182 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
183 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
184 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000185 NumBytes = DPRCSOffset;
Evan Chengeb56dca2010-11-22 18:12:04 +0000186
Tim Northover93bcc662013-11-08 17:18:07 +0000187 int FramePtrOffsetInBlock = 0;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000188 unsigned adjustedGPRCS1Size = GPRCS1Size;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000189 if (tryFoldSPUpdateIntoPushPop(STI, MF, std::prev(MBBI), NumBytes)) {
Tim Northover93bcc662013-11-08 17:18:07 +0000190 FramePtrOffsetInBlock = NumBytes;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000191 adjustedGPRCS1Size += NumBytes;
Tim Northover93bcc662013-11-08 17:18:07 +0000192 NumBytes = 0;
193 }
194
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000195 if (adjustedGPRCS1Size) {
196 CFAOffset -= adjustedGPRCS1Size;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000197 unsigned CFIIndex = MMI.addFrameInst(
198 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
199 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000200 .addCFIIndex(CFIIndex)
201 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000202 }
203 for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
204 E = CSI.end(); I != E; ++I) {
205 unsigned Reg = I->getReg();
206 int FI = I->getFrameIdx();
207 switch (Reg) {
208 case ARM::R8:
209 case ARM::R9:
210 case ARM::R10:
211 case ARM::R11:
212 case ARM::R12:
213 if (STI.isTargetMachO())
214 break;
215 // fallthough
216 case ARM::R0:
217 case ARM::R1:
218 case ARM::R2:
219 case ARM::R3:
220 case ARM::R4:
221 case ARM::R5:
222 case ARM::R6:
223 case ARM::R7:
224 case ARM::LR:
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000225 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
226 nullptr, MRI->getDwarfRegNum(Reg, true), MFI->getObjectOffset(FI)));
227 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000228 .addCFIIndex(CFIIndex)
229 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000230 break;
231 }
232 }
233
234
Evan Chengeb56dca2010-11-22 18:12:04 +0000235 // Adjust FP so it point to the stack slot that contains the previous FP.
Logan Chien53c18d82013-02-20 12:21:33 +0000236 if (HasFP) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000237 FramePtrOffsetInBlock += MFI->getObjectOffset(FramePtrSpillFI)
238 + GPRCS1Size + ArgRegsSaveSize;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000239 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tADDrSPi), FramePtr)
Tim Northover93bcc662013-11-08 17:18:07 +0000240 .addReg(ARM::SP).addImm(FramePtrOffsetInBlock / 4)
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000241 .setMIFlags(MachineInstr::FrameSetup));
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000242 if(FramePtrOffsetInBlock) {
243 CFAOffset += FramePtrOffsetInBlock;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000244 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfa(
245 nullptr, MRI->getDwarfRegNum(FramePtr, true), CFAOffset));
246 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000247 .addCFIIndex(CFIIndex)
248 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000249 } else {
250 unsigned CFIIndex =
251 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(
252 nullptr, MRI->getDwarfRegNum(FramePtr, true)));
253 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000254 .addCFIIndex(CFIIndex)
255 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000256 }
Jim Grosbachdca85312011-06-13 21:18:25 +0000257 if (NumBytes > 508)
258 // If offset is > 508 then sp cannot be adjusted in a single instruction,
Evan Chengeb56dca2010-11-22 18:12:04 +0000259 // try restoring from fp instead.
260 AFI->setShouldRestoreSPFromFP(true);
261 }
262
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000263 if (NumBytes) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000264 // Insert it after all the callee-save spills.
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000265 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
266 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000267 if (!HasFP) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000268 CFAOffset -= NumBytes;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000269 unsigned CFIIndex = MMI.addFrameInst(
270 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
271 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000272 .addCFIIndex(CFIIndex)
273 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000274 }
275 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000276
Logan Chien53c18d82013-02-20 12:21:33 +0000277 if (STI.isTargetELF() && HasFP)
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000278 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
279 AFI->getFramePtrSpillOffset());
280
281 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
282 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
283 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
284
Chad Rosieradd38c12011-10-20 00:07:12 +0000285 // Thumb1 does not currently support dynamic stack realignment. Report a
286 // fatal error rather then silently generate bad code.
287 if (RegInfo->needsStackRealignment(MF))
288 report_fatal_error("Dynamic stack realignment not supported for thumb1.");
Chad Rosier1809d6c2011-10-15 00:28:24 +0000289
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000290 // If we need a base pointer, set it up here. It's whatever the value
291 // of the stack pointer is at this point. Any variable size objects
292 // will be allocated after this, so we can still use the base pointer
293 // to reference locals.
294 if (RegInfo->hasBasePointer(MF))
Jim Grosbache9cc9012011-06-30 23:38:17 +0000295 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), BasePtr)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000296 .addReg(ARM::SP));
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000297
Eric Christopher39043432011-01-11 00:16:04 +0000298 // If the frame has variable sized objects then the epilogue must restore
299 // the sp from fp. We can assume there's an FP here since hasFP already
300 // checks for hasVarSizedObjects.
301 if (MFI->hasVarSizedObjects())
302 AFI->setShouldRestoreSPFromFP(true);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000303}
304
Craig Topper840beec2014-04-04 05:16:06 +0000305static bool isCSRestore(MachineInstr *MI, const MCPhysReg *CSRegs) {
Jim Grosbachd86f34d2011-06-29 20:26:39 +0000306 if (MI->getOpcode() == ARM::tLDRspi &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000307 MI->getOperand(1).isFI() &&
308 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs))
309 return true;
310 else if (MI->getOpcode() == ARM::tPOP) {
311 // The first two operands are predicates. The last two are
312 // imp-def and imp-use of SP. Check everything in between.
313 for (int i = 2, e = MI->getNumOperands() - 2; i != e; ++i)
314 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs))
315 return false;
316 return true;
317 }
318 return false;
319}
320
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000321void Thumb1FrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000322 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000323 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000324 assert((MBBI->getOpcode() == ARM::tBX_RET ||
325 MBBI->getOpcode() == ARM::tPOP_RET) &&
326 "Can only insert epilog into returning blocks");
327 DebugLoc dl = MBBI->getDebugLoc();
328 MachineFrameInfo *MFI = MF.getFrameInfo();
329 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +0000330 const Thumb1RegisterInfo *RegInfo =
331 static_cast<const Thumb1RegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000332 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +0000333 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000334
Tim Northover8cda34f2015-03-11 18:54:22 +0000335 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000336 int NumBytes = (int)MFI->getStackSize();
David Blaikie7f4a52e2014-03-05 18:53:36 +0000337 assert((unsigned)NumBytes >= ArgRegsSaveSize &&
Oliver Stannardd55e1152014-03-05 15:25:27 +0000338 "ArgRegsSaveSize is included in NumBytes");
Eric Christopher7af952872015-03-11 21:41:28 +0000339 const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000340 unsigned FramePtr = RegInfo->getFrameRegister(MF);
341
342 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000343 if (NumBytes - ArgRegsSaveSize != 0)
344 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes - ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000345 } else {
346 // Unwind MBBI to point to first LDR / VLDRD.
347 if (MBBI != MBB.begin()) {
348 do
349 --MBBI;
350 while (MBBI != MBB.begin() && isCSRestore(MBBI, CSRegs));
351 if (!isCSRestore(MBBI, CSRegs))
352 ++MBBI;
353 }
354
355 // Move SP to start of FP callee save spill area.
356 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
357 AFI->getGPRCalleeSavedArea2Size() +
Oliver Stannardd55e1152014-03-05 15:25:27 +0000358 AFI->getDPRCalleeSavedAreaSize() +
359 ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000360
361 if (AFI->shouldRestoreSPFromFP()) {
362 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
363 // Reset SP based on frame pointer only if the stack frame extends beyond
Eric Christopher39043432011-01-11 00:16:04 +0000364 // frame pointer stack slot, the target is ELF and the function has FP, or
365 // the target uses var sized objects.
Evan Chengeb56dca2010-11-22 18:12:04 +0000366 if (NumBytes) {
367 assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) &&
368 "No scratch register to restore SP from FP!");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000369 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
370 TII, *RegInfo);
Jim Grosbache9cc9012011-06-30 23:38:17 +0000371 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000372 ARM::SP)
373 .addReg(ARM::R4));
Evan Chengeb56dca2010-11-22 18:12:04 +0000374 } else
Jim Grosbache9cc9012011-06-30 23:38:17 +0000375 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000376 ARM::SP)
377 .addReg(FramePtr));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000378 } else {
379 if (MBBI->getOpcode() == ARM::tBX_RET &&
380 &MBB.front() != MBBI &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000381 std::prev(MBBI)->getOpcode() == ARM::tPOP) {
382 MachineBasicBlock::iterator PMBBI = std::prev(MBBI);
Tim Northoverdee86042013-12-02 14:46:26 +0000383 if (!tryFoldSPUpdateIntoPushPop(STI, MF, PMBBI, NumBytes))
Tim Northover93bcc662013-11-08 17:18:07 +0000384 emitSPUpdate(MBB, PMBBI, TII, dl, *RegInfo, NumBytes);
Tim Northoverdee86042013-12-02 14:46:26 +0000385 } else if (!tryFoldSPUpdateIntoPushPop(STI, MF, MBBI, NumBytes))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000386 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
387 }
388 }
389
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000390 bool IsV4PopReturn = false;
391 for (const CalleeSavedInfo &CSI : MFI->getCalleeSavedInfo())
392 if (CSI.getReg() == ARM::LR)
393 IsV4PopReturn = true;
394 IsV4PopReturn &= STI.hasV4TOps() && !STI.hasV5TOps();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000395
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000396 // Unlike T2 and ARM mode, the T1 pop instruction cannot restore
397 // to LR, and we can't pop the value directly to the PC since
398 // we need to update the SP after popping the value. So instead
399 // we have to emit:
400 // POP {r3}
401 // ADD sp, #offset
402 // BX r3
403 // If this would clobber a return value, then generate this sequence instead:
404 // MOV ip, r3
405 // POP {r3}
406 // ADD sp, #offset
407 // MOV lr, r3
408 // MOV r3, ip
409 // BX lr
410 if (ArgRegsSaveSize || IsV4PopReturn) {
Tim Northover463a5f22014-01-14 22:53:28 +0000411 // Get the last instruction, tBX_RET
412 MBBI = MBB.getLastNonDebugInstr();
413 assert (MBBI->getOpcode() == ARM::tBX_RET);
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000414 DebugLoc dl = MBBI->getDebugLoc();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000415
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000416 if (AFI->getReturnRegsCount() <= 3) {
417 // Epilogue: pop saved LR to R3 and branch off it.
418 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tPOP)))
419 .addReg(ARM::R3, RegState::Define);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000420
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000421 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, ArgRegsSaveSize);
422
423 MachineInstrBuilder MIB =
424 BuildMI(MBB, MBBI, dl, TII.get(ARM::tBX))
425 .addReg(ARM::R3, RegState::Kill);
426 AddDefaultPred(MIB);
427 MIB.copyImplicitOps(&*MBBI);
428 // erase the old tBX_RET instruction
429 MBB.erase(MBBI);
430 } else {
431 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
432 .addReg(ARM::R12, RegState::Define)
433 .addReg(ARM::R3, RegState::Kill));
434
435 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tPOP)))
436 .addReg(ARM::R3, RegState::Define);
437
438 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, ArgRegsSaveSize);
439
440 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
441 .addReg(ARM::LR, RegState::Define)
442 .addReg(ARM::R3, RegState::Kill));
443
444 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
445 .addReg(ARM::R3, RegState::Define)
446 .addReg(ARM::R12, RegState::Kill));
447 // Keep the tBX_RET instruction
448 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000449 }
450}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000451
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000452bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000453spillCalleeSavedRegisters(MachineBasicBlock &MBB,
454 MachineBasicBlock::iterator MI,
455 const std::vector<CalleeSavedInfo> &CSI,
456 const TargetRegisterInfo *TRI) const {
457 if (CSI.empty())
458 return false;
459
460 DebugLoc DL;
Eric Christopher1b21f002015-01-29 00:19:33 +0000461 const TargetInstrInfo &TII = *STI.getInstrInfo();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000462
463 if (MI != MBB.end()) DL = MI->getDebugLoc();
464
465 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(ARM::tPUSH));
466 AddDefaultPred(MIB);
467 for (unsigned i = CSI.size(); i != 0; --i) {
468 unsigned Reg = CSI[i-1].getReg();
469 bool isKill = true;
470
471 // Add the callee-saved register as live-in unless it's LR and
472 // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress
473 // then it's already added to the function and entry block live-in sets.
474 if (Reg == ARM::LR) {
475 MachineFunction &MF = *MBB.getParent();
476 if (MF.getFrameInfo()->isReturnAddressTaken() &&
477 MF.getRegInfo().isLiveIn(Reg))
478 isKill = false;
479 }
480
481 if (isKill)
482 MBB.addLiveIn(Reg);
483
484 MIB.addReg(Reg, getKillRegState(isKill));
485 }
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000486 MIB.setMIFlags(MachineInstr::FrameSetup);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000487 return true;
488}
489
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000490bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000491restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
492 MachineBasicBlock::iterator MI,
493 const std::vector<CalleeSavedInfo> &CSI,
494 const TargetRegisterInfo *TRI) const {
495 if (CSI.empty())
496 return false;
497
498 MachineFunction &MF = *MBB.getParent();
499 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +0000500 const TargetInstrInfo &TII = *STI.getInstrInfo();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000501
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000502 bool isVarArg = AFI->getArgRegsSaveSize() > 0;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000503 DebugLoc DL = MI->getDebugLoc();
504 MachineInstrBuilder MIB = BuildMI(MF, DL, TII.get(ARM::tPOP));
505 AddDefaultPred(MIB);
506
507 bool NumRegs = false;
508 for (unsigned i = CSI.size(); i != 0; --i) {
509 unsigned Reg = CSI[i-1].getReg();
510 if (Reg == ARM::LR) {
511 // Special epilogue for vararg functions. See emitEpilogue
512 if (isVarArg)
513 continue;
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000514 // ARMv4T requires BX, see emitEpilogue
515 if (STI.hasV4TOps() && !STI.hasV5TOps())
516 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000517 Reg = ARM::PC;
518 (*MIB).setDesc(TII.get(ARM::tPOP_RET));
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +0000519 MIB.copyImplicitOps(&*MI);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000520 MI = MBB.erase(MI);
521 }
522 MIB.addReg(Reg, getDefRegState(true));
523 NumRegs = true;
524 }
525
526 // It's illegal to emit pop instruction without operands.
527 if (NumRegs)
528 MBB.insert(MI, &*MIB);
529 else
530 MF.DeleteMachineInstr(MIB);
531
532 return true;
533}