blob: 5f7e9811ffeaea8ca1f769879f3d1aa58569c278 [file] [log] [blame]
Tom Stellardcb97e3a2013-04-15 17:51:35 +00001//===-- SIDefines.h - SI Helper Macros ----------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Tom Stellardb6550522015-01-12 19:33:18 +000011#include "llvm/MC/MCInstrDesc.h"
12
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000013#ifndef LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
14#define LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
Tom Stellardcb97e3a2013-04-15 17:51:35 +000015
Tom Stellard16a9a202013-08-14 23:24:17 +000016namespace SIInstrFlags {
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000017// This needs to be kept in sync with the field bits in InstSI.
Tom Stellard16a9a202013-08-14 23:24:17 +000018enum {
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000019 SALU = 1 << 3,
20 VALU = 1 << 4,
21
22 SOP1 = 1 << 5,
23 SOP2 = 1 << 6,
24 SOPC = 1 << 7,
25 SOPK = 1 << 8,
26 SOPP = 1 << 9,
27
28 VOP1 = 1 << 10,
29 VOP2 = 1 << 11,
30 VOP3 = 1 << 12,
31 VOPC = 1 << 13,
Sam Kolton3025e7f2016-04-26 13:33:56 +000032 SDWA = 1 << 14,
33 DPP = 1 << 15,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 MUBUF = 1 << 16,
36 MTBUF = 1 << 17,
37 SMRD = 1 << 18,
38 DS = 1 << 19,
39 MIMG = 1 << 20,
40 FLAT = 1 << 21,
41 WQM = 1 << 22,
42 VGPRSpill = 1 << 23,
Matt Arsenault3354f422016-09-10 01:20:33 +000043 SGPRSpill = 1 << 24,
44 VOPAsmPrefer32Bit = 1 << 25,
45 Gather4 = 1 << 26,
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000046 DisableWQM = 1 << 27,
47 SOPK_ZEXT = 1 << 28
Tom Stellard16a9a202013-08-14 23:24:17 +000048};
Alexander Kornienkof00654e2015-06-23 09:49:53 +000049}
Tom Stellard16a9a202013-08-14 23:24:17 +000050
Tom Stellardb6550522015-01-12 19:33:18 +000051namespace llvm {
52namespace AMDGPU {
53 enum OperandType {
Sam Kolton1eeb11b2016-09-09 14:44:04 +000054 /// Operands with register or 32-bit immediate
55 OPERAND_REG_IMM32_INT = MCOI::OPERAND_FIRST_TARGET,
56 OPERAND_REG_IMM32_FP,
57 /// Operands with register or inline constant
58 OPERAND_REG_INLINE_C_INT,
59 OPERAND_REG_INLINE_C_FP,
Matt Arsenaultffc82752016-07-05 17:09:01 +000060
Sam Kolton1eeb11b2016-09-09 14:44:04 +000061 // Operand for source modifiers for VOP instructions
62 OPERAND_INPUT_MODS,
63
64 /// Operand with 32-bit immediate that uses the constant bus.
Matt Arsenaultffc82752016-07-05 17:09:01 +000065 OPERAND_KIMM32
Tom Stellardb6550522015-01-12 19:33:18 +000066 };
67}
68}
69
Matt Arsenault9783e002014-09-29 15:50:26 +000070namespace SIInstrFlags {
71 enum Flags {
72 // First 4 bits are the instruction encoding
73 VM_CNT = 1 << 0,
74 EXP_CNT = 1 << 1,
75 LGKM_CNT = 1 << 2
76 };
Matt Arsenault4831ce52015-01-06 23:00:37 +000077
78 // v_cmp_class_* etc. use a 10-bit mask for what operation is checked.
79 // The result is true if any of these tests are true.
80 enum ClassFlags {
81 S_NAN = 1 << 0, // Signaling NaN
82 Q_NAN = 1 << 1, // Quiet NaN
83 N_INFINITY = 1 << 2, // Negative infinity
84 N_NORMAL = 1 << 3, // Negative normal
85 N_SUBNORMAL = 1 << 4, // Negative subnormal
86 N_ZERO = 1 << 5, // Negative zero
87 P_ZERO = 1 << 6, // Positive zero
88 P_SUBNORMAL = 1 << 7, // Positive subnormal
89 P_NORMAL = 1 << 8, // Positive normal
90 P_INFINITY = 1 << 9 // Positive infinity
91 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +000092}
Matt Arsenault9783e002014-09-29 15:50:26 +000093
Sam Kolton945231a2016-06-10 09:57:59 +000094// Input operand modifiers bit-masks
95// NEG and SEXT share same bit-mask because they can't be set simultaneously.
Matt Arsenault9783e002014-09-29 15:50:26 +000096namespace SISrcMods {
97 enum {
Sam Kolton945231a2016-06-10 09:57:59 +000098 NEG = 1 << 0, // Floating-point negate modifier
99 ABS = 1 << 1, // Floating-point absolute modifier
100 SEXT = 1 << 0 // Integer sign-extend modifier
Matt Arsenault9783e002014-09-29 15:50:26 +0000101 };
102}
103
Matt Arsenault97069782014-09-30 19:49:48 +0000104namespace SIOutMods {
105 enum {
106 NONE = 0,
107 MUL2 = 1,
108 MUL4 = 2,
109 DIV2 = 3
110 };
111}
112
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000113namespace VGPRIndexMode {
114 enum {
115 SRC0_ENABLE = 1 << 0,
116 SRC1_ENABLE = 1 << 1,
117 SRC2_ENABLE = 1 << 2,
118 DST_ENABLE = 1 << 3
119 };
120}
121
Sam Koltond63d8a72016-09-09 09:37:51 +0000122namespace AMDGPUAsmVariants {
123 enum {
124 DEFAULT = 0,
125 VOP3 = 1,
126 SDWA = 2,
127 DPP = 3
128 };
129}
130
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000131namespace llvm {
132namespace AMDGPU {
Artem Tamazov212a2512016-05-24 12:05:16 +0000133namespace EncValues { // Encoding values of enum9/8/7 operands
134
135enum {
136 SGPR_MIN = 0,
137 SGPR_MAX = 101,
138 TTMP_MIN = 112,
139 TTMP_MAX = 123,
140 INLINE_INTEGER_C_MIN = 128,
141 INLINE_INTEGER_C_POSITIVE_MAX = 192, // 64
142 INLINE_INTEGER_C_MAX = 208,
143 INLINE_FLOATING_C_MIN = 240,
144 INLINE_FLOATING_C_MAX = 248,
145 LITERAL_CONST = 255,
146 VGPR_MIN = 256,
147 VGPR_MAX = 511
148};
149
150} // namespace EncValues
151} // namespace AMDGPU
152} // namespace llvm
153
154namespace llvm {
155namespace AMDGPU {
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000156namespace SendMsg { // Encoding of SIMM16 used in s_sendmsg* insns.
157
Artem Tamazov6edc1352016-05-26 17:00:33 +0000158enum Id { // Message ID, width(4) [3:0].
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000159 ID_UNKNOWN_ = -1,
160 ID_INTERRUPT = 1,
161 ID_GS,
162 ID_GS_DONE,
163 ID_SYSMSG = 15,
164 ID_GAPS_LAST_, // Indicate that sequence has gaps.
165 ID_GAPS_FIRST_ = ID_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000166 ID_SHIFT_ = 0,
167 ID_WIDTH_ = 4,
168 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000169};
170
171enum Op { // Both GS and SYS operation IDs.
172 OP_UNKNOWN_ = -1,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000173 OP_SHIFT_ = 4,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000174 // width(2) [5:4]
175 OP_GS_NOP = 0,
176 OP_GS_CUT,
177 OP_GS_EMIT,
178 OP_GS_EMIT_CUT,
179 OP_GS_LAST_,
180 OP_GS_FIRST_ = OP_GS_NOP,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000181 OP_GS_WIDTH_ = 2,
182 OP_GS_MASK_ = (((1 << OP_GS_WIDTH_) - 1) << OP_SHIFT_),
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000183 // width(3) [6:4]
184 OP_SYS_ECC_ERR_INTERRUPT = 1,
185 OP_SYS_REG_RD,
186 OP_SYS_HOST_TRAP_ACK,
187 OP_SYS_TTRACE_PC,
188 OP_SYS_LAST_,
189 OP_SYS_FIRST_ = OP_SYS_ECC_ERR_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000190 OP_SYS_WIDTH_ = 3,
191 OP_SYS_MASK_ = (((1 << OP_SYS_WIDTH_) - 1) << OP_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000192};
193
194enum StreamId { // Stream ID, (2) [9:8].
Artem Tamazov6edc1352016-05-26 17:00:33 +0000195 STREAM_ID_DEFAULT_ = 0,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000196 STREAM_ID_LAST_ = 4,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000197 STREAM_ID_FIRST_ = STREAM_ID_DEFAULT_,
198 STREAM_ID_SHIFT_ = 8,
199 STREAM_ID_WIDTH_= 2,
200 STREAM_ID_MASK_ = (((1 << STREAM_ID_WIDTH_) - 1) << STREAM_ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000201};
202
203} // namespace SendMsg
Artem Tamazov6edc1352016-05-26 17:00:33 +0000204
205namespace Hwreg { // Encoding of SIMM16 used in s_setreg/getreg* insns.
206
207enum Id { // HwRegCode, (6) [5:0]
208 ID_UNKNOWN_ = -1,
209 ID_SYMBOLIC_FIRST_ = 1, // There are corresponding symbolic names defined.
Tom Stellardaea899e2016-10-27 23:50:21 +0000210 ID_MODE = 1,
211 ID_STATUS = 2,
212 ID_TRAPSTS = 3,
213 ID_HW_ID = 4,
214 ID_GPR_ALLOC = 5,
215 ID_LDS_ALLOC = 6,
216 ID_IB_STS = 7,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000217 ID_SYMBOLIC_LAST_ = 8,
218 ID_SHIFT_ = 0,
219 ID_WIDTH_ = 6,
220 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
221};
222
223enum Offset { // Offset, (5) [10:6]
224 OFFSET_DEFAULT_ = 0,
225 OFFSET_SHIFT_ = 6,
226 OFFSET_WIDTH_ = 5,
227 OFFSET_MASK_ = (((1 << OFFSET_WIDTH_) - 1) << OFFSET_SHIFT_)
228};
229
230enum WidthMinusOne { // WidthMinusOne, (5) [15:11]
231 WIDTH_M1_DEFAULT_ = 31,
232 WIDTH_M1_SHIFT_ = 11,
233 WIDTH_M1_WIDTH_ = 5,
234 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_)
235};
236
237} // namespace Hwreg
Sam Koltona3ec5c12016-10-07 14:46:06 +0000238
239namespace SDWA {
240
241enum SdwaSel {
242 BYTE_0 = 0,
243 BYTE_1 = 1,
244 BYTE_2 = 2,
245 BYTE_3 = 3,
246 WORD_0 = 4,
247 WORD_1 = 5,
248 DWORD = 6,
249};
250
251enum DstUnused {
252 UNUSED_PAD = 0,
253 UNUSED_SEXT = 1,
254 UNUSED_PRESERVE = 2,
255};
256
257} // namespace SDWA
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000258} // namespace AMDGPU
259} // namespace llvm
260
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000261#define R_00B028_SPI_SHADER_PGM_RSRC1_PS 0x00B028
Michel Danzer49812b52013-07-10 16:37:07 +0000262#define R_00B02C_SPI_SHADER_PGM_RSRC2_PS 0x00B02C
263#define S_00B02C_EXTRA_LDS_SIZE(x) (((x) & 0xFF) << 8)
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000264#define R_00B128_SPI_SHADER_PGM_RSRC1_VS 0x00B128
265#define R_00B228_SPI_SHADER_PGM_RSRC1_GS 0x00B228
266#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
267#define S_00B028_VGPRS(x) (((x) & 0x3F) << 0)
268#define S_00B028_SGPRS(x) (((x) & 0x0F) << 6)
Tom Stellardff7416b2015-06-26 21:58:31 +0000269
Michel Danzer49812b52013-07-10 16:37:07 +0000270#define R_00B84C_COMPUTE_PGM_RSRC2 0x00B84C
Tom Stellard4df465b2014-12-02 21:28:53 +0000271#define S_00B84C_SCRATCH_EN(x) (((x) & 0x1) << 0)
Tom Stellardff7416b2015-06-26 21:58:31 +0000272#define G_00B84C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
273#define C_00B84C_SCRATCH_EN 0xFFFFFFFE
Tom Stellard4df465b2014-12-02 21:28:53 +0000274#define S_00B84C_USER_SGPR(x) (((x) & 0x1F) << 1)
Tom Stellardff7416b2015-06-26 21:58:31 +0000275#define G_00B84C_USER_SGPR(x) (((x) >> 1) & 0x1F)
276#define C_00B84C_USER_SGPR 0xFFFFFFC1
Tom Stellard4df465b2014-12-02 21:28:53 +0000277#define S_00B84C_TGID_X_EN(x) (((x) & 0x1) << 7)
Tom Stellardff7416b2015-06-26 21:58:31 +0000278#define G_00B84C_TGID_X_EN(x) (((x) >> 7) & 0x1)
279#define C_00B84C_TGID_X_EN 0xFFFFFF7F
Tom Stellard4df465b2014-12-02 21:28:53 +0000280#define S_00B84C_TGID_Y_EN(x) (((x) & 0x1) << 8)
Tom Stellardff7416b2015-06-26 21:58:31 +0000281#define G_00B84C_TGID_Y_EN(x) (((x) >> 8) & 0x1)
282#define C_00B84C_TGID_Y_EN 0xFFFFFEFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000283#define S_00B84C_TGID_Z_EN(x) (((x) & 0x1) << 9)
Tom Stellardff7416b2015-06-26 21:58:31 +0000284#define G_00B84C_TGID_Z_EN(x) (((x) >> 9) & 0x1)
285#define C_00B84C_TGID_Z_EN 0xFFFFFDFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000286#define S_00B84C_TG_SIZE_EN(x) (((x) & 0x1) << 10)
Tom Stellardff7416b2015-06-26 21:58:31 +0000287#define G_00B84C_TG_SIZE_EN(x) (((x) >> 10) & 0x1)
288#define C_00B84C_TG_SIZE_EN 0xFFFFFBFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000289#define S_00B84C_TIDIG_COMP_CNT(x) (((x) & 0x03) << 11)
Tom Stellardff7416b2015-06-26 21:58:31 +0000290#define G_00B84C_TIDIG_COMP_CNT(x) (((x) >> 11) & 0x03)
291#define C_00B84C_TIDIG_COMP_CNT 0xFFFFE7FF
292/* CIK */
293#define S_00B84C_EXCP_EN_MSB(x) (((x) & 0x03) << 13)
294#define G_00B84C_EXCP_EN_MSB(x) (((x) >> 13) & 0x03)
295#define C_00B84C_EXCP_EN_MSB 0xFFFF9FFF
296/* */
Michel Danzer49812b52013-07-10 16:37:07 +0000297#define S_00B84C_LDS_SIZE(x) (((x) & 0x1FF) << 15)
Tom Stellardff7416b2015-06-26 21:58:31 +0000298#define G_00B84C_LDS_SIZE(x) (((x) >> 15) & 0x1FF)
299#define C_00B84C_LDS_SIZE 0xFF007FFF
300#define S_00B84C_EXCP_EN(x) (((x) & 0x7F) << 24)
301#define G_00B84C_EXCP_EN(x) (((x) >> 24) & 0x7F)
Matt Arsenault37fefd62016-06-10 02:18:02 +0000302#define C_00B84C_EXCP_EN
Tom Stellardff7416b2015-06-26 21:58:31 +0000303
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000304#define R_0286CC_SPI_PS_INPUT_ENA 0x0286CC
Marek Olsakfccabaf2016-01-13 11:45:36 +0000305#define R_0286D0_SPI_PS_INPUT_ADDR 0x0286D0
Matt Arsenault0989d512014-06-26 17:22:30 +0000306
307#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
308#define S_00B848_VGPRS(x) (((x) & 0x3F) << 0)
309#define G_00B848_VGPRS(x) (((x) >> 0) & 0x3F)
310#define C_00B848_VGPRS 0xFFFFFFC0
311#define S_00B848_SGPRS(x) (((x) & 0x0F) << 6)
312#define G_00B848_SGPRS(x) (((x) >> 6) & 0x0F)
313#define C_00B848_SGPRS 0xFFFFFC3F
314#define S_00B848_PRIORITY(x) (((x) & 0x03) << 10)
315#define G_00B848_PRIORITY(x) (((x) >> 10) & 0x03)
316#define C_00B848_PRIORITY 0xFFFFF3FF
317#define S_00B848_FLOAT_MODE(x) (((x) & 0xFF) << 12)
318#define G_00B848_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
319#define C_00B848_FLOAT_MODE 0xFFF00FFF
320#define S_00B848_PRIV(x) (((x) & 0x1) << 20)
321#define G_00B848_PRIV(x) (((x) >> 20) & 0x1)
322#define C_00B848_PRIV 0xFFEFFFFF
323#define S_00B848_DX10_CLAMP(x) (((x) & 0x1) << 21)
324#define G_00B848_DX10_CLAMP(x) (((x) >> 21) & 0x1)
325#define C_00B848_DX10_CLAMP 0xFFDFFFFF
326#define S_00B848_DEBUG_MODE(x) (((x) & 0x1) << 22)
327#define G_00B848_DEBUG_MODE(x) (((x) >> 22) & 0x1)
328#define C_00B848_DEBUG_MODE 0xFFBFFFFF
329#define S_00B848_IEEE_MODE(x) (((x) & 0x1) << 23)
330#define G_00B848_IEEE_MODE(x) (((x) >> 23) & 0x1)
331#define C_00B848_IEEE_MODE 0xFF7FFFFF
332
333
334// Helpers for setting FLOAT_MODE
335#define FP_ROUND_ROUND_TO_NEAREST 0
336#define FP_ROUND_ROUND_TO_INF 1
337#define FP_ROUND_ROUND_TO_NEGINF 2
338#define FP_ROUND_ROUND_TO_ZERO 3
339
340// Bits 3:0 control rounding mode. 1:0 control single precision, 3:2 double
341// precision.
342#define FP_ROUND_MODE_SP(x) ((x) & 0x3)
343#define FP_ROUND_MODE_DP(x) (((x) & 0x3) << 2)
344
345#define FP_DENORM_FLUSH_IN_FLUSH_OUT 0
346#define FP_DENORM_FLUSH_OUT 1
347#define FP_DENORM_FLUSH_IN 2
348#define FP_DENORM_FLUSH_NONE 3
349
350
351// Bits 7:4 control denormal handling. 5:4 control single precision, 6:7 double
352// precision.
353#define FP_DENORM_MODE_SP(x) (((x) & 0x3) << 4)
354#define FP_DENORM_MODE_DP(x) (((x) & 0x3) << 6)
355
Tom Stellardb02094e2014-07-21 15:45:01 +0000356#define R_00B860_COMPUTE_TMPRING_SIZE 0x00B860
357#define S_00B860_WAVESIZE(x) (((x) & 0x1FFF) << 12)
358
Tom Stellarde99fb652015-01-20 19:33:04 +0000359#define R_0286E8_SPI_TMPRING_SIZE 0x0286E8
360#define S_0286E8_WAVESIZE(x) (((x) & 0x1FFF) << 12)
361
Marek Olsak0532c192016-07-13 17:35:15 +0000362#define R_SPILLED_SGPRS 0x4
363#define R_SPILLED_VGPRS 0x8
Tom Stellard95292bb2015-01-20 17:49:47 +0000364
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000365#endif