blob: 4a33f7fc34676c598d37dfdeab1e45644b5fda41 [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000015#include "llvm/MC/MCObjectFileInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
17#include "llvm/MC/MCStreamer.h"
18#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCSymbol.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000020#include "llvm/MC/MCTargetAsmParser.h"
21#include "llvm/Support/TargetRegistry.h"
22
23using namespace llvm;
24
25// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
26// namespace. But SPARC backend uses "SP" as its namespace.
27namespace llvm {
28 namespace Sparc {
29 using namespace SP;
30 }
31}
32
33namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000034class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000035class SparcAsmParser : public MCTargetAsmParser {
36
37 MCSubtargetInfo &STI;
38 MCAsmParser &Parser;
39
40 /// @name Auto-generated Match Functions
41 /// {
42
43#define GET_ASSEMBLER_HEADER
44#include "SparcGenAsmMatcher.inc"
45
46 /// }
47
48 // public interface of the MCTargetAsmParser.
49 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +000050 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +000051 uint64_t &ErrorInfo,
Craig Topperb0c941b2014-04-29 07:57:13 +000052 bool MatchingInlineAsm) override;
53 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000054 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +000055 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperb0c941b2014-04-29 07:57:13 +000056 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000057
David Blaikie960ea3f2014-06-08 16:18:35 +000058 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperb0c941b2014-04-29 07:57:13 +000059 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000060
61 // Custom parse functions for Sparc specific operands.
David Blaikie960ea3f2014-06-08 16:18:35 +000062 OperandMatchResultTy parseMEMOperand(OperandVector &Operands);
63
64 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Name);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000065
66 OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +000067 parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Operand,
68 bool isCall = false);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000069
David Blaikie960ea3f2014-06-08 16:18:35 +000070 OperandMatchResultTy parseBranchModifiers(OperandVector &Operands);
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000071
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000072 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000073 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
74 unsigned &RegKind);
75
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000076 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000077 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000078
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000079 bool is64Bit() const {
80 return STI.getTargetTriple().getArchName().startswith("sparcv9");
81 }
James Y Knightc49e7882015-05-18 16:43:33 +000082
83 void expandSET(MCInst &Inst, SMLoc IDLoc,
84 SmallVectorImpl<MCInst> &Instructions);
85
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000086public:
87 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000088 const MCInstrInfo &MII,
89 const MCTargetOptions &Options)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000090 : MCTargetAsmParser(), STI(sti), Parser(parser) {
91 // Initialize the set of available features.
92 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
93 }
94
95};
96
97 static unsigned IntRegs[32] = {
98 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
99 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
100 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
101 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
102 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
103 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
104 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
105 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
106
107 static unsigned FloatRegs[32] = {
108 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
109 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
110 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
111 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
112 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
113 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
114 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
115 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
116
117 static unsigned DoubleRegs[32] = {
118 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
119 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
120 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
121 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
122 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
123 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
124 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
125 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
126
127 static unsigned QuadFPRegs[32] = {
128 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
129 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000130 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000131 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
132
James Y Knight807563d2015-05-18 16:29:48 +0000133 static unsigned ASRRegs[32] = {
134 SP::Y, SP::ASR1, SP::ASR2, SP::ASR3,
135 SP::ASR4, SP::ASR5, SP::ASR6, SP::ASR7,
136 SP::ASR8, SP::ASR9, SP::ASR10, SP::ASR11,
137 SP::ASR12, SP::ASR13, SP::ASR14, SP::ASR15,
138 SP::ASR16, SP::ASR17, SP::ASR18, SP::ASR19,
139 SP::ASR20, SP::ASR21, SP::ASR22, SP::ASR23,
140 SP::ASR24, SP::ASR25, SP::ASR26, SP::ASR27,
141 SP::ASR28, SP::ASR29, SP::ASR30, SP::ASR31};
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000142
143/// SparcOperand - Instances of this class represent a parsed Sparc machine
144/// instruction.
145class SparcOperand : public MCParsedAsmOperand {
146public:
147 enum RegisterKind {
148 rk_None,
149 rk_IntReg,
150 rk_FloatReg,
151 rk_DoubleReg,
152 rk_QuadReg,
James Y Knightf7e70172015-05-18 16:38:47 +0000153 rk_Special,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000154 };
James Y Knightf7e70172015-05-18 16:38:47 +0000155
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000156private:
157 enum KindTy {
158 k_Token,
159 k_Register,
160 k_Immediate,
161 k_MemoryReg,
162 k_MemoryImm
163 } Kind;
164
165 SMLoc StartLoc, EndLoc;
166
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000167 struct Token {
168 const char *Data;
169 unsigned Length;
170 };
171
172 struct RegOp {
173 unsigned RegNum;
174 RegisterKind Kind;
175 };
176
177 struct ImmOp {
178 const MCExpr *Val;
179 };
180
181 struct MemOp {
182 unsigned Base;
183 unsigned OffsetReg;
184 const MCExpr *Off;
185 };
186
187 union {
188 struct Token Tok;
189 struct RegOp Reg;
190 struct ImmOp Imm;
191 struct MemOp Mem;
192 };
193public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000194 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
195
Craig Topperb0c941b2014-04-29 07:57:13 +0000196 bool isToken() const override { return Kind == k_Token; }
197 bool isReg() const override { return Kind == k_Register; }
198 bool isImm() const override { return Kind == k_Immediate; }
199 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000200 bool isMEMrr() const { return Kind == k_MemoryReg; }
201 bool isMEMri() const { return Kind == k_MemoryImm; }
202
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000203 bool isFloatReg() const {
204 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
205 }
206
207 bool isFloatOrDoubleReg() const {
208 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
209 || Reg.Kind == rk_DoubleReg));
210 }
211
212
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000213 StringRef getToken() const {
214 assert(Kind == k_Token && "Invalid access!");
215 return StringRef(Tok.Data, Tok.Length);
216 }
217
Craig Topperb0c941b2014-04-29 07:57:13 +0000218 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000219 assert((Kind == k_Register) && "Invalid access!");
220 return Reg.RegNum;
221 }
222
223 const MCExpr *getImm() const {
224 assert((Kind == k_Immediate) && "Invalid access!");
225 return Imm.Val;
226 }
227
228 unsigned getMemBase() const {
229 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
230 return Mem.Base;
231 }
232
233 unsigned getMemOffsetReg() const {
234 assert((Kind == k_MemoryReg) && "Invalid access!");
235 return Mem.OffsetReg;
236 }
237
238 const MCExpr *getMemOff() const {
239 assert((Kind == k_MemoryImm) && "Invalid access!");
240 return Mem.Off;
241 }
242
243 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000244 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000245 return StartLoc;
246 }
247 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000248 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000249 return EndLoc;
250 }
251
Craig Topperb0c941b2014-04-29 07:57:13 +0000252 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000253 switch (Kind) {
254 case k_Token: OS << "Token: " << getToken() << "\n"; break;
255 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
256 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
257 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
258 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000259 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000260 OS << "Mem: " << getMemBase()
261 << "+" << *getMemOff()
262 << "\n"; break;
263 }
264 }
265
266 void addRegOperands(MCInst &Inst, unsigned N) const {
267 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000268 Inst.addOperand(MCOperand::createReg(getReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000269 }
270
271 void addImmOperands(MCInst &Inst, unsigned N) const {
272 assert(N == 1 && "Invalid number of operands!");
273 const MCExpr *Expr = getImm();
274 addExpr(Inst, Expr);
275 }
276
277 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
278 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000279 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +0000280 Inst.addOperand(MCOperand::createImm(0));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000281 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +0000282 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000283 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000284 Inst.addOperand(MCOperand::createExpr(Expr));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000285 }
286
287 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
288 assert(N == 2 && "Invalid number of operands!");
289
Jim Grosbache9119e42015-05-13 18:37:00 +0000290 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000291
292 assert(getMemOffsetReg() != 0 && "Invalid offset");
Jim Grosbache9119e42015-05-13 18:37:00 +0000293 Inst.addOperand(MCOperand::createReg(getMemOffsetReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000294 }
295
296 void addMEMriOperands(MCInst &Inst, unsigned N) const {
297 assert(N == 2 && "Invalid number of operands!");
298
Jim Grosbache9119e42015-05-13 18:37:00 +0000299 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000300
301 const MCExpr *Expr = getMemOff();
302 addExpr(Inst, Expr);
303 }
304
David Blaikie960ea3f2014-06-08 16:18:35 +0000305 static std::unique_ptr<SparcOperand> CreateToken(StringRef Str, SMLoc S) {
306 auto Op = make_unique<SparcOperand>(k_Token);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000307 Op->Tok.Data = Str.data();
308 Op->Tok.Length = Str.size();
309 Op->StartLoc = S;
310 Op->EndLoc = S;
311 return Op;
312 }
313
David Blaikie960ea3f2014-06-08 16:18:35 +0000314 static std::unique_ptr<SparcOperand> CreateReg(unsigned RegNum, unsigned Kind,
315 SMLoc S, SMLoc E) {
316 auto Op = make_unique<SparcOperand>(k_Register);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000317 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000318 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000319 Op->StartLoc = S;
320 Op->EndLoc = E;
321 return Op;
322 }
323
David Blaikie960ea3f2014-06-08 16:18:35 +0000324 static std::unique_ptr<SparcOperand> CreateImm(const MCExpr *Val, SMLoc S,
325 SMLoc E) {
326 auto Op = make_unique<SparcOperand>(k_Immediate);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000327 Op->Imm.Val = Val;
328 Op->StartLoc = S;
329 Op->EndLoc = E;
330 return Op;
331 }
332
David Blaikie960ea3f2014-06-08 16:18:35 +0000333 static bool MorphToDoubleReg(SparcOperand &Op) {
334 unsigned Reg = Op.getReg();
335 assert(Op.Reg.Kind == rk_FloatReg);
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000336 unsigned regIdx = Reg - Sparc::F0;
337 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000338 return false;
339 Op.Reg.RegNum = DoubleRegs[regIdx / 2];
340 Op.Reg.Kind = rk_DoubleReg;
341 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000342 }
343
David Blaikie960ea3f2014-06-08 16:18:35 +0000344 static bool MorphToQuadReg(SparcOperand &Op) {
345 unsigned Reg = Op.getReg();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000346 unsigned regIdx = 0;
David Blaikie960ea3f2014-06-08 16:18:35 +0000347 switch (Op.Reg.Kind) {
Craig Topper2a30d782014-06-18 05:05:13 +0000348 default: llvm_unreachable("Unexpected register kind!");
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000349 case rk_FloatReg:
350 regIdx = Reg - Sparc::F0;
351 if (regIdx % 4 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000352 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000353 Reg = QuadFPRegs[regIdx / 4];
354 break;
355 case rk_DoubleReg:
356 regIdx = Reg - Sparc::D0;
357 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000358 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000359 Reg = QuadFPRegs[regIdx / 2];
360 break;
361 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000362 Op.Reg.RegNum = Reg;
363 Op.Reg.Kind = rk_QuadReg;
364 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000365 }
366
David Blaikie960ea3f2014-06-08 16:18:35 +0000367 static std::unique_ptr<SparcOperand>
368 MorphToMEMrr(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000369 unsigned offsetReg = Op->getReg();
370 Op->Kind = k_MemoryReg;
371 Op->Mem.Base = Base;
372 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000373 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000374 return Op;
375 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000376
David Blaikie960ea3f2014-06-08 16:18:35 +0000377 static std::unique_ptr<SparcOperand>
James Y Knightc09bdfa2015-04-29 14:54:44 +0000378 CreateMEMr(unsigned Base, SMLoc S, SMLoc E) {
379 auto Op = make_unique<SparcOperand>(k_MemoryReg);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000380 Op->Mem.Base = Base;
James Y Knightc09bdfa2015-04-29 14:54:44 +0000381 Op->Mem.OffsetReg = Sparc::G0; // always 0
382 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000383 Op->StartLoc = S;
384 Op->EndLoc = E;
385 return Op;
386 }
387
David Blaikie960ea3f2014-06-08 16:18:35 +0000388 static std::unique_ptr<SparcOperand>
389 MorphToMEMri(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000390 const MCExpr *Imm = Op->getImm();
391 Op->Kind = k_MemoryImm;
392 Op->Mem.Base = Base;
393 Op->Mem.OffsetReg = 0;
394 Op->Mem.Off = Imm;
395 return Op;
396 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000397};
398
399} // end namespace
400
James Y Knightc49e7882015-05-18 16:43:33 +0000401void SparcAsmParser::expandSET(MCInst &Inst, SMLoc IDLoc,
402 SmallVectorImpl<MCInst> &Instructions) {
403 MCOperand MCRegOp = Inst.getOperand(0);
404 MCOperand MCValOp = Inst.getOperand(1);
405 assert(MCRegOp.isReg());
406 assert(MCValOp.isImm() || MCValOp.isExpr());
407
408 // the imm operand can be either an expression or an immediate.
409 bool IsImm = Inst.getOperand(1).isImm();
410 uint64_t ImmValue = IsImm ? MCValOp.getImm() : 0;
411 const MCExpr *ValExpr;
412 if (IsImm)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000413 ValExpr = MCConstantExpr::create(ImmValue, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000414 else
415 ValExpr = MCValOp.getExpr();
416
417 MCOperand PrevReg = MCOperand::createReg(Sparc::G0);
418
419 if (!IsImm || (ImmValue & ~0x1fff)) {
420 MCInst TmpInst;
421 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000422 SparcMCExpr::create(SparcMCExpr::VK_Sparc_HI, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000423 TmpInst.setLoc(IDLoc);
424 TmpInst.setOpcode(SP::SETHIi);
425 TmpInst.addOperand(MCRegOp);
426 TmpInst.addOperand(MCOperand::createExpr(Expr));
427 Instructions.push_back(TmpInst);
428 PrevReg = MCRegOp;
429 }
430
431 if (!IsImm || ((ImmValue & 0x1fff) != 0 || ImmValue == 0)) {
432 MCInst TmpInst;
433 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000434 SparcMCExpr::create(SparcMCExpr::VK_Sparc_LO, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000435 TmpInst.setLoc(IDLoc);
436 TmpInst.setOpcode(SP::ORri);
437 TmpInst.addOperand(MCRegOp);
438 TmpInst.addOperand(PrevReg);
439 TmpInst.addOperand(MCOperand::createExpr(Expr));
440 Instructions.push_back(TmpInst);
441 }
442}
443
David Blaikie960ea3f2014-06-08 16:18:35 +0000444bool SparcAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
445 OperandVector &Operands,
446 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000447 uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +0000448 bool MatchingInlineAsm) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000449 MCInst Inst;
450 SmallVector<MCInst, 8> Instructions;
451 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
452 MatchingInlineAsm);
453 switch (MatchResult) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000454 case Match_Success: {
James Y Knightc49e7882015-05-18 16:43:33 +0000455 switch (Inst.getOpcode()) {
456 default:
457 Inst.setLoc(IDLoc);
458 Instructions.push_back(Inst);
459 break;
460 case SP::SET:
461 expandSET(Inst, IDLoc, Instructions);
462 break;
463 }
464
465 for (const MCInst &I : Instructions) {
466 Out.EmitInstruction(I, STI);
467 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000468 return false;
469 }
470
471 case Match_MissingFeature:
472 return Error(IDLoc,
473 "instruction requires a CPU feature not currently enabled");
474
475 case Match_InvalidOperand: {
476 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +0000477 if (ErrorInfo != ~0ULL) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000478 if (ErrorInfo >= Operands.size())
479 return Error(IDLoc, "too few operands for instruction");
480
David Blaikie960ea3f2014-06-08 16:18:35 +0000481 ErrorLoc = ((SparcOperand &)*Operands[ErrorInfo]).getStartLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000482 if (ErrorLoc == SMLoc())
483 ErrorLoc = IDLoc;
484 }
485
486 return Error(ErrorLoc, "invalid operand for instruction");
487 }
488 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000489 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000490 }
Craig Topper589ceee2015-01-03 08:16:34 +0000491 llvm_unreachable("Implement any new match types added!");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000492}
493
494bool SparcAsmParser::
495ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
496{
497 const AsmToken &Tok = Parser.getTok();
498 StartLoc = Tok.getLoc();
499 EndLoc = Tok.getEndLoc();
500 RegNo = 0;
501 if (getLexer().getKind() != AsmToken::Percent)
502 return false;
503 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000504 unsigned regKind = SparcOperand::rk_None;
505 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000506 Parser.Lex();
507 return false;
508 }
509
510 return Error(StartLoc, "invalid register name");
511}
512
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000513static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000514 unsigned VariantID);
515
David Blaikie960ea3f2014-06-08 16:18:35 +0000516bool SparcAsmParser::ParseInstruction(ParseInstructionInfo &Info,
517 StringRef Name, SMLoc NameLoc,
518 OperandVector &Operands) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000519
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000520 // First operand in MCInst is instruction mnemonic.
521 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
522
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000523 // apply mnemonic aliases, if any, so that we can parse operands correctly.
524 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
525
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000526 if (getLexer().isNot(AsmToken::EndOfStatement)) {
527 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000528 if (getLexer().is(AsmToken::Comma)) {
529 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
530 SMLoc Loc = getLexer().getLoc();
531 Parser.eatToEndOfStatement();
532 return Error(Loc, "unexpected token");
533 }
534 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000535 if (parseOperand(Operands, Name) != MatchOperand_Success) {
536 SMLoc Loc = getLexer().getLoc();
537 Parser.eatToEndOfStatement();
538 return Error(Loc, "unexpected token");
539 }
540
541 while (getLexer().is(AsmToken::Comma)) {
542 Parser.Lex(); // Eat the comma.
543 // Parse and remember the operand.
544 if (parseOperand(Operands, Name) != MatchOperand_Success) {
545 SMLoc Loc = getLexer().getLoc();
546 Parser.eatToEndOfStatement();
547 return Error(Loc, "unexpected token");
548 }
549 }
550 }
551 if (getLexer().isNot(AsmToken::EndOfStatement)) {
552 SMLoc Loc = getLexer().getLoc();
553 Parser.eatToEndOfStatement();
554 return Error(Loc, "unexpected token");
555 }
556 Parser.Lex(); // Consume the EndOfStatement.
557 return false;
558}
559
560bool SparcAsmParser::
561ParseDirective(AsmToken DirectiveID)
562{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000563 StringRef IDVal = DirectiveID.getString();
564
565 if (IDVal == ".byte")
566 return parseDirectiveWord(1, DirectiveID.getLoc());
567
568 if (IDVal == ".half")
569 return parseDirectiveWord(2, DirectiveID.getLoc());
570
571 if (IDVal == ".word")
572 return parseDirectiveWord(4, DirectiveID.getLoc());
573
574 if (IDVal == ".nword")
575 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
576
577 if (is64Bit() && IDVal == ".xword")
578 return parseDirectiveWord(8, DirectiveID.getLoc());
579
580 if (IDVal == ".register") {
581 // For now, ignore .register directive.
582 Parser.eatToEndOfStatement();
583 return false;
584 }
585
586 // Let the MC layer to handle other directives.
587 return true;
588}
589
590bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
591 if (getLexer().isNot(AsmToken::EndOfStatement)) {
592 for (;;) {
593 const MCExpr *Value;
594 if (getParser().parseExpression(Value))
595 return true;
596
597 getParser().getStreamer().EmitValue(Value, Size);
598
599 if (getLexer().is(AsmToken::EndOfStatement))
600 break;
601
602 // FIXME: Improve diagnostic.
603 if (getLexer().isNot(AsmToken::Comma))
604 return Error(L, "unexpected token in directive");
605 Parser.Lex();
606 }
607 }
608 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000609 return false;
610}
611
David Blaikie960ea3f2014-06-08 16:18:35 +0000612SparcAsmParser::OperandMatchResultTy
613SparcAsmParser::parseMEMOperand(OperandVector &Operands) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000614
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000615 SMLoc S, E;
616 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000617
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000618 if (ParseRegister(BaseReg, S, E)) {
619 return MatchOperand_NoMatch;
620 }
621
622 switch (getLexer().getKind()) {
623 default: return MatchOperand_NoMatch;
624
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000625 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000626 case AsmToken::RBrac:
627 case AsmToken::EndOfStatement:
James Y Knightc09bdfa2015-04-29 14:54:44 +0000628 Operands.push_back(SparcOperand::CreateMEMr(BaseReg, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000629 return MatchOperand_Success;
630
631 case AsmToken:: Plus:
632 Parser.Lex(); // Eat the '+'
633 break;
634 case AsmToken::Minus:
635 break;
636 }
637
David Blaikie960ea3f2014-06-08 16:18:35 +0000638 std::unique_ptr<SparcOperand> Offset;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000639 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
640 if (ResTy != MatchOperand_Success || !Offset)
641 return MatchOperand_NoMatch;
642
David Blaikie960ea3f2014-06-08 16:18:35 +0000643 Operands.push_back(
644 Offset->isImm() ? SparcOperand::MorphToMEMri(BaseReg, std::move(Offset))
645 : SparcOperand::MorphToMEMrr(BaseReg, std::move(Offset)));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000646
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000647 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000648}
649
David Blaikie960ea3f2014-06-08 16:18:35 +0000650SparcAsmParser::OperandMatchResultTy
651SparcAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000652
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000653 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000654
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000655 // If there wasn't a custom match, try the generic matcher below. Otherwise,
656 // there was a match, but an error occurred, in which case, just return that
657 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000658 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000659 return ResTy;
660
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000661 if (getLexer().is(AsmToken::LBrac)) {
662 // Memory operand
663 Operands.push_back(SparcOperand::CreateToken("[",
664 Parser.getTok().getLoc()));
665 Parser.Lex(); // Eat the [
666
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000667 if (Mnemonic == "cas" || Mnemonic == "casx") {
668 SMLoc S = Parser.getTok().getLoc();
669 if (getLexer().getKind() != AsmToken::Percent)
670 return MatchOperand_NoMatch;
671 Parser.Lex(); // eat %
672
673 unsigned RegNo, RegKind;
674 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
675 return MatchOperand_NoMatch;
676
677 Parser.Lex(); // Eat the identifier token.
678 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
679 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
680 ResTy = MatchOperand_Success;
681 } else {
682 ResTy = parseMEMOperand(Operands);
683 }
684
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000685 if (ResTy != MatchOperand_Success)
686 return ResTy;
687
688 if (!getLexer().is(AsmToken::RBrac))
689 return MatchOperand_ParseFail;
690
691 Operands.push_back(SparcOperand::CreateToken("]",
692 Parser.getTok().getLoc()));
693 Parser.Lex(); // Eat the ]
James Y Knight24060be2015-05-18 16:35:04 +0000694
695 // Parse an optional address-space identifier after the address.
696 if (getLexer().is(AsmToken::Integer)) {
697 std::unique_ptr<SparcOperand> Op;
698 ResTy = parseSparcAsmOperand(Op, false);
699 if (ResTy != MatchOperand_Success || !Op)
700 return MatchOperand_ParseFail;
701 Operands.push_back(std::move(Op));
702 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000703 return MatchOperand_Success;
704 }
705
David Blaikie960ea3f2014-06-08 16:18:35 +0000706 std::unique_ptr<SparcOperand> Op;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000707
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000708 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000709 if (ResTy != MatchOperand_Success || !Op)
710 return MatchOperand_ParseFail;
711
712 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +0000713 Operands.push_back(std::move(Op));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000714
715 return MatchOperand_Success;
716}
717
718SparcAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000719SparcAsmParser::parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Op,
720 bool isCall) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000721
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000722 SMLoc S = Parser.getTok().getLoc();
723 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
724 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000725
Craig Topper062a2ba2014-04-25 05:30:21 +0000726 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000727 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000728 default: break;
729
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000730 case AsmToken::Percent:
731 Parser.Lex(); // Eat the '%'.
732 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000733 unsigned RegKind;
734 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000735 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000736 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000737 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000738 switch (RegNo) {
739 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000740 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000741 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000742 case Sparc::PSR:
743 Op = SparcOperand::CreateToken("%psr", S);
744 break;
745 case Sparc::WIM:
746 Op = SparcOperand::CreateToken("%wim", S);
747 break;
748 case Sparc::TBR:
749 Op = SparcOperand::CreateToken("%tbr", S);
750 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000751 case Sparc::ICC:
752 if (name == "xcc")
753 Op = SparcOperand::CreateToken("%xcc", S);
754 else
755 Op = SparcOperand::CreateToken("%icc", S);
756 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000757 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000758 break;
759 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000760 if (matchSparcAsmModifiers(EVal, E)) {
761 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
762 Op = SparcOperand::CreateImm(EVal, S, E);
763 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000764 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000765
766 case AsmToken::Minus:
767 case AsmToken::Integer:
Douglas Katzman9cb88b72015-04-29 18:48:29 +0000768 case AsmToken::LParen:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000769 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000770 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000771 break;
772
773 case AsmToken::Identifier: {
774 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000775 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000776 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Jim Grosbach6f482002015-05-18 18:43:14 +0000777 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000778
Jim Grosbach13760bd2015-05-30 01:25:56 +0000779 const MCExpr *Res = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None,
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000780 getContext());
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000781 if (isCall &&
782 getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000783 Res = SparcMCExpr::create(SparcMCExpr::VK_Sparc_WPLT30, Res,
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000784 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000785 Op = SparcOperand::CreateImm(Res, S, E);
786 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000787 break;
788 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000789 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000790 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000791}
792
David Blaikie960ea3f2014-06-08 16:18:35 +0000793SparcAsmParser::OperandMatchResultTy
794SparcAsmParser::parseBranchModifiers(OperandVector &Operands) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000795
796 // parse (,a|,pn|,pt)+
797
798 while (getLexer().is(AsmToken::Comma)) {
799
800 Parser.Lex(); // Eat the comma
801
802 if (!getLexer().is(AsmToken::Identifier))
803 return MatchOperand_ParseFail;
804 StringRef modName = Parser.getTok().getString();
805 if (modName == "a" || modName == "pn" || modName == "pt") {
806 Operands.push_back(SparcOperand::CreateToken(modName,
807 Parser.getTok().getLoc()));
808 Parser.Lex(); // eat the identifier.
809 }
810 }
811 return MatchOperand_Success;
812}
813
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000814bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
815 unsigned &RegNo,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000816 unsigned &RegKind)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000817{
818 int64_t intVal = 0;
819 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000820 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000821 if (Tok.is(AsmToken::Identifier)) {
822 StringRef name = Tok.getString();
823
824 // %fp
825 if (name.equals("fp")) {
826 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000827 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000828 return true;
829 }
830 // %sp
831 if (name.equals("sp")) {
832 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000833 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000834 return true;
835 }
836
837 if (name.equals("y")) {
838 RegNo = Sparc::Y;
James Y Knightf7e70172015-05-18 16:38:47 +0000839 RegKind = SparcOperand::rk_Special;
James Y Knight807563d2015-05-18 16:29:48 +0000840 return true;
841 }
842
843 if (name.substr(0, 3).equals_lower("asr")
844 && !name.substr(3).getAsInteger(10, intVal)
845 && intVal > 0 && intVal < 32) {
846 RegNo = ASRRegs[intVal];
James Y Knightf7e70172015-05-18 16:38:47 +0000847 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000848 return true;
849 }
850
851 if (name.equals("icc")) {
852 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000853 RegKind = SparcOperand::rk_Special;
854 return true;
855 }
856
857 if (name.equals("psr")) {
858 RegNo = Sparc::PSR;
859 RegKind = SparcOperand::rk_Special;
860 return true;
861 }
862
863 if (name.equals("wim")) {
864 RegNo = Sparc::WIM;
865 RegKind = SparcOperand::rk_Special;
866 return true;
867 }
868
869 if (name.equals("tbr")) {
870 RegNo = Sparc::TBR;
871 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000872 return true;
873 }
874
875 if (name.equals("xcc")) {
876 // FIXME:: check 64bit.
877 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000878 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000879 return true;
880 }
881
882 // %fcc0 - %fcc3
883 if (name.substr(0, 3).equals_lower("fcc")
884 && !name.substr(3).getAsInteger(10, intVal)
885 && intVal < 4) {
886 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000887 RegNo = Sparc::FCC0 + intVal;
James Y Knightf7e70172015-05-18 16:38:47 +0000888 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000889 return true;
890 }
891
892 // %g0 - %g7
893 if (name.substr(0, 1).equals_lower("g")
894 && !name.substr(1).getAsInteger(10, intVal)
895 && intVal < 8) {
896 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000897 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000898 return true;
899 }
900 // %o0 - %o7
901 if (name.substr(0, 1).equals_lower("o")
902 && !name.substr(1).getAsInteger(10, intVal)
903 && intVal < 8) {
904 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000905 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000906 return true;
907 }
908 if (name.substr(0, 1).equals_lower("l")
909 && !name.substr(1).getAsInteger(10, intVal)
910 && intVal < 8) {
911 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000912 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000913 return true;
914 }
915 if (name.substr(0, 1).equals_lower("i")
916 && !name.substr(1).getAsInteger(10, intVal)
917 && intVal < 8) {
918 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000919 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000920 return true;
921 }
922 // %f0 - %f31
923 if (name.substr(0, 1).equals_lower("f")
924 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000925 RegNo = FloatRegs[intVal];
926 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000927 return true;
928 }
929 // %f32 - %f62
930 if (name.substr(0, 1).equals_lower("f")
931 && !name.substr(1, 2).getAsInteger(10, intVal)
932 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000933 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +0000934 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000935 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000936 return true;
937 }
938
939 // %r0 - %r31
940 if (name.substr(0, 1).equals_lower("r")
941 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
942 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000943 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000944 return true;
945 }
946 }
947 return false;
948}
949
James Y Knightf90346f2015-06-18 15:05:15 +0000950// Determine if an expression contains a reference to the symbol
951// "_GLOBAL_OFFSET_TABLE_".
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000952static bool hasGOTReference(const MCExpr *Expr) {
953 switch (Expr->getKind()) {
954 case MCExpr::Target:
955 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
956 return hasGOTReference(SE->getSubExpr());
957 break;
958
959 case MCExpr::Constant:
960 break;
961
962 case MCExpr::Binary: {
963 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
964 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
965 }
966
967 case MCExpr::SymbolRef: {
968 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
969 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
970 }
971
972 case MCExpr::Unary:
973 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
974 }
975 return false;
976}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000977
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000978bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
979 SMLoc &EndLoc)
980{
981 AsmToken Tok = Parser.getTok();
982 if (!Tok.is(AsmToken::Identifier))
983 return false;
984
985 StringRef name = Tok.getString();
986
987 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
988
989 if (VK == SparcMCExpr::VK_Sparc_None)
990 return false;
991
992 Parser.Lex(); // Eat the identifier.
993 if (Parser.getTok().getKind() != AsmToken::LParen)
994 return false;
995
996 Parser.Lex(); // Eat the LParen token.
997 const MCExpr *subExpr;
998 if (Parser.parseParenExpression(subExpr, EndLoc))
999 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001000
1001 bool isPIC = getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
1002
James Y Knightf90346f2015-06-18 15:05:15 +00001003 // Ugly: if a sparc assembly expression says "%hi(...)" but the
1004 // expression within contains _GLOBAL_OFFSET_TABLE_, it REALLY means
1005 // %pc22. Same with %lo -> %pc10. Worse, if it doesn't contain that,
1006 // the meaning depends on whether the assembler was invoked with
1007 // -KPIC or not: if so, it really means %got22/%got10; if not, it
1008 // actually means what it said! Sigh, historical mistakes...
1009
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001010 switch(VK) {
1011 default: break;
1012 case SparcMCExpr::VK_Sparc_LO:
1013 VK = (hasGOTReference(subExpr)
1014 ? SparcMCExpr::VK_Sparc_PC10
1015 : (isPIC ? SparcMCExpr::VK_Sparc_GOT10 : VK));
1016 break;
1017 case SparcMCExpr::VK_Sparc_HI:
1018 VK = (hasGOTReference(subExpr)
1019 ? SparcMCExpr::VK_Sparc_PC22
1020 : (isPIC ? SparcMCExpr::VK_Sparc_GOT22 : VK));
1021 break;
1022 }
1023
Jim Grosbach13760bd2015-05-30 01:25:56 +00001024 EVal = SparcMCExpr::create(VK, subExpr, getContext());
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001025 return true;
1026}
1027
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001028extern "C" void LLVMInitializeSparcAsmParser() {
1029 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
1030 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +00001031 RegisterMCAsmParser<SparcAsmParser> C(TheSparcelTarget);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001032}
1033
1034#define GET_REGISTER_MATCHER
1035#define GET_MATCHER_IMPLEMENTATION
1036#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001037
David Blaikie960ea3f2014-06-08 16:18:35 +00001038unsigned SparcAsmParser::validateTargetOperandClass(MCParsedAsmOperand &GOp,
1039 unsigned Kind) {
1040 SparcOperand &Op = (SparcOperand &)GOp;
1041 if (Op.isFloatOrDoubleReg()) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001042 switch (Kind) {
1043 default: break;
1044 case MCK_DFPRegs:
David Blaikie960ea3f2014-06-08 16:18:35 +00001045 if (!Op.isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001046 return MCTargetAsmParser::Match_Success;
1047 break;
1048 case MCK_QFPRegs:
1049 if (SparcOperand::MorphToQuadReg(Op))
1050 return MCTargetAsmParser::Match_Success;
1051 break;
1052 }
1053 }
1054 return Match_InvalidOperand;
1055}