blob: a4bb8b9a5e5d6a03d6d40926cc8337627a3a572a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUSubtarget.cpp - AMDGPU Subtarget Information ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Implements the AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUSubtarget.h"
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000016#include "SIMachineFunctionInfo.h"
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000017#include "llvm/ADT/SmallString.h"
Tom Stellard83f0bce2015-01-29 16:55:25 +000018#include "llvm/CodeGen/MachineScheduler.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000019#include "llvm/Target/TargetFrameLowering.h"
20#include <algorithm>
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000021
Tom Stellard75aadc22012-12-11 21:25:42 +000022using namespace llvm;
23
Chandler Carruthe96dd892014-04-21 22:55:11 +000024#define DEBUG_TYPE "amdgpu-subtarget"
25
Tom Stellard75aadc22012-12-11 21:25:42 +000026#define GET_SUBTARGETINFO_ENUM
27#define GET_SUBTARGETINFO_TARGET_DESC
28#define GET_SUBTARGETINFO_CTOR
29#include "AMDGPUGenSubtargetInfo.inc"
30
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000031AMDGPUSubtarget::~AMDGPUSubtarget() = default;
Matt Arsenault43e92fe2016-06-24 06:30:11 +000032
Eric Christopherac4b69e2014-07-25 22:22:39 +000033AMDGPUSubtarget &
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000034AMDGPUSubtarget::initializeSubtargetDependencies(const Triple &TT,
35 StringRef GPU, StringRef FS) {
Eric Christopherac4b69e2014-07-25 22:22:39 +000036 // Determine default and user-specified characteristics
Matt Arsenaultf171cf22014-07-14 23:40:49 +000037 // On SI+, we want FP64 denormals to be on by default. FP32 denormals can be
38 // enabled, but some instructions do not respect them and they run at the
39 // double precision rate, so don't enable by default.
40 //
41 // We want to be able to turn these off, but making this a subtarget feature
42 // for SI has the unhelpful behavior that it unsets everything else if you
43 // disable it.
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000044
Matt Arsenault2fdf2a12017-02-21 23:35:48 +000045 SmallString<256> FullFS("+promote-alloca,+fp64-fp16-denormals,+dx10-clamp,+load-store-opt,");
Changpeng Fangb41574a2015-12-22 20:55:23 +000046 if (isAmdHsaOS()) // Turn on FlatForGlobal for HSA.
Wei Ding205bfdb2017-02-10 02:15:29 +000047 FullFS += "+flat-for-global,+unaligned-buffer-access,+trap-handler,";
Matt Arsenaulta6867fd2017-01-23 22:31:03 +000048
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000049 FullFS += FS;
50
51 ParseSubtargetFeatures(GPU, FullFS);
Tom Stellard2e59a452014-06-13 01:32:00 +000052
Matt Arsenaultd8f7ea32017-01-27 17:42:26 +000053 // Unless +-flat-for-global is specified, turn on FlatForGlobal for all OS-es
54 // on VI and newer hardware to avoid assertion failures due to missing ADDR64
55 // variants of MUBUF instructions.
56 if (!hasAddr64() && !FS.contains("flat-for-global")) {
57 FlatForGlobal = true;
58 }
59
Eric Christopherac4b69e2014-07-25 22:22:39 +000060 // FIXME: I don't think think Evergreen has any useful support for
61 // denormals, but should be checked. Should we issue a warning somewhere
62 // if someone tries to enable these?
Tom Stellard2e59a452014-06-13 01:32:00 +000063 if (getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +000064 FP64FP16Denormals = false;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000065 FP32Denormals = false;
Eric Christopherac4b69e2014-07-25 22:22:39 +000066 }
Matt Arsenault24ee0782016-02-12 02:40:47 +000067
68 // Set defaults if needed.
69 if (MaxPrivateElementSize == 0)
Matt Arsenaulte8ed8e52016-05-11 00:28:54 +000070 MaxPrivateElementSize = 4;
Matt Arsenault24ee0782016-02-12 02:40:47 +000071
Eric Christopherac4b69e2014-07-25 22:22:39 +000072 return *this;
73}
74
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000075AMDGPUSubtarget::AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
Matt Arsenault43e92fe2016-06-24 06:30:11 +000076 const TargetMachine &TM)
77 : AMDGPUGenSubtargetInfo(TT, GPU, FS),
78 TargetTriple(TT),
79 Gen(TT.getArch() == Triple::amdgcn ? SOUTHERN_ISLANDS : R600),
80 IsaVersion(ISAVersion0_0_0),
81 WavefrontSize(64),
82 LocalMemorySize(0),
83 LDSBankCount(0),
84 MaxPrivateElementSize(0),
Tom Stellard40ce8af2015-01-28 16:04:26 +000085
Matt Arsenault43e92fe2016-06-24 06:30:11 +000086 FastFMAF32(false),
87 HalfRate64Ops(false),
88
89 FP32Denormals(false),
Matt Arsenaulta6867fd2017-01-23 22:31:03 +000090 FP64FP16Denormals(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +000091 FPExceptions(false),
Matt Arsenault2fdf2a12017-02-21 23:35:48 +000092 DX10Clamp(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +000093 FlatForGlobal(false),
Tom Stellard64a9d082016-10-14 18:10:39 +000094 UnalignedScratchAccess(false),
Matt Arsenault7f681ac2016-07-01 23:03:44 +000095 UnalignedBufferAccess(false),
96
Matt Arsenaulte823d922017-02-18 18:29:53 +000097 HasApertureRegs(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +000098 EnableXNACK(false),
Wei Ding205bfdb2017-02-10 02:15:29 +000099 TrapHandler(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000100 DebuggerInsertNops(false),
101 DebuggerReserveRegs(false),
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000102 DebuggerEmitPrologue(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000103
104 EnableVGPRSpilling(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000105 EnablePromoteAlloca(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000106 EnableLoadStoreOpt(false),
107 EnableUnsafeDSOffsetFolding(false),
108 EnableSIScheduler(false),
109 DumpCode(false),
110
111 FP64(false),
112 IsGCN(false),
113 GCN1Encoding(false),
114 GCN3Encoding(false),
115 CIInsts(false),
Matt Arsenault2021f082017-02-18 19:12:26 +0000116 GFX9Insts(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000117 SGPRInitBug(false),
118 HasSMemRealTime(false),
119 Has16BitInsts(false),
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000120 HasVOP3PInsts(false),
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000121 HasMovrel(false),
122 HasVGPRIndexMode(false),
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000123 HasScalarStores(false),
Benjamin Kramer11590b82017-01-20 10:37:53 +0000124 HasInv2PiInlineImm(false),
Sam Kolton07dbde22017-01-20 10:01:25 +0000125 HasSDWA(false),
126 HasDPP(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000127 FlatAddressSpace(false),
128
129 R600ALUInst(false),
130 CaymanISA(false),
131 CFALUBug(false),
132 HasVertexCache(false),
133 TexVTXClauseSize(0),
Alexander Timofeev18009562016-12-08 17:28:47 +0000134 ScalarizeGlobal(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000135
136 FeatureDisable(false),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000137 InstrItins(getInstrItineraryForCPU(GPU)) {
Tom Stellard40ce8af2015-01-28 16:04:26 +0000138 initializeSubtargetDependencies(TT, GPU, FS);
Tom Stellarda40f9712014-01-22 21:55:43 +0000139}
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000140
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000141unsigned AMDGPUSubtarget::getMaxLocalMemSizeWithWaveCount(unsigned NWaves,
142 const Function &F) const {
143 if (NWaves == 1)
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000144 return getLocalMemorySize();
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000145 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
146 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
147 unsigned MaxWaves = getMaxWavesPerEU();
148 return getLocalMemorySize() * MaxWaves / WorkGroupsPerCu / NWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000149}
150
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000151unsigned AMDGPUSubtarget::getOccupancyWithLocalMemSize(uint32_t Bytes,
152 const Function &F) const {
153 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
154 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
155 unsigned MaxWaves = getMaxWavesPerEU();
156 unsigned Limit = getLocalMemorySize() * MaxWaves / WorkGroupsPerCu;
157 unsigned NumWaves = Limit / (Bytes ? Bytes : 1u);
158 NumWaves = std::min(NumWaves, MaxWaves);
159 NumWaves = std::max(NumWaves, 1u);
160 return NumWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000161}
162
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000163std::pair<unsigned, unsigned> AMDGPUSubtarget::getFlatWorkGroupSizes(
164 const Function &F) const {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000165 // Default minimum/maximum flat work group sizes.
166 std::pair<unsigned, unsigned> Default =
167 AMDGPU::isCompute(F.getCallingConv()) ?
168 std::pair<unsigned, unsigned>(getWavefrontSize() * 2,
169 getWavefrontSize() * 4) :
170 std::pair<unsigned, unsigned>(1, getWavefrontSize());
171
172 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
173 // starts using "amdgpu-flat-work-group-size" attribute.
174 Default.second = AMDGPU::getIntegerAttribute(
175 F, "amdgpu-max-work-group-size", Default.second);
176 Default.first = std::min(Default.first, Default.second);
177
178 // Requested minimum/maximum flat work group sizes.
179 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
180 F, "amdgpu-flat-work-group-size", Default);
181
182 // Make sure requested minimum is less than requested maximum.
183 if (Requested.first > Requested.second)
184 return Default;
185
186 // Make sure requested values do not violate subtarget's specifications.
187 if (Requested.first < getMinFlatWorkGroupSize())
188 return Default;
189 if (Requested.second > getMaxFlatWorkGroupSize())
190 return Default;
191
192 return Requested;
193}
194
195std::pair<unsigned, unsigned> AMDGPUSubtarget::getWavesPerEU(
196 const Function &F) const {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000197 // Default minimum/maximum number of waves per execution unit.
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000198 std::pair<unsigned, unsigned> Default(1, getMaxWavesPerEU());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000199
200 // Default/requested minimum/maximum flat work group sizes.
201 std::pair<unsigned, unsigned> FlatWorkGroupSizes = getFlatWorkGroupSizes(F);
202
203 // If minimum/maximum flat work group sizes were explicitly requested using
204 // "amdgpu-flat-work-group-size" attribute, then set default minimum/maximum
205 // number of waves per execution unit to values implied by requested
206 // minimum/maximum flat work group sizes.
207 unsigned MinImpliedByFlatWorkGroupSize =
208 getMaxWavesPerEU(FlatWorkGroupSizes.second);
209 bool RequestedFlatWorkGroupSize = false;
210
211 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
212 // starts using "amdgpu-flat-work-group-size" attribute.
213 if (F.hasFnAttribute("amdgpu-max-work-group-size") ||
214 F.hasFnAttribute("amdgpu-flat-work-group-size")) {
215 Default.first = MinImpliedByFlatWorkGroupSize;
216 RequestedFlatWorkGroupSize = true;
217 }
218
219 // Requested minimum/maximum number of waves per execution unit.
220 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
221 F, "amdgpu-waves-per-eu", Default, true);
222
223 // Make sure requested minimum is less than requested maximum.
224 if (Requested.second && Requested.first > Requested.second)
225 return Default;
226
227 // Make sure requested values do not violate subtarget's specifications.
228 if (Requested.first < getMinWavesPerEU() ||
229 Requested.first > getMaxWavesPerEU())
230 return Default;
231 if (Requested.second > getMaxWavesPerEU())
232 return Default;
233
234 // Make sure requested values are compatible with values implied by requested
235 // minimum/maximum flat work group sizes.
236 if (RequestedFlatWorkGroupSize &&
237 Requested.first > MinImpliedByFlatWorkGroupSize)
238 return Default;
239
240 return Requested;
241}
242
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000243R600Subtarget::R600Subtarget(const Triple &TT, StringRef GPU, StringRef FS,
244 const TargetMachine &TM) :
245 AMDGPUSubtarget(TT, GPU, FS, TM),
246 InstrInfo(*this),
247 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0),
248 TLInfo(TM, *this) {}
249
250SISubtarget::SISubtarget(const Triple &TT, StringRef GPU, StringRef FS,
251 const TargetMachine &TM) :
252 AMDGPUSubtarget(TT, GPU, FS, TM),
253 InstrInfo(*this),
254 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000255 TLInfo(TM, *this) {}
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000256
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000257void SISubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy,
Matt Arsenault55dff272016-06-28 00:11:26 +0000258 unsigned NumRegionInstrs) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000259 // Track register pressure so the scheduler can try to decrease
260 // pressure once register usage is above the threshold defined by
261 // SIRegisterInfo::getRegPressureSetLimit()
262 Policy.ShouldTrackPressure = true;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000263
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000264 // Enabling both top down and bottom up scheduling seems to give us less
265 // register spills than just using one of these approaches on its own.
266 Policy.OnlyTopDown = false;
267 Policy.OnlyBottomUp = false;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000268
Alexander Timofeev9f61fea2017-02-14 14:29:05 +0000269 // Enabling ShouldTrackLaneMasks crashes the SI Machine Scheduler.
270 if (!enableSIScheduler())
271 Policy.ShouldTrackLaneMasks = true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000272}
Tom Stellard0bc954e2016-03-30 16:35:09 +0000273
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000274bool SISubtarget::isVGPRSpillingEnabled(const Function& F) const {
275 return EnableVGPRSpilling || !AMDGPU::isShader(F.getCallingConv());
276}
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000277
Tom Stellard2f3f9852017-01-25 01:25:13 +0000278unsigned SISubtarget::getKernArgSegmentSize(const MachineFunction &MF,
Konstantin Zhuravlyov27d64c32017-02-08 13:29:23 +0000279 unsigned ExplicitArgBytes) const {
Tom Stellard2f3f9852017-01-25 01:25:13 +0000280 unsigned ImplicitBytes = getImplicitArgNumBytes(MF);
Tom Stellarde88bbc32016-09-23 01:33:26 +0000281 if (ImplicitBytes == 0)
282 return ExplicitArgBytes;
283
284 unsigned Alignment = getAlignmentForImplicitArgPtr();
285 return alignTo(ExplicitArgBytes, Alignment) + ImplicitBytes;
286}
287
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000288unsigned SISubtarget::getOccupancyWithNumSGPRs(unsigned SGPRs) const {
289 if (getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
290 if (SGPRs <= 80)
291 return 10;
292 if (SGPRs <= 88)
293 return 9;
294 if (SGPRs <= 100)
295 return 8;
296 return 7;
297 }
298 if (SGPRs <= 48)
299 return 10;
300 if (SGPRs <= 56)
301 return 9;
302 if (SGPRs <= 64)
303 return 8;
304 if (SGPRs <= 72)
305 return 7;
306 if (SGPRs <= 80)
307 return 6;
308 return 5;
309}
310
311unsigned SISubtarget::getOccupancyWithNumVGPRs(unsigned VGPRs) const {
312 if (VGPRs <= 24)
313 return 10;
314 if (VGPRs <= 28)
315 return 9;
316 if (VGPRs <= 32)
317 return 8;
318 if (VGPRs <= 36)
319 return 7;
320 if (VGPRs <= 40)
321 return 6;
322 if (VGPRs <= 48)
323 return 5;
324 if (VGPRs <= 64)
325 return 4;
326 if (VGPRs <= 84)
327 return 3;
328 if (VGPRs <= 128)
329 return 2;
330 return 1;
331}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000332
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000333unsigned SISubtarget::getReservedNumSGPRs(const MachineFunction &MF) const {
334 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
335 if (MFI.hasFlatScratchInit()) {
336 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
337 return 6; // FLAT_SCRATCH, XNACK, VCC (in that order).
338 if (getGeneration() == AMDGPUSubtarget::SEA_ISLANDS)
339 return 4; // FLAT_SCRATCH, VCC (in that order).
340 }
341
342 if (isXNACKEnabled())
343 return 4; // XNACK, VCC (in that order).
344 return 2; // VCC.
345}
346
347unsigned SISubtarget::getMaxNumSGPRs(const MachineFunction &MF) const {
348 const Function &F = *MF.getFunction();
349 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
350
351 // Compute maximum number of SGPRs function can use using default/requested
352 // minimum number of waves per execution unit.
353 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
354 unsigned MaxNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, false);
355 unsigned MaxAddressableNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, true);
356
357 // Check if maximum number of SGPRs was explicitly requested using
358 // "amdgpu-num-sgpr" attribute.
359 if (F.hasFnAttribute("amdgpu-num-sgpr")) {
360 unsigned Requested = AMDGPU::getIntegerAttribute(
361 F, "amdgpu-num-sgpr", MaxNumSGPRs);
362
363 // Make sure requested value does not violate subtarget's specifications.
364 if (Requested && (Requested <= getReservedNumSGPRs(MF)))
365 Requested = 0;
366
367 // If more SGPRs are required to support the input user/system SGPRs,
368 // increase to accommodate them.
369 //
370 // FIXME: This really ends up using the requested number of SGPRs + number
371 // of reserved special registers in total. Theoretically you could re-use
372 // the last input registers for these special registers, but this would
373 // require a lot of complexity to deal with the weird aliasing.
374 unsigned InputNumSGPRs = MFI.getNumPreloadedSGPRs();
375 if (Requested && Requested < InputNumSGPRs)
376 Requested = InputNumSGPRs;
377
378 // Make sure requested value is compatible with values implied by
379 // default/requested minimum/maximum number of waves per execution unit.
380 if (Requested && Requested > getMaxNumSGPRs(WavesPerEU.first, false))
381 Requested = 0;
382 if (WavesPerEU.second &&
383 Requested && Requested < getMinNumSGPRs(WavesPerEU.second))
384 Requested = 0;
385
386 if (Requested)
387 MaxNumSGPRs = Requested;
388 }
389
Matt Arsenault4eae3012016-10-28 20:31:47 +0000390 if (hasSGPRInitBug())
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000391 MaxNumSGPRs = AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000392
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000393 return std::min(MaxNumSGPRs - getReservedNumSGPRs(MF),
394 MaxAddressableNumSGPRs);
395}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000396
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000397unsigned SISubtarget::getMaxNumVGPRs(const MachineFunction &MF) const {
398 const Function &F = *MF.getFunction();
399 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
400
401 // Compute maximum number of VGPRs function can use using default/requested
402 // minimum number of waves per execution unit.
403 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
404 unsigned MaxNumVGPRs = getMaxNumVGPRs(WavesPerEU.first);
405
406 // Check if maximum number of VGPRs was explicitly requested using
407 // "amdgpu-num-vgpr" attribute.
408 if (F.hasFnAttribute("amdgpu-num-vgpr")) {
409 unsigned Requested = AMDGPU::getIntegerAttribute(
410 F, "amdgpu-num-vgpr", MaxNumVGPRs);
411
412 // Make sure requested value does not violate subtarget's specifications.
413 if (Requested && Requested <= getReservedNumVGPRs(MF))
414 Requested = 0;
415
416 // Make sure requested value is compatible with values implied by
417 // default/requested minimum/maximum number of waves per execution unit.
418 if (Requested && Requested > getMaxNumVGPRs(WavesPerEU.first))
419 Requested = 0;
420 if (WavesPerEU.second &&
421 Requested && Requested < getMinNumVGPRs(WavesPerEU.second))
422 Requested = 0;
423
424 if (Requested)
425 MaxNumVGPRs = Requested;
426 }
427
428 return MaxNumVGPRs - getReservedNumVGPRs(MF);
Matt Arsenault4eae3012016-10-28 20:31:47 +0000429}