| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 1 | //===- RegAllocFast.cpp - A fast register allocator for debug code --------===// | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 | // | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 9 | /// \file This register allocator allocates registers to a basic block at a | 
|  | 10 | /// time, attempting to keep values in registers and reusing registers as | 
|  | 11 | /// appropriate. | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/ArrayRef.h" | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/DenseMap.h" | 
|  | 17 | #include "llvm/ADT/IndexedMap.h" | 
|  | 18 | #include "llvm/ADT/SmallSet.h" | 
|  | 19 | #include "llvm/ADT/SmallVector.h" | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/SparseSet.h" | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/Statistic.h" | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineBasicBlock.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFunction.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
|  | 26 | #include "llvm/CodeGen/MachineInstr.h" | 
|  | 27 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineOperand.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
|  | 30 | #include "llvm/CodeGen/RegAllocRegistry.h" | 
|  | 31 | #include "llvm/CodeGen/RegisterClassInfo.h" | 
| David Blaikie | 3f833ed | 2017-11-08 01:01:31 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/TargetInstrInfo.h" | 
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/TargetOpcodes.h" | 
|  | 34 | #include "llvm/CodeGen/TargetRegisterInfo.h" | 
|  | 35 | #include "llvm/CodeGen/TargetSubtargetInfo.h" | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 36 | #include "llvm/IR/DebugLoc.h" | 
|  | 37 | #include "llvm/IR/Metadata.h" | 
|  | 38 | #include "llvm/MC/MCInstrDesc.h" | 
|  | 39 | #include "llvm/MC/MCRegisterInfo.h" | 
|  | 40 | #include "llvm/Pass.h" | 
|  | 41 | #include "llvm/Support/Casting.h" | 
|  | 42 | #include "llvm/Support/Compiler.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 43 | #include "llvm/Support/Debug.h" | 
|  | 44 | #include "llvm/Support/ErrorHandling.h" | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 45 | #include "llvm/Support/raw_ostream.h" | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 46 | #include <cassert> | 
|  | 47 | #include <tuple> | 
|  | 48 | #include <vector> | 
|  | 49 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 50 | using namespace llvm; | 
|  | 51 |  | 
| Chandler Carruth | 1b9dde0 | 2014-04-22 02:02:50 +0000 | [diff] [blame] | 52 | #define DEBUG_TYPE "regalloc" | 
|  | 53 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 54 | STATISTIC(NumStores, "Number of stores added"); | 
|  | 55 | STATISTIC(NumLoads , "Number of loads added"); | 
| Matthias Braun | 14af82a | 2018-11-07 02:04:07 +0000 | [diff] [blame] | 56 | STATISTIC(NumCoalesced, "Number of copies coalesced"); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 57 |  | 
|  | 58 | static RegisterRegAlloc | 
|  | 59 | fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator); | 
|  | 60 |  | 
|  | 61 | namespace { | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 62 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 63 | class RegAllocFast : public MachineFunctionPass { | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 64 | public: | 
|  | 65 | static char ID; | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 66 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 67 | RegAllocFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1) {} | 
| Derek Schuff | ad154c8 | 2016-03-28 17:05:30 +0000 | [diff] [blame] | 68 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 69 | private: | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 70 | MachineFrameInfo *MFI; | 
| Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 71 | MachineRegisterInfo *MRI; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 72 | const TargetRegisterInfo *TRI; | 
|  | 73 | const TargetInstrInfo *TII; | 
| Jakob Stoklund Olesen | 50663b7 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 74 | RegisterClassInfo RegClassInfo; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 75 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 76 | /// Basic block currently being allocated. | 
| Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 77 | MachineBasicBlock *MBB; | 
|  | 78 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 79 | /// Maps virtual regs to the frame index where these values are spilled. | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 80 | IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg; | 
|  | 81 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 82 | /// Everything we know about a live virtual register. | 
| Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 83 | struct LiveReg { | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 84 | MachineInstr *LastUse = nullptr; ///< Last instr to use reg. | 
|  | 85 | unsigned VirtReg;                ///< Virtual register number. | 
|  | 86 | MCPhysReg PhysReg = 0;           ///< Currently held here. | 
|  | 87 | unsigned short LastOpNum = 0;    ///< OpNum on LastUse. | 
|  | 88 | bool Dirty = false;              ///< Register needs spill. | 
| Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 89 |  | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 90 | explicit LiveReg(unsigned VirtReg) : VirtReg(VirtReg) {} | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 91 |  | 
| Andrew Trick | 1eb4a0d | 2012-04-20 20:05:28 +0000 | [diff] [blame] | 92 | unsigned getSparseSetIndex() const { | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 93 | return TargetRegisterInfo::virtReg2Index(VirtReg); | 
|  | 94 | } | 
| Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 95 | }; | 
|  | 96 |  | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 97 | using LiveRegMap = SparseSet<LiveReg>; | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 98 | /// This map contains entries for each virtual register that is currently | 
|  | 99 | /// available in a physical register. | 
| Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 100 | LiveRegMap LiveVirtRegs; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 101 |  | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 102 | DenseMap<unsigned, SmallVector<MachineInstr *, 2>> LiveDbgValueMap; | 
| Devang Patel | d71bc1a | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 103 |  | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 104 | /// State of a physical register. | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 105 | enum RegState { | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 106 | /// A disabled register is not available for allocation, but an alias may | 
|  | 107 | /// be in use. A register can only be moved out of the disabled state if | 
|  | 108 | /// all aliases are disabled. | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 109 | regDisabled, | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 110 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 111 | /// A free register is not currently in use and can be allocated | 
|  | 112 | /// immediately without checking aliases. | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 113 | regFree, | 
|  | 114 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 115 | /// A reserved register has been assigned explicitly (e.g., setting up a | 
|  | 116 | /// call parameter), and it remains reserved until it is used. | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 117 | regReserved | 
|  | 118 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 119 | /// A register state may also be a virtual register number, indication | 
|  | 120 | /// that the physical register is currently allocated to a virtual | 
|  | 121 | /// register. In that case, LiveVirtRegs contains the inverse mapping. | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 122 | }; | 
|  | 123 |  | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 124 | /// Maps each physical register to a RegState enum or a virtual register. | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 125 | std::vector<unsigned> PhysRegState; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 126 |  | 
| Matthias Braun | a09d18d | 2017-09-09 00:52:45 +0000 | [diff] [blame] | 127 | SmallVector<unsigned, 16> VirtDead; | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 128 | SmallVector<MachineInstr *, 32> Coalesced; | 
| Matthias Braun | a09d18d | 2017-09-09 00:52:45 +0000 | [diff] [blame] | 129 |  | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 130 | using RegUnitSet = SparseSet<uint16_t, identity<uint16_t>>; | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 131 | /// Set of register units that are used in the current instruction, and so | 
|  | 132 | /// cannot be allocated. | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 133 | RegUnitSet UsedInInstr; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 134 |  | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 135 | void setPhysRegState(MCPhysReg PhysReg, unsigned NewState); | 
|  | 136 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 137 | /// Mark a physreg as used in this instruction. | 
|  | 138 | void markRegUsedInInstr(MCPhysReg PhysReg) { | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 139 | for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) | 
|  | 140 | UsedInInstr.insert(*Units); | 
|  | 141 | } | 
|  | 142 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 143 | /// Check if a physreg or any of its aliases are used in this instruction. | 
|  | 144 | bool isRegUsedInInstr(MCPhysReg PhysReg) const { | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 145 | for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) | 
|  | 146 | if (UsedInInstr.count(*Units)) | 
|  | 147 | return true; | 
|  | 148 | return false; | 
|  | 149 | } | 
|  | 150 |  | 
| Alp Toker | 61007d8 | 2014-03-02 03:20:38 +0000 | [diff] [blame] | 151 | enum : unsigned { | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 152 | spillClean = 50, | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 153 | spillDirty = 100, | 
|  | 154 | spillImpossible = ~0u | 
|  | 155 | }; | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 156 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 157 | public: | 
| Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 158 | StringRef getPassName() const override { return "Fast Register Allocator"; } | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 159 |  | 
| Craig Topper | 4584cd5 | 2014-03-07 09:26:03 +0000 | [diff] [blame] | 160 | void getAnalysisUsage(AnalysisUsage &AU) const override { | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 161 | AU.setPreservesCFG(); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 162 | MachineFunctionPass::getAnalysisUsage(AU); | 
|  | 163 | } | 
|  | 164 |  | 
| Matthias Braun | 90799ce | 2016-08-23 21:19:49 +0000 | [diff] [blame] | 165 | MachineFunctionProperties getRequiredProperties() const override { | 
|  | 166 | return MachineFunctionProperties().set( | 
|  | 167 | MachineFunctionProperties::Property::NoPHIs); | 
|  | 168 | } | 
|  | 169 |  | 
| Derek Schuff | ad154c8 | 2016-03-28 17:05:30 +0000 | [diff] [blame] | 170 | MachineFunctionProperties getSetProperties() const override { | 
|  | 171 | return MachineFunctionProperties().set( | 
| Matthias Braun | 1eb4736 | 2016-08-25 01:27:13 +0000 | [diff] [blame] | 172 | MachineFunctionProperties::Property::NoVRegs); | 
| Derek Schuff | ad154c8 | 2016-03-28 17:05:30 +0000 | [diff] [blame] | 173 | } | 
|  | 174 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 175 | private: | 
| Fangrui Song | cb0bab8 | 2018-07-16 18:51:40 +0000 | [diff] [blame] | 176 | bool runOnMachineFunction(MachineFunction &MF) override; | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 177 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 178 | void allocateBasicBlock(MachineBasicBlock &MBB); | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 179 | void allocateInstruction(MachineInstr &MI); | 
|  | 180 | void handleDebugValue(MachineInstr &MI); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 181 | void handleThroughOperands(MachineInstr &MI, | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 182 | SmallVectorImpl<unsigned> &VirtDead); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 183 | bool isLastUseOfLocalReg(const MachineOperand &MO) const; | 
| Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 184 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 185 | void addKillFlag(const LiveReg &LRI); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 186 | void killVirtReg(LiveReg &LR); | 
| Jakob Stoklund Olesen | 955a0e7 | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 187 | void killVirtReg(unsigned VirtReg); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 188 | void spillVirtReg(MachineBasicBlock::iterator MI, LiveReg &LR); | 
| Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 189 | void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg); | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 190 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 191 | void usePhysReg(MachineOperand &MO); | 
| Quentin Colombet | 72f6d59 | 2018-01-29 23:42:37 +0000 | [diff] [blame] | 192 | void definePhysReg(MachineBasicBlock::iterator MI, MCPhysReg PhysReg, | 
|  | 193 | RegState NewState); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 194 | unsigned calcSpillCost(MCPhysReg PhysReg) const; | 
| Quentin Colombet | 72f6d59 | 2018-01-29 23:42:37 +0000 | [diff] [blame] | 195 | void assignVirtToPhysReg(LiveReg &, MCPhysReg PhysReg); | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 196 |  | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 197 | LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) { | 
|  | 198 | return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg)); | 
|  | 199 | } | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 200 |  | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 201 | LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const { | 
|  | 202 | return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg)); | 
|  | 203 | } | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 204 |  | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 205 | void allocVirtReg(MachineInstr &MI, LiveReg &LR, unsigned Hint); | 
|  | 206 | MCPhysReg defineVirtReg(MachineInstr &MI, unsigned OpNum, unsigned VirtReg, | 
|  | 207 | unsigned Hint); | 
|  | 208 | LiveReg &reloadVirtReg(MachineInstr &MI, unsigned OpNum, unsigned VirtReg, | 
|  | 209 | unsigned Hint); | 
| Akira Hatanaka | d837be7 | 2012-10-31 00:56:01 +0000 | [diff] [blame] | 210 | void spillAll(MachineBasicBlock::iterator MI); | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 211 | bool setPhysReg(MachineInstr &MI, MachineOperand &MO, MCPhysReg PhysReg); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 212 |  | 
| Matthias Braun | b4c76ff7 | 2018-11-07 02:04:12 +0000 | [diff] [blame] | 213 | int getStackSpaceFor(unsigned VirtReg); | 
|  | 214 | void spill(MachineBasicBlock::iterator Before, unsigned VirtReg, | 
|  | 215 | MCPhysReg AssignedReg, bool Kill); | 
|  | 216 | void reload(MachineBasicBlock::iterator Before, unsigned VirtReg, | 
|  | 217 | MCPhysReg PhysReg); | 
|  | 218 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 219 | void dumpState(); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 220 | }; | 
| Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 221 |  | 
|  | 222 | } // end anonymous namespace | 
|  | 223 |  | 
|  | 224 | char RegAllocFast::ID = 0; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 225 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 226 | INITIALIZE_PASS(RegAllocFast, "regallocfast", "Fast Register Allocator", false, | 
|  | 227 | false) | 
| Quentin Colombet | 8155114 | 2017-07-07 19:25:42 +0000 | [diff] [blame] | 228 |  | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 229 | void RegAllocFast::setPhysRegState(MCPhysReg PhysReg, unsigned NewState) { | 
|  | 230 | PhysRegState[PhysReg] = NewState; | 
|  | 231 | } | 
|  | 232 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 233 | /// This allocates space for the specified virtual register to be held on the | 
|  | 234 | /// stack. | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 235 | int RegAllocFast::getStackSpaceFor(unsigned VirtReg) { | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 236 | // Find the location Reg would belong... | 
|  | 237 | int SS = StackSlotForVirtReg[VirtReg]; | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 238 | // Already has space allocated? | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 239 | if (SS != -1) | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 240 | return SS; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 241 |  | 
|  | 242 | // Allocate a new stack object for this spill location... | 
| Matthias Braun | ebcf543 | 2018-11-07 02:04:11 +0000 | [diff] [blame] | 243 | const TargetRegisterClass &RC = *MRI->getRegClass(VirtReg); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 244 | unsigned Size = TRI->getSpillSize(RC); | 
|  | 245 | unsigned Align = TRI->getSpillAlignment(RC); | 
|  | 246 | int FrameIdx = MFI->CreateSpillStackObject(Size, Align); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 247 |  | 
|  | 248 | // Assign the slot. | 
|  | 249 | StackSlotForVirtReg[VirtReg] = FrameIdx; | 
|  | 250 | return FrameIdx; | 
|  | 251 | } | 
|  | 252 |  | 
| Matthias Braun | b4c76ff7 | 2018-11-07 02:04:12 +0000 | [diff] [blame] | 253 | /// Insert spill instruction for \p AssignedReg before \p Before. Update | 
|  | 254 | /// DBG_VALUEs with \p VirtReg operands with the stack slot. | 
|  | 255 | void RegAllocFast::spill(MachineBasicBlock::iterator Before, unsigned VirtReg, | 
|  | 256 | MCPhysReg AssignedReg, bool Kill) { | 
|  | 257 | LLVM_DEBUG(dbgs() << "Spilling " << printReg(VirtReg, TRI) | 
|  | 258 | << " in " << printReg(AssignedReg, TRI)); | 
|  | 259 | int FI = getStackSpaceFor(VirtReg); | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 260 | LLVM_DEBUG(dbgs() << " to stack slot #" << FI << '\n'); | 
| Matthias Braun | b4c76ff7 | 2018-11-07 02:04:12 +0000 | [diff] [blame] | 261 |  | 
|  | 262 | const TargetRegisterClass &RC = *MRI->getRegClass(VirtReg); | 
|  | 263 | TII->storeRegToStackSlot(*MBB, Before, AssignedReg, Kill, FI, &RC, TRI); | 
|  | 264 | ++NumStores; | 
|  | 265 |  | 
|  | 266 | // If this register is used by DBG_VALUE then insert new DBG_VALUE to | 
|  | 267 | // identify spilled location as the place to find corresponding variable's | 
|  | 268 | // value. | 
|  | 269 | SmallVectorImpl<MachineInstr *> &LRIDbgValues = LiveDbgValueMap[VirtReg]; | 
|  | 270 | for (MachineInstr *DBG : LRIDbgValues) { | 
|  | 271 | MachineInstr *NewDV = buildDbgValueForSpill(*MBB, Before, *DBG, FI); | 
|  | 272 | assert(NewDV->getParent() == MBB && "dangling parent pointer"); | 
|  | 273 | (void)NewDV; | 
|  | 274 | LLVM_DEBUG(dbgs() << "Inserting debug info due to spill:\n" << *NewDV); | 
|  | 275 | } | 
|  | 276 | // Now this register is spilled there is should not be any DBG_VALUE | 
|  | 277 | // pointing to this register because they are all pointing to spilled value | 
|  | 278 | // now. | 
|  | 279 | LRIDbgValues.clear(); | 
|  | 280 | } | 
|  | 281 |  | 
|  | 282 | /// Insert reload instruction for \p PhysReg before \p Before. | 
|  | 283 | void RegAllocFast::reload(MachineBasicBlock::iterator Before, unsigned VirtReg, | 
|  | 284 | MCPhysReg PhysReg) { | 
|  | 285 | LLVM_DEBUG(dbgs() << "Reloading " << printReg(VirtReg, TRI) << " into " | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 286 | << printReg(PhysReg, TRI) << '\n'); | 
| Matthias Braun | b4c76ff7 | 2018-11-07 02:04:12 +0000 | [diff] [blame] | 287 | int FI = getStackSpaceFor(VirtReg); | 
|  | 288 | const TargetRegisterClass &RC = *MRI->getRegClass(VirtReg); | 
|  | 289 | TII->loadRegFromStackSlot(*MBB, Before, PhysReg, FI, &RC, TRI); | 
|  | 290 | ++NumLoads; | 
|  | 291 | } | 
|  | 292 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 293 | /// Return true if MO is the only remaining reference to its virtual register, | 
|  | 294 | /// and it is guaranteed to be a block-local register. | 
|  | 295 | bool RegAllocFast::isLastUseOfLocalReg(const MachineOperand &MO) const { | 
| Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 296 | // If the register has ever been spilled or reloaded, we conservatively assume | 
|  | 297 | // it is a global register used in multiple blocks. | 
|  | 298 | if (StackSlotForVirtReg[MO.getReg()] != -1) | 
|  | 299 | return false; | 
|  | 300 |  | 
|  | 301 | // Check that the use/def chain has exactly one operand - MO. | 
| Jakob Stoklund Olesen | f71bc7b | 2012-08-08 23:44:01 +0000 | [diff] [blame] | 302 | MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg()); | 
| Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 303 | if (&*I != &MO) | 
| Jakob Stoklund Olesen | f71bc7b | 2012-08-08 23:44:01 +0000 | [diff] [blame] | 304 | return false; | 
|  | 305 | return ++I == MRI->reg_nodbg_end(); | 
| Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 306 | } | 
|  | 307 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 308 | /// Set kill flags on last use of a virtual register. | 
|  | 309 | void RegAllocFast::addKillFlag(const LiveReg &LR) { | 
| Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 310 | if (!LR.LastUse) return; | 
|  | 311 | MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum); | 
| Jakob Stoklund Olesen | e0eddb2 | 2010-05-19 21:36:05 +0000 | [diff] [blame] | 312 | if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) { | 
|  | 313 | if (MO.getReg() == LR.PhysReg) | 
| Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 314 | MO.setIsKill(); | 
| Quentin Colombet | 868ef84 | 2017-07-07 19:25:45 +0000 | [diff] [blame] | 315 | // else, don't do anything we are problably redefining a | 
|  | 316 | // subreg of this register and given we don't track which | 
|  | 317 | // lanes are actually dead, we cannot insert a kill flag here. | 
|  | 318 | // Otherwise we may end up in a situation like this: | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 319 | // ... = (MO) physreg:sub1, implicit killed physreg | 
| Quentin Colombet | 868ef84 | 2017-07-07 19:25:45 +0000 | [diff] [blame] | 320 | // ... <== Here we would allow later pass to reuse physreg:sub1 | 
|  | 321 | //         which is potentially wrong. | 
|  | 322 | // LR:sub0 = ... | 
|  | 323 | // ... = LR.sub1 <== This is going to use physreg:sub1 | 
| Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 324 | } | 
| Jakob Stoklund Olesen | 955a0e7 | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 325 | } | 
|  | 326 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 327 | /// Mark virtreg as no longer available. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 328 | void RegAllocFast::killVirtReg(LiveReg &LR) { | 
|  | 329 | addKillFlag(LR); | 
|  | 330 | assert(PhysRegState[LR.PhysReg] == LR.VirtReg && | 
| Jakob Stoklund Olesen | bd5e076 | 2012-02-22 16:50:46 +0000 | [diff] [blame] | 331 | "Broken RegState mapping"); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 332 | setPhysRegState(LR.PhysReg, regFree); | 
|  | 333 | LR.PhysReg = 0; | 
| Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 334 | } | 
|  | 335 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 336 | /// Mark virtreg as no longer available. | 
|  | 337 | void RegAllocFast::killVirtReg(unsigned VirtReg) { | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 338 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && | 
|  | 339 | "killVirtReg needs a virtual register"); | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 340 | LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 341 | if (LRI != LiveVirtRegs.end() && LRI->PhysReg) | 
|  | 342 | killVirtReg(*LRI); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 343 | } | 
|  | 344 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 345 | /// This method spills the value specified by VirtReg into the corresponding | 
|  | 346 | /// stack slot if needed. | 
|  | 347 | void RegAllocFast::spillVirtReg(MachineBasicBlock::iterator MI, | 
|  | 348 | unsigned VirtReg) { | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 349 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && | 
|  | 350 | "Spilling a physical register is illegal!"); | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 351 | LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 352 | assert(LRI != LiveVirtRegs.end() && LRI->PhysReg && | 
|  | 353 | "Spilling unmapped virtual register"); | 
|  | 354 | spillVirtReg(MI, *LRI); | 
| Jakob Stoklund Olesen | 41f8dc8 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 355 | } | 
|  | 356 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 357 | /// Do the actual work of spilling. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 358 | void RegAllocFast::spillVirtReg(MachineBasicBlock::iterator MI, LiveReg &LR) { | 
|  | 359 | assert(PhysRegState[LR.PhysReg] == LR.VirtReg && "Broken RegState mapping"); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 360 |  | 
| Jakob Stoklund Olesen | 11f1ba1 | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 361 | if (LR.Dirty) { | 
| Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 362 | // If this physreg is used by the instruction, we want to kill it on the | 
|  | 363 | // instruction, not on the spill. | 
| Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 364 | bool SpillKill = MachineBasicBlock::iterator(LR.LastUse) != MI; | 
| Jakob Stoklund Olesen | 11f1ba1 | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 365 | LR.Dirty = false; | 
| Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 366 |  | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 367 | spill(MI, LR.VirtReg, LR.PhysReg, SpillKill); | 
| Matthias Braun | b4c76ff7 | 2018-11-07 02:04:12 +0000 | [diff] [blame] | 368 |  | 
| Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 369 | if (SpillKill) | 
| Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 370 | LR.LastUse = nullptr; // Don't kill register again | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 371 | } | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 372 | killVirtReg(LR); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 373 | } | 
|  | 374 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 375 | /// Spill all dirty virtregs without killing them. | 
|  | 376 | void RegAllocFast::spillAll(MachineBasicBlock::iterator MI) { | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 377 | if (LiveVirtRegs.empty()) | 
|  | 378 | return; | 
| Jakob Stoklund Olesen | 70563bb | 2010-05-17 20:01:22 +0000 | [diff] [blame] | 379 | // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order | 
|  | 380 | // of spilling here is deterministic, if arbitrary. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 381 | for (LiveReg &LR : LiveVirtRegs) { | 
|  | 382 | if (!LR.PhysReg) | 
|  | 383 | continue; | 
|  | 384 | spillVirtReg(MI, LR); | 
|  | 385 | } | 
| Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 386 | LiveVirtRegs.clear(); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 387 | } | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 388 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 389 | /// Handle the direct use of a physical register.  Check that the register is | 
|  | 390 | /// not used by a virtreg. Kill the physreg, marking it free. This may add | 
|  | 391 | /// implicit kills to MO->getParent() and invalidate MO. | 
|  | 392 | void RegAllocFast::usePhysReg(MachineOperand &MO) { | 
| Hans Wennborg | 8eb336c | 2016-05-18 16:10:17 +0000 | [diff] [blame] | 393 | // Ignore undef uses. | 
|  | 394 | if (MO.isUndef()) | 
|  | 395 | return; | 
|  | 396 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 397 | unsigned PhysReg = MO.getReg(); | 
|  | 398 | assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) && | 
|  | 399 | "Bad usePhysReg operand"); | 
|  | 400 |  | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 401 | markRegUsedInInstr(PhysReg); | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 402 | switch (PhysRegState[PhysReg]) { | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 403 | case regDisabled: | 
|  | 404 | break; | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 405 | case regReserved: | 
|  | 406 | PhysRegState[PhysReg] = regFree; | 
| Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 407 | LLVM_FALLTHROUGH; | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 408 | case regFree: | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 409 | MO.setIsKill(); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 410 | return; | 
|  | 411 | default: | 
| Eric Christopher | 66a8bf5 | 2010-12-08 21:35:09 +0000 | [diff] [blame] | 412 | // The physreg was allocated to a virtual register. That means the value we | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 413 | // wanted has been clobbered. | 
|  | 414 | llvm_unreachable("Instruction uses an allocated register"); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 415 | } | 
|  | 416 |  | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 417 | // Maybe a superregister is reserved? | 
| Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 418 | for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) { | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 419 | MCPhysReg Alias = *AI; | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 420 | switch (PhysRegState[Alias]) { | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 421 | case regDisabled: | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 422 | break; | 
|  | 423 | case regReserved: | 
| Quentin Colombet | 079aba7 | 2014-12-03 23:38:08 +0000 | [diff] [blame] | 424 | // Either PhysReg is a subregister of Alias and we mark the | 
|  | 425 | // whole register as free, or PhysReg is the superregister of | 
|  | 426 | // Alias and we mark all the aliases as disabled before freeing | 
|  | 427 | // PhysReg. | 
|  | 428 | // In the latter case, since PhysReg was disabled, this means that | 
|  | 429 | // its value is defined only by physical sub-registers. This check | 
|  | 430 | // is performed by the assert of the default case in this loop. | 
|  | 431 | // Note: The value of the superregister may only be partial | 
|  | 432 | // defined, that is why regDisabled is a valid state for aliases. | 
|  | 433 | assert((TRI->isSuperRegister(PhysReg, Alias) || | 
|  | 434 | TRI->isSuperRegister(Alias, PhysReg)) && | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 435 | "Instruction is not using a subregister of a reserved register"); | 
| Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 436 | LLVM_FALLTHROUGH; | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 437 | case regFree: | 
|  | 438 | if (TRI->isSuperRegister(PhysReg, Alias)) { | 
|  | 439 | // Leave the superregister in the working set. | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 440 | setPhysRegState(Alias, regFree); | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 441 | MO.getParent()->addRegisterKilled(Alias, TRI, true); | 
|  | 442 | return; | 
|  | 443 | } | 
|  | 444 | // Some other alias was in the working set - clear it. | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 445 | setPhysRegState(Alias, regDisabled); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 446 | break; | 
|  | 447 | default: | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 448 | llvm_unreachable("Instruction uses an alias of an allocated register"); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 449 | } | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 450 | } | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 451 |  | 
|  | 452 | // All aliases are disabled, bring register into working set. | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 453 | setPhysRegState(PhysReg, regFree); | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 454 | MO.setIsKill(); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 455 | } | 
|  | 456 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 457 | /// Mark PhysReg as reserved or free after spilling any virtregs. This is very | 
|  | 458 | /// similar to defineVirtReg except the physreg is reserved instead of | 
|  | 459 | /// allocated. | 
| Quentin Colombet | 72f6d59 | 2018-01-29 23:42:37 +0000 | [diff] [blame] | 460 | void RegAllocFast::definePhysReg(MachineBasicBlock::iterator MI, | 
|  | 461 | MCPhysReg PhysReg, RegState NewState) { | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 462 | markRegUsedInInstr(PhysReg); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 463 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { | 
|  | 464 | case regDisabled: | 
|  | 465 | break; | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 466 | default: | 
| Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 467 | spillVirtReg(MI, VirtReg); | 
| Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 468 | LLVM_FALLTHROUGH; | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 469 | case regFree: | 
|  | 470 | case regReserved: | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 471 | setPhysRegState(PhysReg, NewState); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 472 | return; | 
|  | 473 | } | 
|  | 474 |  | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 475 | // This is a disabled register, disable all aliases. | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 476 | setPhysRegState(PhysReg, NewState); | 
| Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 477 | for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) { | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 478 | MCPhysReg Alias = *AI; | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 479 | switch (unsigned VirtReg = PhysRegState[Alias]) { | 
|  | 480 | case regDisabled: | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 481 | break; | 
|  | 482 | default: | 
| Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 483 | spillVirtReg(MI, VirtReg); | 
| Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 484 | LLVM_FALLTHROUGH; | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 485 | case regFree: | 
|  | 486 | case regReserved: | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 487 | setPhysRegState(Alias, regDisabled); | 
| Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 488 | if (TRI->isSuperRegister(PhysReg, Alias)) | 
|  | 489 | return; | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 490 | break; | 
|  | 491 | } | 
|  | 492 | } | 
|  | 493 | } | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 494 |  | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 495 | /// Return the cost of spilling clearing out PhysReg and aliases so it is free | 
|  | 496 | /// for allocation. Returns 0 when PhysReg is free or disabled with all aliases | 
|  | 497 | /// disabled - it can be allocated directly. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 498 | /// \returns spillImpossible when PhysReg or an alias can't be spilled. | 
|  | 499 | unsigned RegAllocFast::calcSpillCost(MCPhysReg PhysReg) const { | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 500 | if (isRegUsedInInstr(PhysReg)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 501 | LLVM_DEBUG(dbgs() << printReg(PhysReg, TRI) | 
|  | 502 | << " is already used in instr.\n"); | 
| Jakob Stoklund Olesen | 5857927 | 2010-05-17 21:02:08 +0000 | [diff] [blame] | 503 | return spillImpossible; | 
| Eric Christopher | de9d585 | 2011-04-12 22:17:44 +0000 | [diff] [blame] | 504 | } | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 505 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { | 
|  | 506 | case regDisabled: | 
|  | 507 | break; | 
|  | 508 | case regFree: | 
|  | 509 | return 0; | 
|  | 510 | case regReserved: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 511 | LLVM_DEBUG(dbgs() << printReg(VirtReg, TRI) << " corresponding " | 
|  | 512 | << printReg(PhysReg, TRI) << " is reserved already.\n"); | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 513 | return spillImpossible; | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 514 | default: { | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 515 | LiveRegMap::const_iterator LRI = findLiveVirtReg(VirtReg); | 
|  | 516 | assert(LRI != LiveVirtRegs.end() && LRI->PhysReg && | 
|  | 517 | "Missing VirtReg entry"); | 
|  | 518 | return LRI->Dirty ? spillDirty : spillClean; | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 519 | } | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 520 | } | 
|  | 521 |  | 
| Eric Christopher | c378336 | 2011-04-12 00:48:08 +0000 | [diff] [blame] | 522 | // This is a disabled register, add up cost of aliases. | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 523 | LLVM_DEBUG(dbgs() << printReg(PhysReg, TRI) << " is disabled.\n"); | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 524 | unsigned Cost = 0; | 
| Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 525 | for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) { | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 526 | MCPhysReg Alias = *AI; | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 527 | switch (unsigned VirtReg = PhysRegState[Alias]) { | 
|  | 528 | case regDisabled: | 
|  | 529 | break; | 
|  | 530 | case regFree: | 
|  | 531 | ++Cost; | 
|  | 532 | break; | 
|  | 533 | case regReserved: | 
|  | 534 | return spillImpossible; | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 535 | default: { | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 536 | LiveRegMap::const_iterator LRI = findLiveVirtReg(VirtReg); | 
|  | 537 | assert(LRI != LiveVirtRegs.end() && LRI->PhysReg && | 
|  | 538 | "Missing VirtReg entry"); | 
|  | 539 | Cost += LRI->Dirty ? spillDirty : spillClean; | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 540 | break; | 
|  | 541 | } | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 542 | } | 
| Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 543 | } | 
|  | 544 | return Cost; | 
|  | 545 | } | 
|  | 546 |  | 
| Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 547 | /// This method updates local state so that we know that PhysReg is the | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 548 | /// proper container for VirtReg now.  The physical register must not be used | 
|  | 549 | /// for anything else when this is called. | 
|  | 550 | void RegAllocFast::assignVirtToPhysReg(LiveReg &LR, MCPhysReg PhysReg) { | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 551 | unsigned VirtReg = LR.VirtReg; | 
|  | 552 | LLVM_DEBUG(dbgs() << "Assigning " << printReg(VirtReg, TRI) << " to " | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 553 | << printReg(PhysReg, TRI) << '\n'); | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 554 | assert(LR.PhysReg == 0 && "Already assigned a physreg"); | 
|  | 555 | assert(PhysReg != 0 && "Trying to assign no register"); | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 556 | LR.PhysReg = PhysReg; | 
| Matthias Braun | 0804dca | 2018-11-07 06:57:00 +0000 | [diff] [blame] | 557 | setPhysRegState(PhysReg, VirtReg); | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 558 | } | 
|  | 559 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 560 | /// Allocates a physical register for VirtReg. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 561 | void RegAllocFast::allocVirtReg(MachineInstr &MI, LiveReg &LR, unsigned Hint) { | 
|  | 562 | const unsigned VirtReg = LR.VirtReg; | 
| Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 563 |  | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 564 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && | 
|  | 565 | "Can only allocate virtual registers"); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 566 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 567 | const TargetRegisterClass &RC = *MRI->getRegClass(VirtReg); | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 568 | LLVM_DEBUG(dbgs() << "Search register for " << printReg(VirtReg) | 
|  | 569 | << " in class " << TRI->getRegClassName(&RC) << '\n'); | 
|  | 570 |  | 
|  | 571 | // Take hint when possible. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 572 | if (TargetRegisterInfo::isPhysicalRegister(Hint) && | 
|  | 573 | MRI->isAllocatable(Hint) && RC.contains(Hint)) { | 
| Jakob Stoklund Olesen | fb03a92 | 2011-06-13 03:26:46 +0000 | [diff] [blame] | 574 | // Ignore the hint if we would have to spill a dirty register. | 
|  | 575 | unsigned Cost = calcSpillCost(Hint); | 
|  | 576 | if (Cost < spillDirty) { | 
|  | 577 | if (Cost) | 
|  | 578 | definePhysReg(MI, Hint, regFree); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 579 | assignVirtToPhysReg(LR, Hint); | 
|  | 580 | return; | 
| Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 581 | } | 
|  | 582 | } | 
|  | 583 |  | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 584 | // First try to find a completely free register. | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 585 | ArrayRef<MCPhysReg> AllocationOrder = RegClassInfo.getOrder(&RC); | 
|  | 586 | for (MCPhysReg PhysReg : AllocationOrder) { | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 587 | if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) { | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 588 | assignVirtToPhysReg(LR, PhysReg); | 
|  | 589 | return; | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 590 | } | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 591 | } | 
|  | 592 |  | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 593 | MCPhysReg BestReg = 0; | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 594 | unsigned BestCost = spillImpossible; | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 595 | for (MCPhysReg PhysReg : AllocationOrder) { | 
|  | 596 | LLVM_DEBUG(dbgs() << "\tRegister: " << printReg(PhysReg, TRI) << ' '); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 597 | unsigned Cost = calcSpillCost(PhysReg); | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 598 | LLVM_DEBUG(dbgs() << "Cost: " << Cost << " BestCost: " << BestCost << '\n'); | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 599 | // Immediate take a register with cost 0. | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 600 | if (Cost == 0) { | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 601 | assignVirtToPhysReg(LR, PhysReg); | 
|  | 602 | return; | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 603 | } | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 604 | if (Cost < BestCost) { | 
|  | 605 | BestReg = PhysReg; | 
|  | 606 | BestCost = Cost; | 
|  | 607 | } | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 608 | } | 
|  | 609 |  | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 610 | if (!BestReg) { | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 611 | // Nothing we can do: Report an error and keep going with an invalid | 
|  | 612 | // allocation. | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 613 | if (MI.isInlineAsm()) | 
|  | 614 | MI.emitError("inline assembly requires more registers than available"); | 
|  | 615 | else | 
|  | 616 | MI.emitError("ran out of registers during register allocation"); | 
|  | 617 | definePhysReg(MI, *AllocationOrder.begin(), regFree); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 618 | assignVirtToPhysReg(LR, *AllocationOrder.begin()); | 
|  | 619 | return; | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 620 | } | 
|  | 621 |  | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 622 | definePhysReg(MI, BestReg, regFree); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 623 | assignVirtToPhysReg(LR, BestReg); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 624 | } | 
|  | 625 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 626 | /// Allocates a register for VirtReg and mark it as dirty. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 627 | MCPhysReg RegAllocFast::defineVirtReg(MachineInstr &MI, unsigned OpNum, | 
|  | 628 | unsigned VirtReg, unsigned Hint) { | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 629 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && | 
|  | 630 | "Not a virtual register"); | 
| Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 631 | LiveRegMap::iterator LRI; | 
| Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 632 | bool New; | 
| Benjamin Kramer | d6f1f84 | 2014-03-02 13:30:33 +0000 | [diff] [blame] | 633 | std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg)); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 634 | if (!LRI->PhysReg) { | 
| Jakob Stoklund Olesen | 7d22a81b | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 635 | // If there is no hint, peek at the only use of this register. | 
|  | 636 | if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) && | 
|  | 637 | MRI->hasOneNonDBGUse(VirtReg)) { | 
| Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 638 | const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg); | 
| Jakob Stoklund Olesen | 7d22a81b | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 639 | // It's a copy, use the destination register as a hint. | 
| Jakob Stoklund Olesen | 4c82a9e | 2010-07-03 00:04:37 +0000 | [diff] [blame] | 640 | if (UseMI.isCopyLike()) | 
|  | 641 | Hint = UseMI.getOperand(0).getReg(); | 
| Jakob Stoklund Olesen | 7d22a81b | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 642 | } | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 643 | allocVirtReg(MI, *LRI, Hint); | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 644 | } else if (LRI->LastUse) { | 
| Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 645 | // Redefining a live register - kill at the last use, unless it is this | 
|  | 646 | // instruction defining VirtReg multiple times. | 
| Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 647 | if (LRI->LastUse != &MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse()) | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 648 | addKillFlag(*LRI); | 
| Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 649 | } | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 650 | assert(LRI->PhysReg && "Register not assigned"); | 
| Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 651 | LRI->LastUse = &MI; | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 652 | LRI->LastOpNum = OpNum; | 
|  | 653 | LRI->Dirty = true; | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 654 | markRegUsedInInstr(LRI->PhysReg); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 655 | return LRI->PhysReg; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 656 | } | 
|  | 657 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 658 | /// Make sure VirtReg is available in a physreg and return it. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 659 | RegAllocFast::LiveReg &RegAllocFast::reloadVirtReg(MachineInstr &MI, | 
|  | 660 | unsigned OpNum, | 
|  | 661 | unsigned VirtReg, | 
|  | 662 | unsigned Hint) { | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 663 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && | 
|  | 664 | "Not a virtual register"); | 
| Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 665 | LiveRegMap::iterator LRI; | 
| Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 666 | bool New; | 
| Benjamin Kramer | d6f1f84 | 2014-03-02 13:30:33 +0000 | [diff] [blame] | 667 | std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg)); | 
| Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 668 | MachineOperand &MO = MI.getOperand(OpNum); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 669 | if (!LRI->PhysReg) { | 
|  | 670 | allocVirtReg(MI, *LRI, Hint); | 
| Matthias Braun | b4c76ff7 | 2018-11-07 02:04:12 +0000 | [diff] [blame] | 671 | reload(MI, VirtReg, LRI->PhysReg); | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 672 | } else if (LRI->Dirty) { | 
| Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 673 | if (isLastUseOfLocalReg(MO)) { | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 674 | LLVM_DEBUG(dbgs() << "Killing last use: " << MO << '\n'); | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 675 | if (MO.isUse()) | 
|  | 676 | MO.setIsKill(); | 
|  | 677 | else | 
|  | 678 | MO.setIsDead(); | 
| Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 679 | } else if (MO.isKill()) { | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 680 | LLVM_DEBUG(dbgs() << "Clearing dubious kill: " << MO << '\n'); | 
| Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 681 | MO.setIsKill(false); | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 682 | } else if (MO.isDead()) { | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 683 | LLVM_DEBUG(dbgs() << "Clearing dubious dead: " << MO << '\n'); | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 684 | MO.setIsDead(false); | 
| Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 685 | } | 
| Jakob Stoklund Olesen | edd3d9d | 2010-05-17 03:26:06 +0000 | [diff] [blame] | 686 | } else if (MO.isKill()) { | 
|  | 687 | // We must remove kill flags from uses of reloaded registers because the | 
|  | 688 | // register would be killed immediately, and there might be a second use: | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 689 | //   %foo = OR killed %x, %x | 
| Jakob Stoklund Olesen | edd3d9d | 2010-05-17 03:26:06 +0000 | [diff] [blame] | 690 | // This would cause a second reload of %x into a different register. | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 691 | LLVM_DEBUG(dbgs() << "Clearing clean kill: " << MO << '\n'); | 
| Jakob Stoklund Olesen | edd3d9d | 2010-05-17 03:26:06 +0000 | [diff] [blame] | 692 | MO.setIsKill(false); | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 693 | } else if (MO.isDead()) { | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 694 | LLVM_DEBUG(dbgs() << "Clearing clean dead: " << MO << '\n'); | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 695 | MO.setIsDead(false); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 696 | } | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 697 | assert(LRI->PhysReg && "Register not assigned"); | 
| Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 698 | LRI->LastUse = &MI; | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 699 | LRI->LastOpNum = OpNum; | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 700 | markRegUsedInInstr(LRI->PhysReg); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 701 | return *LRI; | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 702 | } | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 703 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 704 | /// Changes operand OpNum in MI the refer the PhysReg, considering subregs. This | 
|  | 705 | /// may invalidate any operand pointers.  Return true if the operand kills its | 
|  | 706 | /// register. | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 707 | bool RegAllocFast::setPhysReg(MachineInstr &MI, MachineOperand &MO, | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 708 | MCPhysReg PhysReg) { | 
| Jakob Stoklund Olesen | a13fd12 | 2012-05-14 21:30:58 +0000 | [diff] [blame] | 709 | bool Dead = MO.isDead(); | 
| Jakob Stoklund Olesen | e07a408 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 710 | if (!MO.getSubReg()) { | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 711 | MO.setReg(PhysReg); | 
| Geoff Berry | f8bf2ec | 2018-02-23 18:25:08 +0000 | [diff] [blame] | 712 | MO.setIsRenamable(true); | 
| Jakob Stoklund Olesen | a13fd12 | 2012-05-14 21:30:58 +0000 | [diff] [blame] | 713 | return MO.isKill() || Dead; | 
| Jakob Stoklund Olesen | e07a408 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 714 | } | 
|  | 715 |  | 
|  | 716 | // Handle subregister index. | 
|  | 717 | MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0); | 
| Geoff Berry | f8bf2ec | 2018-02-23 18:25:08 +0000 | [diff] [blame] | 718 | MO.setIsRenamable(true); | 
| Jakob Stoklund Olesen | e07a408 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 719 | MO.setSubReg(0); | 
| Jakob Stoklund Olesen | e0eddb2 | 2010-05-19 21:36:05 +0000 | [diff] [blame] | 720 |  | 
|  | 721 | // A kill flag implies killing the full register. Add corresponding super | 
|  | 722 | // register kill. | 
|  | 723 | if (MO.isKill()) { | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 724 | MI.addRegisterKilled(PhysReg, TRI, true); | 
| Jakob Stoklund Olesen | e07a408 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 725 | return true; | 
|  | 726 | } | 
| Jakob Stoklund Olesen | dc2e0cd | 2012-05-14 21:10:25 +0000 | [diff] [blame] | 727 |  | 
|  | 728 | // A <def,read-undef> of a sub-register requires an implicit def of the full | 
|  | 729 | // register. | 
|  | 730 | if (MO.isDef() && MO.isUndef()) | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 731 | MI.addRegisterDefined(PhysReg, TRI); | 
| Jakob Stoklund Olesen | dc2e0cd | 2012-05-14 21:10:25 +0000 | [diff] [blame] | 732 |  | 
| Jakob Stoklund Olesen | a13fd12 | 2012-05-14 21:30:58 +0000 | [diff] [blame] | 733 | return Dead; | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 734 | } | 
|  | 735 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 736 | // Handles special instruction operand like early clobbers and tied ops when | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 737 | // there are additional physreg defines. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 738 | void RegAllocFast::handleThroughOperands(MachineInstr &MI, | 
|  | 739 | SmallVectorImpl<unsigned> &VirtDead) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 740 | LLVM_DEBUG(dbgs() << "Scanning for through registers:"); | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 741 | SmallSet<unsigned, 8> ThroughRegs; | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 742 | for (const MachineOperand &MO : MI.operands()) { | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 743 | if (!MO.isReg()) continue; | 
|  | 744 | unsigned Reg = MO.getReg(); | 
| Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 745 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) | 
|  | 746 | continue; | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 747 | if (MO.isEarlyClobber() || (MO.isUse() && MO.isTied()) || | 
|  | 748 | (MO.getSubReg() && MI.readsVirtualRegister(Reg))) { | 
| David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 749 | if (ThroughRegs.insert(Reg).second) | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 750 | LLVM_DEBUG(dbgs() << ' ' << printReg(Reg)); | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 751 | } | 
|  | 752 | } | 
|  | 753 |  | 
|  | 754 | // If any physreg defines collide with preallocated through registers, | 
|  | 755 | // we must spill and reallocate. | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 756 | LLVM_DEBUG(dbgs() << "\nChecking for physdef collisions.\n"); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 757 | for (const MachineOperand &MO : MI.operands()) { | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 758 | if (!MO.isReg() || !MO.isDef()) continue; | 
|  | 759 | unsigned Reg = MO.getReg(); | 
|  | 760 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 761 | markRegUsedInInstr(Reg); | 
| Jakob Stoklund Olesen | 9b09cf0 | 2012-06-01 22:38:17 +0000 | [diff] [blame] | 762 | for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) { | 
| Jakob Stoklund Olesen | 9b09cf0 | 2012-06-01 22:38:17 +0000 | [diff] [blame] | 763 | if (ThroughRegs.count(PhysRegState[*AI])) | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 764 | definePhysReg(MI, *AI, regFree); | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 765 | } | 
|  | 766 | } | 
|  | 767 |  | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 768 | SmallVector<unsigned, 8> PartialDefs; | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 769 | LLVM_DEBUG(dbgs() << "Allocating tied uses.\n"); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 770 | for (unsigned I = 0, E = MI.getNumOperands(); I != E; ++I) { | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 771 | MachineOperand &MO = MI.getOperand(I); | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 772 | if (!MO.isReg()) continue; | 
|  | 773 | unsigned Reg = MO.getReg(); | 
| Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 774 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 775 | if (MO.isUse()) { | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 776 | if (!MO.isTied()) continue; | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 777 | LLVM_DEBUG(dbgs() << "Operand " << I << "(" << MO | 
|  | 778 | << ") is tied to operand " << MI.findTiedOperandIdx(I) | 
|  | 779 | << ".\n"); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 780 | LiveReg &LR = reloadVirtReg(MI, I, Reg, 0); | 
|  | 781 | MCPhysReg PhysReg = LR.PhysReg; | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 782 | setPhysReg(MI, MO, PhysReg); | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 783 | // Note: we don't update the def operand yet. That would cause the normal | 
|  | 784 | // def-scan to attempt spilling. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 785 | } else if (MO.getSubReg() && MI.readsVirtualRegister(Reg)) { | 
| Matthias Braun | b0ecbef | 2018-11-07 06:57:02 +0000 | [diff] [blame] | 786 | LLVM_DEBUG(dbgs() << "Partial redefine: " << MO << '\n'); | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 787 | // Reload the register, but don't assign to the operand just yet. | 
|  | 788 | // That would confuse the later phys-def processing pass. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 789 | LiveReg &LR = reloadVirtReg(MI, I, Reg, 0); | 
|  | 790 | PartialDefs.push_back(LR.PhysReg); | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 791 | } | 
|  | 792 | } | 
|  | 793 |  | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 794 | LLVM_DEBUG(dbgs() << "Allocating early clobbers.\n"); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 795 | for (unsigned I = 0, E = MI.getNumOperands(); I != E; ++I) { | 
|  | 796 | const MachineOperand &MO = MI.getOperand(I); | 
| Rafael Espindola | 2021f38 | 2011-11-22 06:27:18 +0000 | [diff] [blame] | 797 | if (!MO.isReg()) continue; | 
|  | 798 | unsigned Reg = MO.getReg(); | 
|  | 799 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; | 
|  | 800 | if (!MO.isEarlyClobber()) | 
|  | 801 | continue; | 
|  | 802 | // Note: defineVirtReg may invalidate MO. | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 803 | MCPhysReg PhysReg = defineVirtReg(MI, I, Reg, 0); | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 804 | if (setPhysReg(MI, MI.getOperand(I), PhysReg)) | 
| Rafael Espindola | 2021f38 | 2011-11-22 06:27:18 +0000 | [diff] [blame] | 805 | VirtDead.push_back(Reg); | 
|  | 806 | } | 
|  | 807 |  | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 808 | // Restore UsedInInstr to a state usable for allocating normal virtual uses. | 
| Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 809 | UsedInInstr.clear(); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 810 | for (const MachineOperand &MO : MI.operands()) { | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 811 | if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue; | 
|  | 812 | unsigned Reg = MO.getReg(); | 
|  | 813 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 814 | LLVM_DEBUG(dbgs() << "\tSetting " << printReg(Reg, TRI) | 
|  | 815 | << " as used in instr\n"); | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 816 | markRegUsedInInstr(Reg); | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 817 | } | 
| Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 818 |  | 
|  | 819 | // Also mark PartialDefs as used to avoid reallocation. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 820 | for (unsigned PartialDef : PartialDefs) | 
|  | 821 | markRegUsedInInstr(PartialDef); | 
| Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 822 | } | 
|  | 823 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 824 | #ifndef NDEBUG | 
|  | 825 | void RegAllocFast::dumpState() { | 
|  | 826 | for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) { | 
|  | 827 | if (PhysRegState[Reg] == regDisabled) continue; | 
| Francis Visoiu Mistrih | c71cced | 2017-11-30 16:12:24 +0000 | [diff] [blame] | 828 | dbgs() << " " << printReg(Reg, TRI); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 829 | switch(PhysRegState[Reg]) { | 
|  | 830 | case regFree: | 
|  | 831 | break; | 
|  | 832 | case regReserved: | 
|  | 833 | dbgs() << "*"; | 
|  | 834 | break; | 
|  | 835 | default: { | 
| Francis Visoiu Mistrih | 9d419d3 | 2017-11-28 12:42:37 +0000 | [diff] [blame] | 836 | dbgs() << '=' << printReg(PhysRegState[Reg]); | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 837 | LiveRegMap::iterator LRI = findLiveVirtReg(PhysRegState[Reg]); | 
|  | 838 | assert(LRI != LiveVirtRegs.end() && LRI->PhysReg && | 
|  | 839 | "Missing VirtReg entry"); | 
|  | 840 | if (LRI->Dirty) | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 841 | dbgs() << "*"; | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 842 | assert(LRI->PhysReg == Reg && "Bad inverse map"); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 843 | break; | 
|  | 844 | } | 
|  | 845 | } | 
|  | 846 | } | 
|  | 847 | dbgs() << '\n'; | 
|  | 848 | // Check that LiveVirtRegs is the inverse. | 
|  | 849 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), | 
|  | 850 | e = LiveVirtRegs.end(); i != e; ++i) { | 
| Matthias Braun | 5b7c90b | 2018-11-07 06:57:03 +0000 | [diff] [blame] | 851 | if (!i->PhysReg) | 
|  | 852 | continue; | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 853 | assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) && | 
|  | 854 | "Bad map key"); | 
|  | 855 | assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) && | 
|  | 856 | "Bad map value"); | 
|  | 857 | assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map"); | 
|  | 858 | } | 
|  | 859 | } | 
|  | 860 | #endif | 
|  | 861 |  | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 862 | void RegAllocFast::allocateInstruction(MachineInstr &MI) { | 
|  | 863 | const MCInstrDesc &MCID = MI.getDesc(); | 
|  | 864 |  | 
|  | 865 | // If this is a copy, we may be able to coalesce. | 
|  | 866 | unsigned CopySrcReg = 0; | 
|  | 867 | unsigned CopyDstReg = 0; | 
|  | 868 | unsigned CopySrcSub = 0; | 
|  | 869 | unsigned CopyDstSub = 0; | 
|  | 870 | if (MI.isCopy()) { | 
|  | 871 | CopyDstReg = MI.getOperand(0).getReg(); | 
|  | 872 | CopySrcReg = MI.getOperand(1).getReg(); | 
|  | 873 | CopyDstSub = MI.getOperand(0).getSubReg(); | 
|  | 874 | CopySrcSub = MI.getOperand(1).getSubReg(); | 
|  | 875 | } | 
|  | 876 |  | 
|  | 877 | // Track registers used by instruction. | 
|  | 878 | UsedInInstr.clear(); | 
|  | 879 |  | 
|  | 880 | // First scan. | 
|  | 881 | // Mark physreg uses and early clobbers as used. | 
|  | 882 | // Find the end of the virtreg operands | 
|  | 883 | unsigned VirtOpEnd = 0; | 
|  | 884 | bool hasTiedOps = false; | 
|  | 885 | bool hasEarlyClobbers = false; | 
|  | 886 | bool hasPartialRedefs = false; | 
|  | 887 | bool hasPhysDefs = false; | 
|  | 888 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
|  | 889 | MachineOperand &MO = MI.getOperand(i); | 
|  | 890 | // Make sure MRI knows about registers clobbered by regmasks. | 
|  | 891 | if (MO.isRegMask()) { | 
|  | 892 | MRI->addPhysRegsUsedFromRegMask(MO.getRegMask()); | 
|  | 893 | continue; | 
|  | 894 | } | 
|  | 895 | if (!MO.isReg()) continue; | 
|  | 896 | unsigned Reg = MO.getReg(); | 
|  | 897 | if (!Reg) continue; | 
|  | 898 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { | 
|  | 899 | VirtOpEnd = i+1; | 
|  | 900 | if (MO.isUse()) { | 
|  | 901 | hasTiedOps = hasTiedOps || | 
|  | 902 | MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1; | 
|  | 903 | } else { | 
|  | 904 | if (MO.isEarlyClobber()) | 
|  | 905 | hasEarlyClobbers = true; | 
|  | 906 | if (MO.getSubReg() && MI.readsVirtualRegister(Reg)) | 
|  | 907 | hasPartialRedefs = true; | 
|  | 908 | } | 
|  | 909 | continue; | 
|  | 910 | } | 
|  | 911 | if (!MRI->isAllocatable(Reg)) continue; | 
|  | 912 | if (MO.isUse()) { | 
|  | 913 | usePhysReg(MO); | 
|  | 914 | } else if (MO.isEarlyClobber()) { | 
|  | 915 | definePhysReg(MI, Reg, | 
|  | 916 | (MO.isImplicit() || MO.isDead()) ? regFree : regReserved); | 
|  | 917 | hasEarlyClobbers = true; | 
|  | 918 | } else | 
|  | 919 | hasPhysDefs = true; | 
|  | 920 | } | 
|  | 921 |  | 
|  | 922 | // The instruction may have virtual register operands that must be allocated | 
|  | 923 | // the same register at use-time and def-time: early clobbers and tied | 
|  | 924 | // operands. If there are also physical defs, these registers must avoid | 
|  | 925 | // both physical defs and uses, making them more constrained than normal | 
|  | 926 | // operands. | 
|  | 927 | // Similarly, if there are multiple defs and tied operands, we must make | 
|  | 928 | // sure the same register is allocated to uses and defs. | 
|  | 929 | // We didn't detect inline asm tied operands above, so just make this extra | 
|  | 930 | // pass for all inline asm. | 
|  | 931 | if (MI.isInlineAsm() || hasEarlyClobbers || hasPartialRedefs || | 
|  | 932 | (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) { | 
|  | 933 | handleThroughOperands(MI, VirtDead); | 
|  | 934 | // Don't attempt coalescing when we have funny stuff going on. | 
|  | 935 | CopyDstReg = 0; | 
|  | 936 | // Pretend we have early clobbers so the use operands get marked below. | 
|  | 937 | // This is not necessary for the common case of a single tied use. | 
|  | 938 | hasEarlyClobbers = true; | 
|  | 939 | } | 
|  | 940 |  | 
|  | 941 | // Second scan. | 
|  | 942 | // Allocate virtreg uses. | 
|  | 943 | for (unsigned I = 0; I != VirtOpEnd; ++I) { | 
|  | 944 | MachineOperand &MO = MI.getOperand(I); | 
|  | 945 | if (!MO.isReg()) continue; | 
|  | 946 | unsigned Reg = MO.getReg(); | 
|  | 947 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; | 
|  | 948 | if (MO.isUse()) { | 
|  | 949 | LiveReg &LR = reloadVirtReg(MI, I, Reg, CopyDstReg); | 
|  | 950 | MCPhysReg PhysReg = LR.PhysReg; | 
|  | 951 | CopySrcReg = (CopySrcReg == Reg || CopySrcReg == PhysReg) ? PhysReg : 0; | 
|  | 952 | if (setPhysReg(MI, MO, PhysReg)) | 
|  | 953 | killVirtReg(LR); | 
|  | 954 | } | 
|  | 955 | } | 
|  | 956 |  | 
|  | 957 | // Track registers defined by instruction - early clobbers and tied uses at | 
|  | 958 | // this point. | 
|  | 959 | UsedInInstr.clear(); | 
|  | 960 | if (hasEarlyClobbers) { | 
|  | 961 | for (const MachineOperand &MO : MI.operands()) { | 
|  | 962 | if (!MO.isReg()) continue; | 
|  | 963 | unsigned Reg = MO.getReg(); | 
|  | 964 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; | 
|  | 965 | // Look for physreg defs and tied uses. | 
|  | 966 | if (!MO.isDef() && !MO.isTied()) continue; | 
|  | 967 | markRegUsedInInstr(Reg); | 
|  | 968 | } | 
|  | 969 | } | 
|  | 970 |  | 
|  | 971 | unsigned DefOpEnd = MI.getNumOperands(); | 
|  | 972 | if (MI.isCall()) { | 
|  | 973 | // Spill all virtregs before a call. This serves one purpose: If an | 
|  | 974 | // exception is thrown, the landing pad is going to expect to find | 
|  | 975 | // registers in their spill slots. | 
|  | 976 | // Note: although this is appealing to just consider all definitions | 
|  | 977 | // as call-clobbered, this is not correct because some of those | 
|  | 978 | // definitions may be used later on and we do not want to reuse | 
|  | 979 | // those for virtual registers in between. | 
|  | 980 | LLVM_DEBUG(dbgs() << "  Spilling remaining registers before call.\n"); | 
|  | 981 | spillAll(MI); | 
|  | 982 | } | 
|  | 983 |  | 
|  | 984 | // Third scan. | 
|  | 985 | // Allocate defs and collect dead defs. | 
|  | 986 | for (unsigned I = 0; I != DefOpEnd; ++I) { | 
|  | 987 | const MachineOperand &MO = MI.getOperand(I); | 
|  | 988 | if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber()) | 
|  | 989 | continue; | 
|  | 990 | unsigned Reg = MO.getReg(); | 
|  | 991 |  | 
|  | 992 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { | 
|  | 993 | if (!MRI->isAllocatable(Reg)) continue; | 
|  | 994 | definePhysReg(MI, Reg, MO.isDead() ? regFree : regReserved); | 
|  | 995 | continue; | 
|  | 996 | } | 
|  | 997 | MCPhysReg PhysReg = defineVirtReg(MI, I, Reg, CopySrcReg); | 
|  | 998 | if (setPhysReg(MI, MI.getOperand(I), PhysReg)) { | 
|  | 999 | VirtDead.push_back(Reg); | 
|  | 1000 | CopyDstReg = 0; // cancel coalescing; | 
|  | 1001 | } else | 
|  | 1002 | CopyDstReg = (CopyDstReg == Reg || CopyDstReg == PhysReg) ? PhysReg : 0; | 
|  | 1003 | } | 
|  | 1004 |  | 
|  | 1005 | // Kill dead defs after the scan to ensure that multiple defs of the same | 
|  | 1006 | // register are allocated identically. We didn't need to do this for uses | 
|  | 1007 | // because we are crerating our own kill flags, and they are always at the | 
|  | 1008 | // last use. | 
|  | 1009 | for (unsigned VirtReg : VirtDead) | 
|  | 1010 | killVirtReg(VirtReg); | 
|  | 1011 | VirtDead.clear(); | 
|  | 1012 |  | 
|  | 1013 | LLVM_DEBUG(dbgs() << "<< " << MI); | 
|  | 1014 | if (CopyDstReg && CopyDstReg == CopySrcReg && CopyDstSub == CopySrcSub) { | 
|  | 1015 | LLVM_DEBUG(dbgs() << "Mark identity copy for removal\n"); | 
|  | 1016 | Coalesced.push_back(&MI); | 
|  | 1017 | } | 
|  | 1018 | } | 
|  | 1019 |  | 
|  | 1020 | void RegAllocFast::handleDebugValue(MachineInstr &MI) { | 
|  | 1021 | MachineOperand &MO = MI.getOperand(0); | 
|  | 1022 |  | 
|  | 1023 | // Ignore DBG_VALUEs that aren't based on virtual registers. These are | 
|  | 1024 | // mostly constants and frame indices. | 
|  | 1025 | if (!MO.isReg()) | 
|  | 1026 | return; | 
|  | 1027 | unsigned Reg = MO.getReg(); | 
|  | 1028 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) | 
|  | 1029 | return; | 
|  | 1030 |  | 
|  | 1031 | // See if this virtual register has already been allocated to a physical | 
|  | 1032 | // register or spilled to a stack slot. | 
|  | 1033 | LiveRegMap::iterator LRI = findLiveVirtReg(Reg); | 
|  | 1034 | if (LRI != LiveVirtRegs.end() && LRI->PhysReg) { | 
|  | 1035 | setPhysReg(MI, MO, LRI->PhysReg); | 
|  | 1036 | } else { | 
|  | 1037 | int SS = StackSlotForVirtReg[Reg]; | 
|  | 1038 | if (SS != -1) { | 
|  | 1039 | // Modify DBG_VALUE now that the value is in a spill slot. | 
|  | 1040 | updateDbgValueForSpill(MI, SS); | 
|  | 1041 | LLVM_DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << MI); | 
|  | 1042 | return; | 
|  | 1043 | } | 
|  | 1044 |  | 
|  | 1045 | // We can't allocate a physreg for a DebugValue, sorry! | 
|  | 1046 | LLVM_DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE"); | 
|  | 1047 | MO.setReg(0); | 
|  | 1048 | } | 
|  | 1049 |  | 
|  | 1050 | // If Reg hasn't been spilled, put this DBG_VALUE in LiveDbgValueMap so | 
|  | 1051 | // that future spills of Reg will have DBG_VALUEs. | 
|  | 1052 | LiveDbgValueMap[Reg].push_back(&MI); | 
|  | 1053 | } | 
|  | 1054 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1055 | void RegAllocFast::allocateBasicBlock(MachineBasicBlock &MBB) { | 
|  | 1056 | this->MBB = &MBB; | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1057 | LLVM_DEBUG(dbgs() << "\nAllocating " << MBB); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1058 |  | 
|  | 1059 | PhysRegState.assign(TRI->getNumRegs(), regDisabled); | 
| Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 1060 | assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?"); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1061 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1062 | MachineBasicBlock::iterator MII = MBB.begin(); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1063 |  | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1064 | // Add live-in registers as live. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1065 | for (const MachineBasicBlock::RegisterMaskPair LI : MBB.liveins()) | 
| Matthias Braun | d9da162 | 2015-09-09 18:08:03 +0000 | [diff] [blame] | 1066 | if (MRI->isAllocatable(LI.PhysReg)) | 
| Quentin Colombet | 72f6d59 | 2018-01-29 23:42:37 +0000 | [diff] [blame] | 1067 | definePhysReg(MII, LI.PhysReg, regReserved); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1068 |  | 
| Matthias Braun | a09d18d | 2017-09-09 00:52:45 +0000 | [diff] [blame] | 1069 | VirtDead.clear(); | 
|  | 1070 | Coalesced.clear(); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1071 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1072 | // Otherwise, sequentially allocate each instruction in the MBB. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1073 | for (MachineInstr &MI : MBB) { | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 1074 | LLVM_DEBUG( | 
|  | 1075 | dbgs() << "\n>> " << MI << "Regs:"; | 
|  | 1076 | dumpState() | 
|  | 1077 | ); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1078 |  | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 1079 | // Special handling for debug values. Note that they are not allowed to | 
|  | 1080 | // affect codegen of the other instructions in any way. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1081 | if (MI.isDebugValue()) { | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 1082 | handleDebugValue(MI); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1083 | continue; | 
|  | 1084 | } | 
|  | 1085 |  | 
| Matthias Braun | fb93aec | 2018-11-10 00:36:27 +0000 | [diff] [blame] | 1086 | allocateInstruction(MI); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1087 | } | 
|  | 1088 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1089 | // Spill all physical registers holding virtual registers now. | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1090 | LLVM_DEBUG(dbgs() << "Spilling live registers at end of block.\n"); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1091 | spillAll(MBB.getFirstTerminator()); | 
| Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1092 |  | 
| Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1093 | // Erase all the coalesced copies. We are delaying it until now because | 
| Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 1094 | // LiveVirtRegs might refer to the instrs. | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1095 | for (MachineInstr *MI : Coalesced) | 
|  | 1096 | MBB.erase(MI); | 
| Matthias Braun | 14af82a | 2018-11-07 02:04:07 +0000 | [diff] [blame] | 1097 | NumCoalesced += Coalesced.size(); | 
| Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1098 |  | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1099 | LLVM_DEBUG(MBB.dump()); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1100 | } | 
|  | 1101 |  | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1102 | bool RegAllocFast::runOnMachineFunction(MachineFunction &MF) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1103 | LLVM_DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n" | 
|  | 1104 | << "********** Function: " << MF.getName() << '\n'); | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1105 | MRI = &MF.getRegInfo(); | 
|  | 1106 | const TargetSubtargetInfo &STI = MF.getSubtarget(); | 
|  | 1107 | TRI = STI.getRegisterInfo(); | 
|  | 1108 | TII = STI.getInstrInfo(); | 
|  | 1109 | MFI = &MF.getFrameInfo(); | 
|  | 1110 | MRI->freezeReservedRegs(MF); | 
|  | 1111 | RegClassInfo.runOnMachineFunction(MF); | 
| Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 1112 | UsedInInstr.clear(); | 
| Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 1113 | UsedInInstr.setUniverse(TRI->getNumRegUnits()); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1114 |  | 
|  | 1115 | // initialize the virtual->physical register map to have a 'null' | 
|  | 1116 | // mapping for all virtual registers | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1117 | unsigned NumVirtRegs = MRI->getNumVirtRegs(); | 
|  | 1118 | StackSlotForVirtReg.resize(NumVirtRegs); | 
|  | 1119 | LiveVirtRegs.setUniverse(NumVirtRegs); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1120 |  | 
|  | 1121 | // Loop over all of the basic blocks, eliminating virtual register references | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1122 | for (MachineBasicBlock &MBB : MF) | 
|  | 1123 | allocateBasicBlock(MBB); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1124 |  | 
| Andrew Trick | da84e64 | 2012-02-21 04:51:23 +0000 | [diff] [blame] | 1125 | // All machine operands and other references to virtual registers have been | 
|  | 1126 | // replaced. Remove the virtual registers. | 
|  | 1127 | MRI->clearVirtRegs(); | 
|  | 1128 |  | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1129 | StackSlotForVirtReg.clear(); | 
| Devang Patel | d71bc1a | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 1130 | LiveDbgValueMap.clear(); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1131 | return true; | 
|  | 1132 | } | 
|  | 1133 |  | 
|  | 1134 | FunctionPass *llvm::createFastRegisterAllocator() { | 
| Matthias Braun | 864cf58 | 2017-09-09 00:52:46 +0000 | [diff] [blame] | 1135 | return new RegAllocFast(); | 
| Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1136 | } |