blob: 42bc155d3be9144fa60a7c1e2b625f025c085411 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng2bd65362011-07-07 00:08:19 +000017#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chenge45d6852011-01-11 21:46:47 +000018#include "llvm/ADT/Triple.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000019#include "llvm/MC/MCInstrItineraries.h"
20#include "llvm/Target/TargetSubtargetInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include <string>
22
Evan Cheng54b68e32011-07-01 20:45:01 +000023#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000024#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026namespace llvm {
Evan Cheng43b9ca62009-08-28 23:18:09 +000027class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000028class StringRef;
Renato Golinb4dd6c52013-03-21 18:47:47 +000029class TargetOptions;
Evan Cheng10043e22007-01-19 07:51:42 +000030
Evan Cheng54b68e32011-07-01 20:45:01 +000031class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000032protected:
Evan Chengbf407072010-09-10 01:29:16 +000033 enum ARMProcFamilyEnum {
Richard Bartonc31078c2013-11-22 11:53:16 +000034 Others, CortexA5, CortexA7, CortexA8, CortexA9, CortexA12, CortexA15,
Ana Pazos93a07c22013-12-06 22:48:17 +000035 CortexR5, Swift, CortexA53, CortexA57, Krait
Evan Chengbf407072010-09-10 01:29:16 +000036 };
Amara Emerson330afb52013-09-23 14:26:15 +000037 enum ARMProcClassEnum {
38 None, AClass, RClass, MClass
39 };
Evan Chengbf407072010-09-10 01:29:16 +000040
Evan Chengbf407072010-09-10 01:29:16 +000041 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
42 ARMProcFamilyEnum ARMProcFamily;
43
Amara Emerson330afb52013-09-23 14:26:15 +000044 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
45 ARMProcClassEnum ARMProcClass;
46
Joey Goulyb3f550e2013-06-26 16:58:26 +000047 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Tim Northoverf86d1f02013-10-07 11:10:47 +000048 /// HasV6Ops, HasV6MOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +000049 /// Specify whether target support specific ARM ISA variants.
50 bool HasV4TOps;
51 bool HasV5TOps;
52 bool HasV5TEOps;
53 bool HasV6Ops;
Tim Northoverf86d1f02013-10-07 11:10:47 +000054 bool HasV6MOps;
Evan Cheng8b2bda02011-07-07 03:55:05 +000055 bool HasV6T2Ops;
56 bool HasV7Ops;
Joey Goulyb3f550e2013-06-26 16:58:26 +000057 bool HasV8Ops;
Evan Cheng8b2bda02011-07-07 03:55:05 +000058
Joey Goulyccd04892013-09-13 13:46:57 +000059 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000060 /// floating point ISAs are supported.
Evan Cheng8b2bda02011-07-07 03:55:05 +000061 bool HasVFPv2;
62 bool HasVFPv3;
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000063 bool HasVFPv4;
Joey Goulyccd04892013-09-13 13:46:57 +000064 bool HasFPARMv8;
Evan Cheng8b2bda02011-07-07 03:55:05 +000065 bool HasNEON;
Evan Cheng10043e22007-01-19 07:51:42 +000066
Tim Northoverdee86042013-12-02 14:46:26 +000067 /// MinSize - True if the function being compiled has the "minsize" attribute
68 /// and should be optimised for size at the expense of speed.
69 bool MinSize;
70
David Goodwina307edb2009-08-05 16:01:19 +000071 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
72 /// specified. Use the method useNEONForSinglePrecisionFP() to
73 /// determine if NEON should actually be used.
David Goodwin3b9c52c2009-08-04 17:53:06 +000074 bool UseNEONForSinglePrecisionFP;
75
Bob Wilsone8a549c2012-09-29 21:43:49 +000076 /// UseMulOps - True if non-microcoded fused integer multiply-add and
77 /// multiply-subtract instructions should be used.
78 bool UseMulOps;
79
Evan Cheng62c7b5b2010-12-05 22:04:16 +000080 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
81 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
82 bool SlowFPVMLx;
Jim Grosbach34de7762010-03-24 22:31:46 +000083
Evan Cheng38bf5ad2011-03-31 19:38:48 +000084 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
85 /// forwarding to allow mul + mla being issued back to back.
86 bool HasVMLxForwarding;
87
Evan Cheng58066e32010-07-13 19:21:50 +000088 /// SlowFPBrcc - True if floating point compare + branch is slow.
89 bool SlowFPBrcc;
90
Evan Cheng6dbe7132011-07-07 19:09:06 +000091 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng1834f5d2011-07-07 19:05:12 +000092 bool InThumbMode;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000093
Evan Cheng2bd65362011-07-07 00:08:19 +000094 /// HasThumb2 - True if Thumb2 instructions are supported.
95 bool HasThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000096
Evan Cheng5190f092010-08-11 07:17:46 +000097 /// NoARM - True if subtarget does not support ARM mode execution.
98 bool NoARM;
99
David Goodwin17199b52009-09-30 00:10:16 +0000100 /// PostRAScheduler - True if using post-register-allocation scheduler.
101 bool PostRAScheduler;
102
Evan Cheng10043e22007-01-19 07:51:42 +0000103 /// IsR9Reserved - True if R9 is a not available as general purpose register.
104 bool IsR9Reserved;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000105
Anton Korobeynikov25229082009-11-24 00:44:37 +0000106 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
107 /// imms (including global addresses).
108 bool UseMovt;
109
Bob Wilson8decdc42011-10-07 17:17:49 +0000110 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
111 /// must be able to synthesize call stubs for interworking between ARM and
112 /// Thumb.
113 bool SupportsTailCall;
114
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000115 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
116 /// only so far)
117 bool HasFP16;
118
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000119 /// HasD16 - True if subtarget is limited to 16 double precision
120 /// FP registers for VFPv3.
121 bool HasD16;
122
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000123 /// HasHardwareDivide - True if subtarget supports [su]div
124 bool HasHardwareDivide;
125
Bob Wilsone8a549c2012-09-29 21:43:49 +0000126 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
127 bool HasHardwareDivideInARM;
128
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000129 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
130 /// instructions.
131 bool HasT2ExtractPack;
132
Evan Cheng6e809de2010-08-11 06:22:01 +0000133 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
134 /// instructions.
135 bool HasDataBarrier;
136
Evan Chengce8fb682010-08-09 18:35:19 +0000137 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
138 /// over 16-bit ones.
139 bool Pref32BitThumb;
140
Bob Wilsona2881ee2011-04-19 18:11:49 +0000141 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
142 /// that partially update CPSR and add false dependency on the previous
143 /// CPSR setting instruction.
144 bool AvoidCPSRPartialUpdate;
145
Evan Chengddc0cb62012-12-20 19:59:30 +0000146 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
147 /// movs with shifter operand (i.e. asr, lsl, lsr).
148 bool AvoidMOVsShifterOperand;
149
Evan Cheng65f9d192012-02-28 18:51:51 +0000150 /// HasRAS - Some processors perform return stack prediction. CodeGen should
151 /// avoid issue "normal" call instructions to callees which do not return.
152 bool HasRAS;
153
Evan Cheng8740ee32010-11-03 06:34:55 +0000154 /// HasMPExtension - True if the subtarget supports Multiprocessing
155 /// extension (ARMv7 only).
156 bool HasMPExtension;
157
Bradley Smith25219752013-11-01 13:27:35 +0000158 /// HasVirtualization - True if the subtarget supports the Virtualization
159 /// extension.
160 bool HasVirtualization;
161
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000162 /// FPOnlySP - If true, the floating point unit only supports single
163 /// precision.
164 bool FPOnlySP;
165
Tim Northovercedd4812013-05-23 19:11:14 +0000166 /// If true, the processor supports the Performance Monitor Extensions. These
167 /// include a generic cycle-counter as well as more fine-grained (often
168 /// implementation-specific) events.
169 bool HasPerfMon;
170
Tim Northoverc6047652013-04-10 12:08:35 +0000171 /// HasTrustZone - if true, processor supports TrustZone security extensions
172 bool HasTrustZone;
173
Amara Emerson33089092013-09-19 11:59:01 +0000174 /// HasCrypto - if true, processor supports Cryptography extensions
175 bool HasCrypto;
176
Bernard Ogdenee87e852013-10-29 09:47:35 +0000177 /// HasCRC - if true, processor supports CRC instructions
178 bool HasCRC;
179
Bob Wilson3dc97322010-09-28 04:09:35 +0000180 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
181 /// accesses for some types. For details, see
182 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
183 bool AllowsUnalignedMem;
184
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000185 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
186 /// blocks to conform to ARMv8 rule.
187 bool RestrictIT;
188
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000189 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
190 /// and such) instructions in Thumb2 code.
191 bool Thumb2DSP;
192
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000193 /// NaCl TRAP instruction is generated instead of the regular TRAP.
194 bool UseNaClTrap;
195
Renato Golinb4dd6c52013-03-21 18:47:47 +0000196 /// Target machine allowed unsafe FP math (such as use of NEON fp)
197 bool UnsafeFPMath;
198
Evan Cheng10043e22007-01-19 07:51:42 +0000199 /// stackAlignment - The minimum alignment known to hold of the stack frame on
200 /// entry to the function and which must be maintained by every function.
201 unsigned stackAlignment;
202
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000203 /// CPUString - String name of used CPU.
204 std::string CPUString;
205
Evan Chenge45d6852011-01-11 21:46:47 +0000206 /// TargetTriple - What processor and OS we're targeting.
207 Triple TargetTriple;
208
Andrew Trick352abc12012-08-08 02:44:16 +0000209 /// SchedModel - Processor specific instruction costs.
210 const MCSchedModel *SchedModel;
211
Evan Cheng4e712de2009-06-19 01:51:50 +0000212 /// Selected instruction itineraries (one entry per itinerary class.)
213 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000214
Renato Golinb4dd6c52013-03-21 18:47:47 +0000215 /// Options passed via command line that could influence the target
216 const TargetOptions &Options;
217
Evan Cheng10043e22007-01-19 07:51:42 +0000218 public:
Evan Cheng181fe362007-01-19 19:22:40 +0000219 enum {
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000220 ARM_ABI_APCS,
221 ARM_ABI_AAPCS // ARM EABI
222 } TargetABI;
223
Evan Cheng10043e22007-01-19 07:51:42 +0000224 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000225 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000226 ///
Evan Chengfe6e4052011-06-30 01:53:36 +0000227 ARMSubtarget(const std::string &TT, const std::string &CPU,
Renato Golinb4dd6c52013-03-21 18:47:47 +0000228 const std::string &FS, const TargetOptions &Options);
Evan Cheng10043e22007-01-19 07:51:42 +0000229
Dan Gohman544ab2c2008-04-12 04:36:06 +0000230 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
231 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000232 unsigned getMaxInlineSizeThreshold() const {
Bob Wilsonc499fae2010-03-11 00:20:49 +0000233 // FIXME: For now, we don't lower memcpy's to loads / stores for Thumb1.
234 // Change this once Thumb1 ldmia / stmia support is added.
235 return isThumb1Only() ? 0 : 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000236 }
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000237 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000238 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000239 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000240
Renato Golinb2603ed2013-02-16 19:14:59 +0000241 /// \brief Reset the features for the ARM target.
Bill Wendling5a92eec2013-02-15 22:41:25 +0000242 virtual void resetSubtargetFeatures(const MachineFunction *MF);
Bill Wendling61375d82013-02-16 01:36:26 +0000243private:
244 void initializeEnvironment();
Bill Wendling5a92eec2013-02-15 22:41:25 +0000245 void resetSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000246public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000247 void computeIssueWidth();
248
Evan Cheng8b2bda02011-07-07 03:55:05 +0000249 bool hasV4TOps() const { return HasV4TOps; }
250 bool hasV5TOps() const { return HasV5TOps; }
251 bool hasV5TEOps() const { return HasV5TEOps; }
252 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000253 bool hasV6MOps() const { return HasV6MOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000254 bool hasV6T2Ops() const { return HasV6T2Ops; }
255 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000256 bool hasV8Ops() const { return HasV8Ops; }
Evan Cheng10043e22007-01-19 07:51:42 +0000257
Quentin Colombet13cd5212012-11-29 19:48:01 +0000258 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Evan Chengbf407072010-09-10 01:29:16 +0000259 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
260 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000261 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000262 bool isSwift() const { return ARMProcFamily == Swift; }
Evan Cheng94307f62011-11-09 01:57:03 +0000263 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000264 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000265 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000266 bool isKrait() const { return ARMProcFamily == Krait; }
Evan Chengbf407072010-09-10 01:29:16 +0000267
Evan Cheng5190f092010-08-11 07:17:46 +0000268 bool hasARMOps() const { return !NoARM; }
269
Evan Cheng8b2bda02011-07-07 03:55:05 +0000270 bool hasVFP2() const { return HasVFPv2; }
271 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000272 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000273 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000274 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000275 bool hasCrypto() const { return HasCrypto; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000276 bool hasCRC() const { return HasCRC; }
Bradley Smith25219752013-11-01 13:27:35 +0000277 bool hasVirtualization() const { return HasVirtualization; }
Tim Northoverdee86042013-12-02 14:46:26 +0000278 bool isMinSize() const { return MinSize; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000279 bool useNEONForSinglePrecisionFP() const {
David Goodwin3b9c52c2009-08-04 17:53:06 +0000280 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000281
Shantonu Sen94231ee2010-05-06 14:57:47 +0000282 bool hasDivide() const { return HasHardwareDivide; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000283 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Shantonu Sen94231ee2010-05-06 14:57:47 +0000284 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000285 bool hasDataBarrier() const { return HasDataBarrier; }
Tim Northoverc7ea8042013-10-25 09:30:24 +0000286 bool hasAnyDataBarrier() const {
287 return HasDataBarrier || (hasV6Ops() && !isThumb());
288 }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000289 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000290 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000291 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000292 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000293 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000294 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000295 bool hasTrustZone() const { return HasTrustZone; }
Evan Chengce8fb682010-08-09 18:35:19 +0000296 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000297 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000298 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Evan Cheng65f9d192012-02-28 18:51:51 +0000299 bool hasRAS() const { return HasRAS; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000300 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000301 bool hasThumb2DSP() const { return Thumb2DSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000302 bool useNaClTrap() const { return UseNaClTrap; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000303
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000304 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000305 bool hasD16() const { return HasD16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000306
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000307 const Triple &getTargetTriple() const { return TargetTriple; }
308
Cameron Esfahani943908b2013-08-29 20:23:14 +0000309 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000310 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000311 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
312 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000313 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Renato Golin87610692013-07-16 09:32:17 +0000314 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
315 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
316 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
317 // even for GNUEABI, so we can make a distinction here and still conform to
318 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
319 bool isTargetAEABI() const {
Joerg Sonnenberger8fe41b72013-12-16 18:51:28 +0000320 return TargetTriple.getEnvironment() == Triple::EABI ||
321 TargetTriple.getEnvironment() == Triple::EABIHF;
Renato Golin87610692013-07-16 09:32:17 +0000322 }
Evan Cheng181fe362007-01-19 19:22:40 +0000323
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000324 bool isAPCS_ABI() const { return TargetABI == ARM_ABI_APCS; }
325 bool isAAPCS_ABI() const { return TargetABI == ARM_ABI_AAPCS; }
326
Evan Cheng1834f5d2011-07-07 19:05:12 +0000327 bool isThumb() const { return InThumbMode; }
328 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
329 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000330 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000331 bool isMClass() const { return ARMProcClass == MClass; }
332 bool isRClass() const { return ARMProcClass == RClass; }
333 bool isAClass() const { return ARMProcClass == AClass; }
Evan Cheng10043e22007-01-19 07:51:42 +0000334
Evan Cheng10043e22007-01-19 07:51:42 +0000335 bool isR9Reserved() const { return IsR9Reserved; }
336
Tim Northoverdee86042013-12-02 14:46:26 +0000337 bool useMovt() const { return UseMovt && !isMinSize(); }
Bob Wilson8decdc42011-10-07 17:17:49 +0000338 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000339
Bob Wilson3dc97322010-09-28 04:09:35 +0000340 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
341
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000342 bool restrictIT() const { return RestrictIT; }
343
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000344 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000345
Owen Andersona3181e22010-09-28 21:57:50 +0000346 unsigned getMispredictionPenalty() const;
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000347
348 /// This function returns true if the target has sincos() routine in its
349 /// compiler runtime or math libraries.
350 bool hasSinCos() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000351
David Goodwin0d412c22009-11-10 00:48:55 +0000352 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin02ad4cb2009-10-22 23:19:17 +0000353 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000354 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000355 RegClassVector& CriticalPathRCs) const;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000356
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000357 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000358 /// selection.
359 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
360
Evan Cheng10043e22007-01-19 07:51:42 +0000361 /// getStackAlignment - Returns the minimum alignment known to hold of the
362 /// stack frame on entry to the function and which must be maintained by every
363 /// function for this subtarget.
364 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000365
366 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
367 /// symbol.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000368 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000369};
370} // End llvm namespace
371
372#endif // ARMSUBTARGET_H