Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1 | //===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "t2-reduce-size" |
| 11 | #include "ARM.h" |
| 12 | #include "ARMBaseRegisterInfo.h" |
| 13 | #include "ARMBaseInstrInfo.h" |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 14 | #include "ARMSubtarget.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 15 | #include "Thumb2InstrInfo.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMAddressingModes.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/MachineInstr.h" |
| 18 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 19 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 20 | #include "llvm/Support/CommandLine.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 21 | #include "llvm/Support/Debug.h" |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/DenseMap.h" |
| 24 | #include "llvm/ADT/Statistic.h" |
| 25 | using namespace llvm; |
| 26 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 27 | STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones"); |
| 28 | STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones"); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 29 | STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones"); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 30 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 31 | static cl::opt<int> ReduceLimit("t2-reduce-limit", |
| 32 | cl::init(-1), cl::Hidden); |
| 33 | static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2", |
| 34 | cl::init(-1), cl::Hidden); |
| 35 | static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3", |
| 36 | cl::init(-1), cl::Hidden); |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 37 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 38 | namespace { |
| 39 | /// ReduceTable - A static table with information on mapping from wide |
| 40 | /// opcodes to narrow |
| 41 | struct ReduceEntry { |
| 42 | unsigned WideOpc; // Wide opcode |
| 43 | unsigned NarrowOpc1; // Narrow opcode to transform to |
| 44 | unsigned NarrowOpc2; // Narrow opcode when it's two-address |
| 45 | uint8_t Imm1Limit; // Limit of immediate field (bits) |
| 46 | uint8_t Imm2Limit; // Limit of immediate field when it's two-address |
| 47 | unsigned LowRegs1 : 1; // Only possible if low-registers are used |
| 48 | unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 49 | unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa. |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 50 | // 1 - No cc field. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 51 | // 2 - Always set CPSR. |
Evan Cheng | aee7e49 | 2009-08-12 18:35:50 +0000 | [diff] [blame] | 52 | unsigned PredCC2 : 2; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 53 | unsigned PartFlag : 1; // 16-bit instruction does partial flag update |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 54 | unsigned Special : 1; // Needs to be dealt with specially |
| 55 | }; |
| 56 | |
| 57 | static const ReduceEntry ReduceTable[] = { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 58 | // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, PF, S |
| 59 | { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0 }, |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 60 | { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 61 | { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 62 | { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1 }, |
| 63 | { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1 }, |
| 64 | { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0 }, |
| 65 | { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 66 | { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 67 | { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0 }, |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 68 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 69 | //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
| 70 | { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0 }, |
| 71 | { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1 }, |
| 72 | { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0 }, |
Evan Cheng | db73d68 | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 73 | // FIXME: adr.n immediate offset must be multiple of 4. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 74 | //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 75 | { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 76 | { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 77 | { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 78 | { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 79 | // FIXME: tMOVi8 and tMVN also partially update CPSR but they are less |
| 80 | // likely to cause issue in the loop. As a size / performance workaround, |
| 81 | // they are not marked as such. |
| 82 | { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,0 }, |
| 83 | { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,1 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 84 | // FIXME: Do we need the 16-bit 'S' variant? |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 85 | { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 86 | { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0 }, |
| 87 | { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0 }, |
| 88 | { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0 }, |
| 89 | { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 90 | { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 91 | { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 92 | { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0 }, |
| 93 | { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 94 | { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1 }, |
| 95 | { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0 }, |
| 96 | { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0 }, |
| 97 | { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0 }, |
| 98 | { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0 }, |
| 99 | { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 100 | { ARM::t2SXTB, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,1 }, |
| 101 | { ARM::t2SXTH, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,1 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 102 | { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 103 | { ARM::t2UXTB, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,1 }, |
| 104 | { ARM::t2UXTH, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,1 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 105 | |
| 106 | // FIXME: Clean this up after splitting each Thumb load / store opcode |
| 107 | // into multiple ones. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 108 | { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1 }, |
| 109 | { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 110 | { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 111 | { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 112 | { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 113 | { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 114 | { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 115 | { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 116 | { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1 }, |
| 117 | { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 118 | { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 119 | { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 120 | { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 121 | { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 122 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 123 | { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1 }, |
| 124 | { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1 }, |
| 125 | { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1 }, |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 126 | // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 127 | { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1 }, |
| 128 | { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1 }, |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 129 | }; |
| 130 | |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 131 | class Thumb2SizeReduce : public MachineFunctionPass { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 132 | public: |
| 133 | static char ID; |
| 134 | Thumb2SizeReduce(); |
| 135 | |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 136 | const Thumb2InstrInfo *TII; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 137 | const ARMSubtarget *STI; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 138 | |
| 139 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 140 | |
| 141 | virtual const char *getPassName() const { |
| 142 | return "Thumb2 instruction size reduction pass"; |
| 143 | } |
| 144 | |
| 145 | private: |
| 146 | /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable. |
| 147 | DenseMap<unsigned, unsigned> ReduceOpcodeMap; |
| 148 | |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 149 | bool canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use, |
| 150 | bool IsSelfLoop); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 151 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 152 | bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 153 | bool is2Addr, ARMCC::CondCodes Pred, |
| 154 | bool LiveCPSR, bool &HasCC, bool &CCDead); |
| 155 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 156 | bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 157 | const ReduceEntry &Entry); |
| 158 | |
| 159 | bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 160 | const ReduceEntry &Entry, bool LiveCPSR, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 161 | MachineInstr *CPSRDef, bool IsSelfLoop); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 162 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 163 | /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address |
| 164 | /// instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 165 | bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 166 | const ReduceEntry &Entry, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 167 | bool LiveCPSR, MachineInstr *CPSRDef, |
| 168 | bool IsSelfLoop); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 169 | |
| 170 | /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit |
| 171 | /// non-two-address instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 172 | bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 173 | const ReduceEntry &Entry, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 174 | bool LiveCPSR, MachineInstr *CPSRDef, |
| 175 | bool IsSelfLoop); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 176 | |
| 177 | /// ReduceMBB - Reduce width of instructions in the specified basic block. |
| 178 | bool ReduceMBB(MachineBasicBlock &MBB); |
| 179 | }; |
| 180 | char Thumb2SizeReduce::ID = 0; |
| 181 | } |
| 182 | |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 183 | Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 184 | for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) { |
| 185 | unsigned FromOpc = ReduceTable[i].WideOpc; |
| 186 | if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second) |
| 187 | assert(false && "Duplicated entries?"); |
| 188 | } |
| 189 | } |
| 190 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 191 | static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) { |
| 192 | for (const unsigned *Regs = MCID.ImplicitDefs; *Regs; ++Regs) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 193 | if (*Regs == ARM::CPSR) |
| 194 | return true; |
| 195 | return false; |
| 196 | } |
| 197 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 198 | /// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations, |
| 199 | /// the 's' 16-bit instruction partially update CPSR. Abort the |
| 200 | /// transformation to avoid adding false dependency on last CPSR setting |
| 201 | /// instruction which hurts the ability for out-of-order execution engine |
| 202 | /// to do register renaming magic. |
| 203 | /// This function checks if there is a read-of-write dependency between the |
| 204 | /// last instruction that defines the CPSR and the current instruction. If there |
| 205 | /// is, then there is no harm done since the instruction cannot be retired |
| 206 | /// before the CPSR setting instruction anyway. |
| 207 | /// Note, we are not doing full dependency analysis here for the sake of compile |
| 208 | /// time. We're not looking for cases like: |
| 209 | /// r0 = muls ... |
| 210 | /// r1 = add.w r0, ... |
| 211 | /// ... |
| 212 | /// = mul.w r1 |
| 213 | /// In this case it would have been ok to narrow the mul.w to muls since there |
| 214 | /// are indirect RAW dependency between the muls and the mul.w |
| 215 | bool |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 216 | Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use, |
| 217 | bool FirstInSelfLoop) { |
| 218 | // FIXME: Disable check for -Oz (aka OptimizeForSizeHarder). |
| 219 | if (!STI->avoidCPSRPartialUpdate()) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 220 | return false; |
| 221 | |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 222 | if (!Def) |
| 223 | // If this BB loops back to itself, conservatively avoid narrowing the |
| 224 | // first instruction that does partial flag update. |
| 225 | return FirstInSelfLoop; |
| 226 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 227 | SmallSet<unsigned, 2> Defs; |
| 228 | for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) { |
| 229 | const MachineOperand &MO = Def->getOperand(i); |
| 230 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
| 231 | continue; |
| 232 | unsigned Reg = MO.getReg(); |
| 233 | if (Reg == 0 || Reg == ARM::CPSR) |
| 234 | continue; |
| 235 | Defs.insert(Reg); |
| 236 | } |
| 237 | |
| 238 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 239 | const MachineOperand &MO = Use->getOperand(i); |
| 240 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 241 | continue; |
| 242 | unsigned Reg = MO.getReg(); |
| 243 | if (Defs.count(Reg)) |
| 244 | return false; |
| 245 | } |
| 246 | |
| 247 | // No read-after-write dependency. The narrowing will add false dependency. |
| 248 | return true; |
| 249 | } |
| 250 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 251 | bool |
| 252 | Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 253 | bool is2Addr, ARMCC::CondCodes Pred, |
| 254 | bool LiveCPSR, bool &HasCC, bool &CCDead) { |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 255 | if ((is2Addr && Entry.PredCC2 == 0) || |
| 256 | (!is2Addr && Entry.PredCC1 == 0)) { |
| 257 | if (Pred == ARMCC::AL) { |
| 258 | // Not predicated, must set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 259 | if (!HasCC) { |
| 260 | // Original instruction was not setting CPSR, but CPSR is not |
| 261 | // currently live anyway. It's ok to set it. The CPSR def is |
| 262 | // dead though. |
| 263 | if (!LiveCPSR) { |
| 264 | HasCC = true; |
| 265 | CCDead = true; |
| 266 | return true; |
| 267 | } |
| 268 | return false; |
| 269 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 270 | } else { |
| 271 | // Predicated, must not set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 272 | if (HasCC) |
| 273 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 274 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 275 | } else if ((is2Addr && Entry.PredCC2 == 2) || |
| 276 | (!is2Addr && Entry.PredCC1 == 2)) { |
| 277 | /// Old opcode has an optional def of CPSR. |
| 278 | if (HasCC) |
| 279 | return true; |
Jim Grosbach | bc7eeaf | 2010-09-14 20:35:46 +0000 | [diff] [blame] | 280 | // If old opcode does not implicitly define CPSR, then it's not ok since |
| 281 | // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 282 | if (!HasImplicitCPSRDef(MI->getDesc())) |
| 283 | return false; |
| 284 | HasCC = true; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 285 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 286 | // 16-bit instruction does not set CPSR. |
| 287 | if (HasCC) |
| 288 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 289 | } |
| 290 | |
| 291 | return true; |
| 292 | } |
| 293 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 294 | static bool VerifyLowRegs(MachineInstr *MI) { |
| 295 | unsigned Opc = MI->getOpcode(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 296 | bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA || |
| 297 | Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD || |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 298 | Opc == ARM::t2LDMDB_UPD); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 299 | bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 300 | bool isSPOk = isPCOk || isLROk; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 301 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 302 | const MachineOperand &MO = MI->getOperand(i); |
| 303 | if (!MO.isReg() || MO.isImplicit()) |
| 304 | continue; |
| 305 | unsigned Reg = MO.getReg(); |
| 306 | if (Reg == 0 || Reg == ARM::CPSR) |
| 307 | continue; |
| 308 | if (isPCOk && Reg == ARM::PC) |
| 309 | continue; |
| 310 | if (isLROk && Reg == ARM::LR) |
| 311 | continue; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 312 | if (Reg == ARM::SP) { |
| 313 | if (isSPOk) |
| 314 | continue; |
| 315 | if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12)) |
| 316 | // Special case for these ldr / str with sp as base register. |
| 317 | continue; |
| 318 | } |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 319 | if (!isARMLowRegister(Reg)) |
| 320 | return false; |
| 321 | } |
| 322 | return true; |
| 323 | } |
| 324 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 325 | bool |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 326 | Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 327 | const ReduceEntry &Entry) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 328 | if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt)) |
| 329 | return false; |
| 330 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 331 | unsigned Scale = 1; |
| 332 | bool HasImmOffset = false; |
| 333 | bool HasShift = false; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 334 | bool HasOffReg = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 335 | bool isLdStMul = false; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 336 | unsigned Opc = Entry.NarrowOpc1; |
| 337 | unsigned OpNum = 3; // First 'rest' of operands. |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 338 | uint8_t ImmLimit = Entry.Imm1Limit; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 339 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 340 | switch (Entry.WideOpc) { |
| 341 | default: |
| 342 | llvm_unreachable("Unexpected Thumb2 load / store opcode!"); |
| 343 | case ARM::t2LDRi12: |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 344 | case ARM::t2STRi12: |
| 345 | if (MI->getOperand(1).getReg() == ARM::SP) { |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 346 | Opc = Entry.NarrowOpc2; |
| 347 | ImmLimit = Entry.Imm2Limit; |
| 348 | HasOffReg = false; |
| 349 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 350 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 351 | Scale = 4; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 352 | HasImmOffset = true; |
| 353 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 354 | break; |
| 355 | case ARM::t2LDRBi12: |
| 356 | case ARM::t2STRBi12: |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 357 | HasImmOffset = true; |
| 358 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 359 | break; |
| 360 | case ARM::t2LDRHi12: |
| 361 | case ARM::t2STRHi12: |
| 362 | Scale = 2; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 363 | HasImmOffset = true; |
| 364 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 365 | break; |
| 366 | case ARM::t2LDRs: |
| 367 | case ARM::t2LDRBs: |
| 368 | case ARM::t2LDRHs: |
| 369 | case ARM::t2LDRSBs: |
| 370 | case ARM::t2LDRSHs: |
| 371 | case ARM::t2STRs: |
| 372 | case ARM::t2STRBs: |
| 373 | case ARM::t2STRHs: |
| 374 | HasShift = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 375 | OpNum = 4; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 376 | break; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 377 | case ARM::t2LDMIA: |
| 378 | case ARM::t2LDMDB: { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 379 | unsigned BaseReg = MI->getOperand(0).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 380 | if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 381 | return false; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 382 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 383 | // For the non-writeback version (this one), the base register must be |
| 384 | // one of the registers being loaded. |
| 385 | bool isOK = false; |
| 386 | for (unsigned i = 4; i < MI->getNumOperands(); ++i) { |
| 387 | if (MI->getOperand(i).getReg() == BaseReg) { |
| 388 | isOK = true; |
| 389 | break; |
| 390 | } |
| 391 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 392 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 393 | if (!isOK) |
| 394 | return false; |
| 395 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 396 | OpNum = 0; |
| 397 | isLdStMul = true; |
| 398 | break; |
| 399 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 400 | case ARM::t2LDMIA_RET: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 401 | unsigned BaseReg = MI->getOperand(1).getReg(); |
| 402 | if (BaseReg != ARM::SP) |
| 403 | return false; |
| 404 | Opc = Entry.NarrowOpc2; // tPOP_RET |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 405 | OpNum = 2; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 406 | isLdStMul = true; |
| 407 | break; |
| 408 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 409 | case ARM::t2LDMIA_UPD: |
| 410 | case ARM::t2LDMDB_UPD: |
| 411 | case ARM::t2STMIA_UPD: |
| 412 | case ARM::t2STMDB_UPD: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 413 | OpNum = 0; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 414 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 415 | unsigned BaseReg = MI->getOperand(1).getReg(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 416 | if (BaseReg == ARM::SP && |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 417 | (Entry.WideOpc == ARM::t2LDMIA_UPD || |
| 418 | Entry.WideOpc == ARM::t2STMDB_UPD)) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 419 | Opc = Entry.NarrowOpc2; // tPOP or tPUSH |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 420 | OpNum = 2; |
| 421 | } else if (!isARMLowRegister(BaseReg) || |
| 422 | (Entry.WideOpc != ARM::t2LDMIA_UPD && |
| 423 | Entry.WideOpc != ARM::t2STMIA_UPD)) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 424 | return false; |
| 425 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 426 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 427 | isLdStMul = true; |
| 428 | break; |
| 429 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 430 | } |
| 431 | |
| 432 | unsigned OffsetReg = 0; |
| 433 | bool OffsetKill = false; |
| 434 | if (HasShift) { |
| 435 | OffsetReg = MI->getOperand(2).getReg(); |
| 436 | OffsetKill = MI->getOperand(2).isKill(); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 437 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 438 | if (MI->getOperand(3).getImm()) |
| 439 | // Thumb1 addressing mode doesn't support shift. |
| 440 | return false; |
| 441 | } |
| 442 | |
| 443 | unsigned OffsetImm = 0; |
| 444 | if (HasImmOffset) { |
| 445 | OffsetImm = MI->getOperand(2).getImm(); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 446 | unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 447 | |
| 448 | if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 449 | // Make sure the immediate field fits. |
| 450 | return false; |
| 451 | } |
| 452 | |
| 453 | // Add the 16-bit load / store instruction. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 454 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 455 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc)); |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 456 | if (!isLdStMul) { |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 457 | MIB.addOperand(MI->getOperand(0)); |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 458 | MIB.addOperand(MI->getOperand(1)); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 459 | |
| 460 | if (HasImmOffset) |
| 461 | MIB.addImm(OffsetImm / Scale); |
| 462 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 463 | assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!"); |
| 464 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 465 | if (HasOffReg) |
| 466 | MIB.addReg(OffsetReg, getKillRegState(OffsetKill)); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 467 | } |
Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 468 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 469 | // Transfer the rest of operands. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 470 | for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum) |
| 471 | MIB.addOperand(MI->getOperand(OpNum)); |
| 472 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 473 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 474 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 475 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 476 | // Transfer MI flags. |
| 477 | MIB.setMIFlags(MI->getFlags()); |
| 478 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 479 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 480 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 481 | MBB.erase_instr(MI); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 482 | ++NumLdSts; |
| 483 | return true; |
| 484 | } |
| 485 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 486 | bool |
| 487 | Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
| 488 | const ReduceEntry &Entry, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 489 | bool LiveCPSR, MachineInstr *CPSRDef, |
| 490 | bool IsSelfLoop) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 491 | unsigned Opc = MI->getOpcode(); |
| 492 | if (Opc == ARM::t2ADDri) { |
| 493 | // If the source register is SP, try to reduce to tADDrSPi, otherwise |
| 494 | // it's a normal reduce. |
| 495 | if (MI->getOperand(1).getReg() != ARM::SP) { |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 496 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 497 | return true; |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 498 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 499 | } |
| 500 | // Try to reduce to tADDrSPi. |
| 501 | unsigned Imm = MI->getOperand(2).getImm(); |
| 502 | // The immediate must be in range, the destination register must be a low |
Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 503 | // reg, the predicate must be "always" and the condition flags must not |
| 504 | // be being set. |
Jim Grosbach | 68b0e84 | 2011-07-01 19:07:09 +0000 | [diff] [blame] | 505 | if (Imm & 3 || Imm > 1020) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 506 | return false; |
| 507 | if (!isARMLowRegister(MI->getOperand(0).getReg())) |
| 508 | return false; |
Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 509 | if (MI->getOperand(3).getImm() != ARMCC::AL) |
| 510 | return false; |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 511 | const MCInstrDesc &MCID = MI->getDesc(); |
| 512 | if (MCID.hasOptionalDef() && |
| 513 | MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR) |
| 514 | return false; |
| 515 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 516 | MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(), |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 517 | TII->get(ARM::tADDrSPi)) |
| 518 | .addOperand(MI->getOperand(0)) |
| 519 | .addOperand(MI->getOperand(1)) |
| 520 | .addImm(Imm / 4); // The tADDrSPi has an implied scale by four. |
Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 521 | AddDefaultPred(MIB); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 522 | |
| 523 | // Transfer MI flags. |
| 524 | MIB.setMIFlags(MI->getFlags()); |
| 525 | |
| 526 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB); |
| 527 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 528 | MBB.erase_instr(MI); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 529 | ++NumNarrows; |
| 530 | return true; |
| 531 | } |
| 532 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 533 | if (Entry.LowRegs1 && !VerifyLowRegs(MI)) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 534 | return false; |
| 535 | |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 536 | if (MI->mayLoad() || MI->mayStore()) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 537 | return ReduceLoadStore(MBB, MI, Entry); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 538 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 539 | switch (Opc) { |
| 540 | default: break; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 541 | case ARM::t2ADDSri: |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 542 | case ARM::t2ADDSrr: { |
| 543 | unsigned PredReg = 0; |
| 544 | if (getInstrPredicate(MI, PredReg) == ARMCC::AL) { |
| 545 | switch (Opc) { |
| 546 | default: break; |
| 547 | case ARM::t2ADDSri: { |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 548 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 549 | return true; |
| 550 | // fallthrough |
| 551 | } |
| 552 | case ARM::t2ADDSrr: |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 553 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 554 | } |
| 555 | } |
| 556 | break; |
| 557 | } |
| 558 | case ARM::t2RSBri: |
| 559 | case ARM::t2RSBSri: |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 560 | case ARM::t2SXTB: |
| 561 | case ARM::t2SXTH: |
| 562 | case ARM::t2UXTB: |
| 563 | case ARM::t2UXTH: |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 564 | if (MI->getOperand(2).getImm() == 0) |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 565 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 566 | break; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 567 | case ARM::t2MOVi16: |
| 568 | // Can convert only 'pure' immediate operands, not immediates obtained as |
| 569 | // globals' addresses. |
| 570 | if (MI->getOperand(1).isImm()) |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 571 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 572 | break; |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 573 | case ARM::t2CMPrr: { |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 574 | // Try to reduce to the lo-reg only version first. Why there are two |
| 575 | // versions of the instruction is a mystery. |
| 576 | // It would be nice to just have two entries in the master table that |
| 577 | // are prioritized, but the table assumes a unique entry for each |
| 578 | // source insn opcode. So for now, we hack a local entry record to use. |
| 579 | static const ReduceEntry NarrowEntry = |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 580 | { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1 }; |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 581 | if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, CPSRDef, IsSelfLoop)) |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 582 | return true; |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 583 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop); |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 584 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 585 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 586 | return false; |
| 587 | } |
| 588 | |
| 589 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 590 | Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 591 | const ReduceEntry &Entry, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 592 | bool LiveCPSR, MachineInstr *CPSRDef, |
| 593 | bool IsSelfLoop) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 594 | |
| 595 | if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr)) |
| 596 | return false; |
| 597 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 598 | unsigned Reg0 = MI->getOperand(0).getReg(); |
| 599 | unsigned Reg1 = MI->getOperand(1).getReg(); |
Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 600 | if (Reg0 != Reg1) { |
| 601 | // Try to commute the operands to make it a 2-address instruction. |
| 602 | unsigned CommOpIdx1, CommOpIdx2; |
| 603 | if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) || |
| 604 | CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0) |
| 605 | return false; |
| 606 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); |
| 607 | if (!CommutedMI) |
| 608 | return false; |
| 609 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 610 | if (Entry.LowRegs2 && !isARMLowRegister(Reg0)) |
| 611 | return false; |
| 612 | if (Entry.Imm2Limit) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 613 | unsigned Imm = MI->getOperand(2).getImm(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 614 | unsigned Limit = (1 << Entry.Imm2Limit) - 1; |
| 615 | if (Imm > Limit) |
| 616 | return false; |
| 617 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 618 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 619 | if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) |
| 620 | return false; |
| 621 | } |
| 622 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 623 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 624 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 625 | unsigned PredReg = 0; |
| 626 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 627 | bool SkipPred = false; |
| 628 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 629 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 630 | // Can't transfer predicate, fail. |
| 631 | return false; |
| 632 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 633 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 634 | } |
| 635 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 636 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 637 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 638 | const MCInstrDesc &MCID = MI->getDesc(); |
| 639 | if (MCID.hasOptionalDef()) { |
| 640 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 641 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 642 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 643 | CCDead = true; |
| 644 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 645 | if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 646 | return false; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 647 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 648 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 649 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 650 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 651 | canAddPseudoFlagDep(CPSRDef, MI, IsSelfLoop)) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 652 | return false; |
| 653 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 654 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 655 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 656 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 657 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 658 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 659 | if (HasCC) |
| 660 | AddDefaultT1CC(MIB, CCDead); |
| 661 | else |
| 662 | AddNoT1CC(MIB); |
| 663 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 664 | |
| 665 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 666 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 667 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 668 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 669 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 670 | if (SkipPred && MCID.OpInfo[i].isPredicate()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 671 | continue; |
| 672 | MIB.addOperand(MI->getOperand(i)); |
| 673 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 674 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 675 | // Transfer MI flags. |
| 676 | MIB.setMIFlags(MI->getFlags()); |
| 677 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 678 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 679 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 680 | MBB.erase_instr(MI); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 681 | ++Num2Addrs; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 682 | return true; |
| 683 | } |
| 684 | |
| 685 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 686 | Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 687 | const ReduceEntry &Entry, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 688 | bool LiveCPSR, MachineInstr *CPSRDef, |
| 689 | bool IsSelfLoop) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 690 | if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit)) |
| 691 | return false; |
| 692 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 693 | unsigned Limit = ~0U; |
| 694 | if (Entry.Imm1Limit) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 695 | Limit = (1 << Entry.Imm1Limit) - 1; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 696 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 697 | const MCInstrDesc &MCID = MI->getDesc(); |
| 698 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) { |
| 699 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 700 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 701 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 702 | if (MO.isReg()) { |
| 703 | unsigned Reg = MO.getReg(); |
| 704 | if (!Reg || Reg == ARM::CPSR) |
| 705 | continue; |
| 706 | if (Entry.LowRegs1 && !isARMLowRegister(Reg)) |
| 707 | return false; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 708 | } else if (MO.isImm() && |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 709 | !MCID.OpInfo[i].isPredicate()) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 710 | if (((unsigned)MO.getImm()) > Limit) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 711 | return false; |
| 712 | } |
| 713 | } |
| 714 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 715 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 716 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 717 | unsigned PredReg = 0; |
| 718 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 719 | bool SkipPred = false; |
| 720 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 721 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 722 | // Can't transfer predicate, fail. |
| 723 | return false; |
| 724 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 725 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 726 | } |
| 727 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 728 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 729 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 730 | if (MCID.hasOptionalDef()) { |
| 731 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 732 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 733 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 734 | CCDead = true; |
| 735 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 736 | if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 737 | return false; |
| 738 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 739 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 740 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 741 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 742 | canAddPseudoFlagDep(CPSRDef, MI, IsSelfLoop)) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 743 | return false; |
| 744 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 745 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 746 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 747 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 748 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 749 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 750 | if (HasCC) |
| 751 | AddDefaultT1CC(MIB, CCDead); |
| 752 | else |
| 753 | AddNoT1CC(MIB); |
| 754 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 755 | |
| 756 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 757 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 758 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 759 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 760 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 761 | if ((MCID.getOpcode() == ARM::t2RSBSri || |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 762 | MCID.getOpcode() == ARM::t2RSBri || |
| 763 | MCID.getOpcode() == ARM::t2SXTB || |
| 764 | MCID.getOpcode() == ARM::t2SXTH || |
| 765 | MCID.getOpcode() == ARM::t2UXTB || |
| 766 | MCID.getOpcode() == ARM::t2UXTH) && i == 2) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 767 | // Skip the zero immediate operand, it's now implicit. |
| 768 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 769 | bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate()); |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 770 | if (SkipPred && isPred) |
| 771 | continue; |
| 772 | const MachineOperand &MO = MI->getOperand(i); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 773 | if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR) |
| 774 | // Skip implicit def of CPSR. Either it's modeled as an optional |
| 775 | // def now or it's already an implicit def on the new instruction. |
| 776 | continue; |
| 777 | MIB.addOperand(MO); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 778 | } |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 779 | if (!MCID.isPredicable() && NewMCID.isPredicable()) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 780 | AddDefaultPred(MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 781 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 782 | // Transfer MI flags. |
| 783 | MIB.setMIFlags(MI->getFlags()); |
| 784 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 785 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 786 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 787 | MBB.erase_instr(MI); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 788 | ++NumNarrows; |
| 789 | return true; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 790 | } |
| 791 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 792 | static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 793 | bool HasDef = false; |
| 794 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 795 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 796 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 797 | continue; |
| 798 | if (MO.getReg() != ARM::CPSR) |
| 799 | continue; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 800 | |
| 801 | DefCPSR = true; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 802 | if (!MO.isDead()) |
| 803 | HasDef = true; |
| 804 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 805 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 806 | return HasDef || LiveCPSR; |
| 807 | } |
| 808 | |
| 809 | static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) { |
| 810 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 811 | const MachineOperand &MO = MI.getOperand(i); |
| 812 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 813 | continue; |
| 814 | if (MO.getReg() != ARM::CPSR) |
| 815 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 816 | assert(LiveCPSR && "CPSR liveness tracking is wrong!"); |
| 817 | if (MO.isKill()) { |
| 818 | LiveCPSR = false; |
| 819 | break; |
| 820 | } |
| 821 | } |
| 822 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 823 | return LiveCPSR; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 824 | } |
| 825 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 826 | bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) { |
| 827 | bool Modified = false; |
| 828 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 829 | // Yes, CPSR could be livein. |
Dan Gohman | a1cf9fe | 2010-04-13 16:53:51 +0000 | [diff] [blame] | 830 | bool LiveCPSR = MBB.isLiveIn(ARM::CPSR); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 831 | MachineInstr *CPSRDef = 0; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 832 | MachineInstr *BundleMI = 0; |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 833 | |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 834 | // If this BB loops back to itself, conservatively avoid narrowing the |
| 835 | // first instruction that does partial flag update. |
| 836 | bool IsSelfLoop = MBB.isSuccessor(&MBB); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 837 | MachineBasicBlock::instr_iterator MII = MBB.instr_begin(), E = MBB.instr_end(); |
| 838 | MachineBasicBlock::instr_iterator NextMII; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 839 | for (; MII != E; MII = NextMII) { |
Chris Lattner | a48f44d | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 840 | NextMII = llvm::next(MII); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 841 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 842 | MachineInstr *MI = &*MII; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 843 | if (MI->isBundle()) { |
| 844 | BundleMI = MI; |
| 845 | continue; |
| 846 | } |
| 847 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 848 | LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR); |
| 849 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 850 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 851 | DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 852 | if (OPI != ReduceOpcodeMap.end()) { |
| 853 | const ReduceEntry &Entry = ReduceTable[OPI->second]; |
| 854 | // Ignore "special" cases for now. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 855 | if (Entry.Special) { |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 856 | if (ReduceSpecial(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) { |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 857 | Modified = true; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 858 | MachineBasicBlock::instr_iterator I = prior(NextMII); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 859 | MI = &*I; |
| 860 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 861 | goto ProcessNext; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 862 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 863 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 864 | // Try to transform to a 16-bit two-address instruction. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 865 | if (Entry.NarrowOpc2 && |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 866 | ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 867 | Modified = true; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 868 | MachineBasicBlock::instr_iterator I = prior(NextMII); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 869 | MI = &*I; |
| 870 | goto ProcessNext; |
| 871 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 872 | |
Jim Grosbach | 57c6fd4 | 2010-06-08 20:06:55 +0000 | [diff] [blame] | 873 | // Try to transform to a 16-bit non-two-address instruction. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 874 | if (Entry.NarrowOpc1 && |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 875 | ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 876 | Modified = true; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 877 | MachineBasicBlock::instr_iterator I = prior(NextMII); |
Benjamin Kramer | 2c64130 | 2009-08-16 11:56:42 +0000 | [diff] [blame] | 878 | MI = &*I; |
| 879 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 880 | } |
| 881 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 882 | ProcessNext: |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 883 | if (LiveCPSR && |
| 884 | NextMII != E && MI->isInsideBundle() && !NextMII->isInsideBundle() && |
| 885 | BundleMI->killsRegister(ARM::CPSR)) |
| 886 | // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill |
| 887 | // marker is only on the BUNDLE instruction. Process the BUNDLE |
| 888 | // instruction as we finish with the bundled instruction to work around |
| 889 | // the inconsistency. |
| 890 | LiveCPSR = false; |
| 891 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 892 | bool DefCPSR = false; |
| 893 | LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR); |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 894 | if (MI->isCall()) { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 895 | // Calls don't really set CPSR. |
| 896 | CPSRDef = 0; |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 897 | IsSelfLoop = false; |
| 898 | } else if (DefCPSR) { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 899 | // This is the last CPSR defining instruction. |
| 900 | CPSRDef = MI; |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 901 | IsSelfLoop = false; |
| 902 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 903 | } |
| 904 | |
| 905 | return Modified; |
| 906 | } |
| 907 | |
| 908 | bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) { |
| 909 | const TargetMachine &TM = MF.getTarget(); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 910 | TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo()); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 911 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 912 | |
| 913 | bool Modified = false; |
| 914 | for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) |
| 915 | Modified |= ReduceMBB(*I); |
| 916 | return Modified; |
| 917 | } |
| 918 | |
| 919 | /// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size |
| 920 | /// reduction pass. |
| 921 | FunctionPass *llvm::createThumb2SizeReductionPass() { |
| 922 | return new Thumb2SizeReduce(); |
| 923 | } |