blob: 9896cbe5363269f7e756ff575c741adb8fc4578d [file] [log] [blame]
Evan Cheng3ddfbd32011-07-06 22:01:53 +00001//===-- X86MCTargetDesc.h - X86 Target Descriptions -------------*- C++ -*-===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#ifndef X86MCTARGETDESC_H
15#define X86MCTARGETDESC_H
Evan Chengb2681be2011-06-24 23:59:54 +000016
Oscar Fuentes47d4aaf2011-07-25 20:13:36 +000017#include "llvm/Support/DataTypes.h"
Evan Cheng13bcc6c2011-07-07 21:06:52 +000018#include <string>
19
Evan Chenge862d592011-06-24 20:42:09 +000020namespace llvm {
Evan Cheng5928e692011-07-25 23:24:55 +000021class MCAsmBackend;
Evan Cheng7e763d82011-07-25 18:43:53 +000022class MCCodeEmitter;
23class MCContext;
24class MCInstrInfo;
Evan Chengb2531002011-07-25 19:33:48 +000025class MCObjectWriter;
Evan Chengd60fa58b2011-07-18 20:57:22 +000026class MCRegisterInfo;
Evan Cheng4d1ca962011-07-08 01:53:10 +000027class MCSubtargetInfo;
Evan Chenge862d592011-06-24 20:42:09 +000028class Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029class StringRef;
Evan Chengb2531002011-07-25 19:33:48 +000030class raw_ostream;
Evan Chenge862d592011-06-24 20:42:09 +000031
32extern Target TheX86_32Target, TheX86_64Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000033
Evan Chengd60fa58b2011-07-18 20:57:22 +000034/// DWARFFlavour - Flavour of dwarf regnumbers
35///
36namespace DWARFFlavour {
37 enum {
38 X86_64 = 0, X86_32_DarwinEH = 1, X86_32_Generic = 2
39 };
40}
41
42/// N86 namespace - Native X86 register numbers
43///
44namespace N86 {
45 enum {
46 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
47 };
48}
49
Evan Cheng13bcc6c2011-07-07 21:06:52 +000050namespace X86_MC {
51 std::string ParseX86Triple(StringRef TT);
52
53 /// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in
54 /// the specified arguments. If we can't run cpuid on the host, return true.
55 bool GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
56 unsigned *rEBX, unsigned *rECX, unsigned *rEDX);
Craig Topper6c8879e2011-10-16 00:21:51 +000057 /// GetCpuIDAndInfoEx - Execute the specified cpuid with subleaf and return
58 /// the 4 values in the specified arguments. If we can't run cpuid on the
59 /// host, return true.
60 bool GetCpuIDAndInfoEx(unsigned value, unsigned subleaf, unsigned *rEAX,
61 unsigned *rEBX, unsigned *rECX, unsigned *rEDX);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000062
63 void DetectFamilyModel(unsigned EAX, unsigned &Family, unsigned &Model);
Evan Cheng4d1ca962011-07-08 01:53:10 +000064
Evan Chengd60fa58b2011-07-18 20:57:22 +000065 unsigned getDwarfRegFlavour(StringRef TT, bool isEH);
66
67 unsigned getX86RegNum(unsigned RegNo);
68
69 void InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI);
70
71 /// createX86MCSubtargetInfo - Create a X86 MCSubtargetInfo instance.
Evan Cheng4d1ca962011-07-08 01:53:10 +000072 /// This is exposed so Asm parser, etc. do not need to go through
73 /// TargetRegistry.
74 MCSubtargetInfo *createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
75 StringRef FS);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000076}
Evan Cheng4d1ca962011-07-08 01:53:10 +000077
Evan Cheng7e763d82011-07-25 18:43:53 +000078MCCodeEmitter *createX86MCCodeEmitter(const MCInstrInfo &MCII,
79 const MCSubtargetInfo &STI,
80 MCContext &Ctx);
81
Evan Cheng5928e692011-07-25 23:24:55 +000082MCAsmBackend *createX86_32AsmBackend(const Target &T, StringRef TT);
83MCAsmBackend *createX86_64AsmBackend(const Target &T, StringRef TT);
Evan Chengb2531002011-07-25 19:33:48 +000084
85/// createX86MachObjectWriter - Construct an X86 Mach-O object writer.
86MCObjectWriter *createX86MachObjectWriter(raw_ostream &OS,
87 bool Is64Bit,
88 uint32_t CPUType,
89 uint32_t CPUSubtype);
Evan Cheng7e763d82011-07-25 18:43:53 +000090
Rafael Espindolab264d332011-12-21 17:30:17 +000091/// createX86ELFObjectWriter - Construct an X86 ELF object writer.
92MCObjectWriter *createX86ELFObjectWriter(raw_ostream &OS,
93 bool Is64Bit,
94 uint8_t OSABI);
Rafael Espindola908d2ed2011-12-24 02:14:02 +000095/// createX86WinCOFFObjectWriter - Construct an X86 Win COFF object writer.
96MCObjectWriter *createX86WinCOFFObjectWriter(raw_ostream &OS, bool Is64Bit);
Evan Chenge862d592011-06-24 20:42:09 +000097} // End llvm namespace
98
Evan Cheng4d1ca962011-07-08 01:53:10 +000099
Evan Cheng24753312011-06-24 01:44:41 +0000100// Defines symbolic names for X86 registers. This defines a mapping from
101// register name to register number.
102//
Evan Chengd9997ac2011-06-27 18:32:37 +0000103#define GET_REGINFO_ENUM
104#include "X86GenRegisterInfo.inc"
Evan Chengb2681be2011-06-24 23:59:54 +0000105
Evan Cheng1e210d02011-06-28 20:07:07 +0000106// Defines symbolic names for the X86 instructions.
107//
108#define GET_INSTRINFO_ENUM
109#include "X86GenInstrInfo.inc"
110
Evan Chengbc153d42011-07-14 20:59:42 +0000111#define GET_SUBTARGETINFO_ENUM
112#include "X86GenSubtargetInfo.inc"
113
Evan Chengb2681be2011-06-24 23:59:54 +0000114#endif