blob: a580e745171ac60bcae2f3d6754116b3e9dc0c3f [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000015#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000017#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000018#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000020#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000022#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000023#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000024#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000025#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000026#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000027#include "llvm/IR/Type.h"
28#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000029#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000030#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000031
32#define DEBUG_TYPE "irtranslator"
33
Quentin Colombet105cf2b2016-01-20 20:58:56 +000034using namespace llvm;
35
36char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000037INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
38 false, false)
39INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
40INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000041 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000042
Tim Northover60f23492016-11-08 01:12:17 +000043static void reportTranslationError(const Value &V, const Twine &Message) {
44 std::string ErrStorage;
45 raw_string_ostream Err(ErrStorage);
46 Err << Message << ": " << V << '\n';
47 report_fatal_error(Err.str());
48}
49
Quentin Colombeta7fae162016-02-11 17:53:23 +000050IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000051 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000052}
53
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000054void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.addRequired<TargetPassConfig>();
56 MachineFunctionPass::getAnalysisUsage(AU);
57}
58
59
Quentin Colombete225e252016-03-11 17:27:54 +000060unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
61 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000062 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000063 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000064 // Fill ValRegsSequence with the sequence of registers
65 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000066 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000067 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000068 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000069 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000070
71 if (auto CV = dyn_cast<Constant>(&Val)) {
72 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000073 if (!Success) {
74 if (!TPC->isGlobalISelAbortEnabled()) {
75 MIRBuilder.getMF().getProperties().set(
76 MachineFunctionProperties::Property::FailedISel);
Tim Northover6ad7b9f2016-12-05 21:40:33 +000077 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000078 }
Tim Northover60f23492016-11-08 01:12:17 +000079 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000080 }
Tim Northover5ed648e2016-08-09 21:28:04 +000081 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000082 }
Quentin Colombetccd77252016-02-11 21:48:32 +000083 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000084}
85
Tim Northovercdf23f12016-10-31 18:30:59 +000086int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
87 if (FrameIndices.find(&AI) != FrameIndices.end())
88 return FrameIndices[&AI];
89
90 MachineFunction &MF = MIRBuilder.getMF();
91 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
92 unsigned Size =
93 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
94
95 // Always allocate at least one byte.
96 Size = std::max(Size, 1u);
97
98 unsigned Alignment = AI.getAlignment();
99 if (!Alignment)
100 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
101
102 int &FI = FrameIndices[&AI];
103 FI = MF.getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
104 return FI;
105}
106
Tim Northoverad2b7172016-07-26 20:23:26 +0000107unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
108 unsigned Alignment = 0;
109 Type *ValTy = nullptr;
110 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
111 Alignment = SI->getAlignment();
112 ValTy = SI->getValueOperand()->getType();
113 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
114 Alignment = LI->getAlignment();
115 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000116 } else if (!TPC->isGlobalISelAbortEnabled()) {
117 MIRBuilder.getMF().getProperties().set(
118 MachineFunctionProperties::Property::FailedISel);
119 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000120 } else
121 llvm_unreachable("unhandled memory instruction");
122
123 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
124}
125
Quentin Colombet53237a92016-03-11 17:27:43 +0000126MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
127 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000128 if (!MBB) {
Quentin Colombeta7fae162016-02-11 17:53:23 +0000129 MachineFunction &MF = MIRBuilder.getMF();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000130 MBB = MF.CreateMachineBasicBlock();
131 MF.push_back(MBB);
132 }
133 return *MBB;
134}
135
Tim Northover357f1be2016-08-10 23:02:41 +0000136bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U) {
Tim Northover0d56e052016-07-29 18:11:21 +0000137 // FIXME: handle signed/unsigned wrapping flags.
138
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000139 // Get or create a virtual register for each value.
140 // Unless the value is a Constant => loadimm cst?
141 // or inline constant each time?
142 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000143 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
144 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
145 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000146 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000147 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000148}
149
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000150bool IRTranslator::translateCompare(const User &U) {
151 const CmpInst *CI = dyn_cast<CmpInst>(&U);
152 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
153 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
154 unsigned Res = getOrCreateVReg(U);
155 CmpInst::Predicate Pred =
156 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
157 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000158
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000159 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000160 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000161 else
Tim Northover0f140c72016-09-09 11:46:34 +0000162 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000163
Tim Northoverde3aea0412016-08-17 20:25:25 +0000164 return true;
165}
166
Tim Northover357f1be2016-08-10 23:02:41 +0000167bool IRTranslator::translateRet(const User &U) {
168 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000169 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000170 // The target may mess up with the insertion point, but
171 // this is not important as a return is the last instruction
172 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000173 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000174}
175
Tim Northover357f1be2016-08-10 23:02:41 +0000176bool IRTranslator::translateBr(const User &U) {
177 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000178 unsigned Succ = 0;
179 if (!BrInst.isUnconditional()) {
180 // We want a G_BRCOND to the true BB followed by an unconditional branch.
181 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
182 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
183 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000184 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000185 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000186
187 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
188 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
189 MIRBuilder.buildBr(TgtBB);
190
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000191 // Link successors.
192 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
193 for (const BasicBlock *Succ : BrInst.successors())
194 CurBB.addSuccessor(&getOrCreateBB(*Succ));
195 return true;
196}
197
Tim Northover357f1be2016-08-10 23:02:41 +0000198bool IRTranslator::translateLoad(const User &U) {
199 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000200
Tim Northover7152dca2016-10-19 15:55:06 +0000201 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000202 return false;
203
Tim Northover7152dca2016-10-19 15:55:06 +0000204 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
205 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
206 : MachineMemOperand::MONone;
207 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000208
209 MachineFunction &MF = MIRBuilder.getMF();
210 unsigned Res = getOrCreateVReg(LI);
211 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000212 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000213 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000214 Res, Addr,
Tim Northover7152dca2016-10-19 15:55:06 +0000215 *MF.getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
216 Flags, DL->getTypeStoreSize(LI.getType()),
217 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000218 return true;
219}
220
Tim Northover357f1be2016-08-10 23:02:41 +0000221bool IRTranslator::translateStore(const User &U) {
222 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000223
Tim Northover7152dca2016-10-19 15:55:06 +0000224 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000225 return false;
226
Tim Northover7152dca2016-10-19 15:55:06 +0000227 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
228 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
229 : MachineMemOperand::MONone;
230 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000231
232 MachineFunction &MF = MIRBuilder.getMF();
233 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
234 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000235 LLT VTy{*SI.getValueOperand()->getType(), *DL},
236 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000237
238 MIRBuilder.buildStore(
Tim Northover7152dca2016-10-19 15:55:06 +0000239 Val, Addr, *MF.getMachineMemOperand(
240 MachinePointerInfo(SI.getPointerOperand()), Flags,
241 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
242 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000243 return true;
244}
245
Tim Northover6f80b082016-08-19 17:47:05 +0000246bool IRTranslator::translateExtractValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000247 const Value *Src = U.getOperand(0);
248 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000249 SmallVector<Value *, 1> Indices;
250
251 // getIndexedOffsetInType is designed for GEPs, so the first index is the
252 // usual array element rather than looking into the actual aggregate.
253 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000254
255 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
256 for (auto Idx : EVI->indices())
257 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
258 } else {
259 for (unsigned i = 1; i < U.getNumOperands(); ++i)
260 Indices.push_back(U.getOperand(i));
261 }
Tim Northover6f80b082016-08-19 17:47:05 +0000262
263 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
264
Tim Northoverb6046222016-08-19 20:09:03 +0000265 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000266 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000267
268 return true;
269}
270
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000271bool IRTranslator::translateInsertValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000272 const Value *Src = U.getOperand(0);
273 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000274 SmallVector<Value *, 1> Indices;
275
276 // getIndexedOffsetInType is designed for GEPs, so the first index is the
277 // usual array element rather than looking into the actual aggregate.
278 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000279
280 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
281 for (auto Idx : IVI->indices())
282 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
283 } else {
284 for (unsigned i = 2; i < U.getNumOperands(); ++i)
285 Indices.push_back(U.getOperand(i));
286 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000287
288 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
289
Tim Northoverb6046222016-08-19 20:09:03 +0000290 unsigned Res = getOrCreateVReg(U);
291 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000292 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
293 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000294
295 return true;
296}
297
Tim Northover5a28c362016-08-19 20:09:07 +0000298bool IRTranslator::translateSelect(const User &U) {
Tim Northover0f140c72016-09-09 11:46:34 +0000299 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
300 getOrCreateVReg(*U.getOperand(1)),
301 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000302 return true;
303}
304
Tim Northover357f1be2016-08-10 23:02:41 +0000305bool IRTranslator::translateBitCast(const User &U) {
Tim Northover5ae83502016-09-15 09:20:34 +0000306 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000307 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000308 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000309 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000310 else
Tim Northover357f1be2016-08-10 23:02:41 +0000311 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000312 return true;
313 }
Tim Northover357f1be2016-08-10 23:02:41 +0000314 return translateCast(TargetOpcode::G_BITCAST, U);
Tim Northover7c9eba92016-07-25 21:01:29 +0000315}
316
Tim Northover357f1be2016-08-10 23:02:41 +0000317bool IRTranslator::translateCast(unsigned Opcode, const User &U) {
318 unsigned Op = getOrCreateVReg(*U.getOperand(0));
319 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000320 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000321 return true;
322}
323
Tim Northovera7653b32016-09-12 11:20:22 +0000324bool IRTranslator::translateGetElementPtr(const User &U) {
325 // FIXME: support vector GEPs.
326 if (U.getType()->isVectorTy())
327 return false;
328
329 Value &Op0 = *U.getOperand(0);
330 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000331 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000332 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
333 LLT OffsetTy = LLT::scalar(PtrSize);
334
335 int64_t Offset = 0;
336 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
337 GTI != E; ++GTI) {
338 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000339 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000340 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
341 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
342 continue;
343 } else {
344 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
345
346 // If this is a scalar constant or a splat vector of constants,
347 // handle it quickly.
348 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
349 Offset += ElementSize * CI->getSExtValue();
350 continue;
351 }
352
353 if (Offset != 0) {
354 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
355 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
356 MIRBuilder.buildConstant(OffsetReg, Offset);
357 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
358
359 BaseReg = NewBaseReg;
360 Offset = 0;
361 }
362
363 // N = N + Idx * ElementSize;
364 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
365 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
366
367 unsigned IdxReg = getOrCreateVReg(*Idx);
368 if (MRI->getType(IdxReg) != OffsetTy) {
369 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
370 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
371 IdxReg = NewIdxReg;
372 }
373
374 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
375 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
376
377 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
378 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
379 BaseReg = NewBaseReg;
380 }
381 }
382
383 if (Offset != 0) {
384 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
385 MIRBuilder.buildConstant(OffsetReg, Offset);
386 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
387 return true;
388 }
389
390 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
391 return true;
392}
393
Tim Northover3f186032016-10-18 20:03:45 +0000394bool IRTranslator::translateMemcpy(const CallInst &CI) {
395 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
396 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
397 0 ||
398 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
399 0 ||
400 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
401 return false;
402
403 SmallVector<CallLowering::ArgInfo, 8> Args;
404 for (int i = 0; i < 3; ++i) {
405 const auto &Arg = CI.getArgOperand(i);
406 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
407 }
408
409 MachineOperand Callee = MachineOperand::CreateES("memcpy");
410
411 return CLI->lowerCall(MIRBuilder, Callee,
412 CallLowering::ArgInfo(0, CI.getType()), Args);
413}
Tim Northovera7653b32016-09-12 11:20:22 +0000414
Tim Northovercdf23f12016-10-31 18:30:59 +0000415void IRTranslator::getStackGuard(unsigned DstReg) {
416 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
417 MIB.addDef(DstReg);
418
419 auto &MF = MIRBuilder.getMF();
420 auto &TLI = *MF.getSubtarget().getTargetLowering();
421 Value *Global = TLI.getSDagStackGuard(*MF.getFunction()->getParent());
422 if (!Global)
423 return;
424
425 MachinePointerInfo MPInfo(Global);
426 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
427 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
428 MachineMemOperand::MODereferenceable;
429 *MemRefs =
430 MF.getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
431 DL->getPointerABIAlignment());
432 MIB.setMemRefs(MemRefs, MemRefs + 1);
433}
434
Tim Northover91c81732016-08-19 17:17:06 +0000435bool IRTranslator::translateKnownIntrinsic(const CallInst &CI,
436 Intrinsic::ID ID) {
437 unsigned Op = 0;
438 switch (ID) {
439 default: return false;
440 case Intrinsic::uadd_with_overflow: Op = TargetOpcode::G_UADDE; break;
441 case Intrinsic::sadd_with_overflow: Op = TargetOpcode::G_SADDO; break;
442 case Intrinsic::usub_with_overflow: Op = TargetOpcode::G_USUBE; break;
443 case Intrinsic::ssub_with_overflow: Op = TargetOpcode::G_SSUBO; break;
444 case Intrinsic::umul_with_overflow: Op = TargetOpcode::G_UMULO; break;
445 case Intrinsic::smul_with_overflow: Op = TargetOpcode::G_SMULO; break;
Tim Northover3f186032016-10-18 20:03:45 +0000446 case Intrinsic::memcpy:
447 return translateMemcpy(CI);
Tim Northovera9105be2016-11-09 22:39:54 +0000448 case Intrinsic::eh_typeid_for: {
449 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
450 unsigned Reg = getOrCreateVReg(CI);
Matthias Braund0ee66c2016-12-01 19:32:15 +0000451 unsigned TypeID = MIRBuilder.getMF().getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000452 MIRBuilder.buildConstant(Reg, TypeID);
453 return true;
454 }
Tim Northover6e904302016-10-18 20:03:51 +0000455 case Intrinsic::objectsize: {
456 // If we don't know by now, we're never going to know.
457 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
458
459 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
460 return true;
461 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000462 case Intrinsic::stackguard:
463 getStackGuard(getOrCreateVReg(CI));
464 return true;
465 case Intrinsic::stackprotector: {
466 MachineFunction &MF = MIRBuilder.getMF();
467 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
468 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
469 getStackGuard(GuardVal);
470
471 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
472 MIRBuilder.buildStore(
473 GuardVal, getOrCreateVReg(*Slot),
474 *MF.getMachineMemOperand(
475 MachinePointerInfo::getFixedStack(MF, getOrCreateFrameIndex(*Slot)),
476 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
477 PtrTy.getSizeInBits() / 8, 8));
478 return true;
479 }
Tim Northover91c81732016-08-19 17:17:06 +0000480 }
481
Tim Northover5ae83502016-09-15 09:20:34 +0000482 LLT Ty{*CI.getOperand(0)->getType(), *DL};
Tim Northover91c81732016-08-19 17:17:06 +0000483 LLT s1 = LLT::scalar(1);
484 unsigned Width = Ty.getSizeInBits();
Tim Northover0f140c72016-09-09 11:46:34 +0000485 unsigned Res = MRI->createGenericVirtualRegister(Ty);
486 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
487 auto MIB = MIRBuilder.buildInstr(Op)
Tim Northover91c81732016-08-19 17:17:06 +0000488 .addDef(Res)
489 .addDef(Overflow)
490 .addUse(getOrCreateVReg(*CI.getOperand(0)))
491 .addUse(getOrCreateVReg(*CI.getOperand(1)));
492
493 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
Tim Northover0f140c72016-09-09 11:46:34 +0000494 unsigned Zero = MRI->createGenericVirtualRegister(s1);
495 EntryBuilder.buildConstant(Zero, 0);
Tim Northover91c81732016-08-19 17:17:06 +0000496 MIB.addUse(Zero);
497 }
498
Tim Northover0f140c72016-09-09 11:46:34 +0000499 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
Tim Northover91c81732016-08-19 17:17:06 +0000500 return true;
501}
502
Tim Northover357f1be2016-08-10 23:02:41 +0000503bool IRTranslator::translateCall(const User &U) {
504 const CallInst &CI = cast<CallInst>(U);
Tim Northover5fb414d2016-07-29 22:32:36 +0000505 auto TII = MIRBuilder.getMF().getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000506 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000507
Tim Northover406024a2016-08-10 21:44:01 +0000508 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000509 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
510 SmallVector<unsigned, 8> Args;
511 for (auto &Arg: CI.arg_operands())
512 Args.push_back(getOrCreateVReg(*Arg));
513
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000514 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
515 return getOrCreateVReg(*CI.getCalledValue());
516 });
Tim Northover406024a2016-08-10 21:44:01 +0000517 }
518
519 Intrinsic::ID ID = F->getIntrinsicID();
520 if (TII && ID == Intrinsic::not_intrinsic)
521 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
522
523 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000524
Tim Northover91c81732016-08-19 17:17:06 +0000525 if (translateKnownIntrinsic(CI, ID))
526 return true;
527
Tim Northover5fb414d2016-07-29 22:32:36 +0000528 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
529 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000530 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000531
532 for (auto &Arg : CI.arg_operands()) {
533 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
534 MIB.addImm(CI->getSExtValue());
535 else
536 MIB.addUse(getOrCreateVReg(*Arg));
537 }
538 return true;
539}
540
Tim Northovera9105be2016-11-09 22:39:54 +0000541bool IRTranslator::translateInvoke(const User &U) {
542 const InvokeInst &I = cast<InvokeInst>(U);
543 MachineFunction &MF = MIRBuilder.getMF();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000544 MCContext &Context = MF.getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000545
546 const BasicBlock *ReturnBB = I.getSuccessor(0);
547 const BasicBlock *EHPadBB = I.getSuccessor(1);
548
549 const Value *Callee(I.getCalledValue());
550 const Function *Fn = dyn_cast<Function>(Callee);
551 if (isa<InlineAsm>(Callee))
552 return false;
553
554 // FIXME: support invoking patchpoint and statepoint intrinsics.
555 if (Fn && Fn->isIntrinsic())
556 return false;
557
558 // FIXME: support whatever these are.
559 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
560 return false;
561
562 // FIXME: support Windows exception handling.
563 if (!isa<LandingPadInst>(EHPadBB->front()))
564 return false;
565
566
Matthias Braund0ee66c2016-12-01 19:32:15 +0000567 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000568 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000569 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000570 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
571
572 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
573 SmallVector<CallLowering::ArgInfo, 8> Args;
574 for (auto &Arg: I.arg_operands())
575 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
576
577 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
578 CallLowering::ArgInfo(Res, I.getType()), Args))
579 return false;
580
Matthias Braund0ee66c2016-12-01 19:32:15 +0000581 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000582 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
583
584 // FIXME: track probabilities.
585 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
586 &ReturnMBB = getOrCreateBB(*ReturnBB);
Matthias Braund0ee66c2016-12-01 19:32:15 +0000587 MF.addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000588 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
589 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
590
591 return true;
592}
593
594bool IRTranslator::translateLandingPad(const User &U) {
595 const LandingPadInst &LP = cast<LandingPadInst>(U);
596
597 MachineBasicBlock &MBB = MIRBuilder.getMBB();
598 MachineFunction &MF = MIRBuilder.getMF();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000599 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000600
601 MBB.setIsEHPad();
602
603 // If there aren't registers to copy the values into (e.g., during SjLj
604 // exceptions), then don't bother.
605 auto &TLI = *MF.getSubtarget().getTargetLowering();
606 const Constant *PersonalityFn = MF.getFunction()->getPersonalityFn();
607 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
608 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
609 return true;
610
611 // If landingpad's return type is token type, we don't create DAG nodes
612 // for its exception pointer and selector value. The extraction of exception
613 // pointer or selector value from token type landingpads is not currently
614 // supported.
615 if (LP.getType()->isTokenTy())
616 return true;
617
618 // Add a label to mark the beginning of the landing pad. Deletion of the
619 // landing pad can thus be detected via the MachineModuleInfo.
620 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Matthias Braund0ee66c2016-12-01 19:32:15 +0000621 .addSym(MF.addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000622
623 // Mark exception register as live in.
624 SmallVector<unsigned, 2> Regs;
625 SmallVector<uint64_t, 2> Offsets;
626 LLT p0 = LLT::pointer(0, DL->getPointerSizeInBits());
627 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
628 unsigned VReg = MRI->createGenericVirtualRegister(p0);
629 MIRBuilder.buildCopy(VReg, Reg);
630 Regs.push_back(VReg);
631 Offsets.push_back(0);
632 }
633
634 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
635 unsigned VReg = MRI->createGenericVirtualRegister(p0);
636 MIRBuilder.buildCopy(VReg, Reg);
637 Regs.push_back(VReg);
638 Offsets.push_back(p0.getSizeInBits());
639 }
640
641 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
642 return true;
643}
644
Tim Northoverbd505462016-07-22 16:59:52 +0000645bool IRTranslator::translateStaticAlloca(const AllocaInst &AI) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000646 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
647 return false;
648
Tim Northoverbd505462016-07-22 16:59:52 +0000649 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000650 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000651 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000652 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000653 return true;
654}
655
Tim Northover357f1be2016-08-10 23:02:41 +0000656bool IRTranslator::translatePHI(const User &U) {
657 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000658 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000659 MIB.addDef(getOrCreateVReg(PI));
660
661 PendingPHIs.emplace_back(&PI, MIB.getInstr());
662 return true;
663}
664
665void IRTranslator::finishPendingPhis() {
666 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
667 const PHINode *PI = Phi.first;
668 MachineInstrBuilder MIB(MIRBuilder.getMF(), Phi.second);
669
670 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
671 // won't create extra control flow here, otherwise we need to find the
672 // dominating predecessor here (or perhaps force the weirder IRTranslators
673 // to provide a simple boundary).
674 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
675 assert(BBToMBB[PI->getIncomingBlock(i)]->isSuccessor(MIB->getParent()) &&
676 "I appear to have misunderstood Machine PHIs");
677 MIB.addUse(getOrCreateVReg(*PI->getIncomingValue(i)));
678 MIB.addMBB(BBToMBB[PI->getIncomingBlock(i)]);
679 }
680 }
Tim Northover14e7f732016-08-05 17:50:36 +0000681
682 PendingPHIs.clear();
Tim Northover97d0cb32016-08-05 17:16:40 +0000683}
684
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000685bool IRTranslator::translate(const Instruction &Inst) {
Quentin Colombeta7fae162016-02-11 17:53:23 +0000686 MIRBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000687 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000688#define HANDLE_INST(NUM, OPCODE, CLASS) \
689 case Instruction::OPCODE: return translate##OPCODE(Inst);
690#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000691 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000692 if (!TPC->isGlobalISelAbortEnabled())
693 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000694 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000695 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000696}
697
Tim Northover5ed648e2016-08-09 21:28:04 +0000698bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000699 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000700 EntryBuilder.buildConstant(Reg, CI->getZExtValue());
Tim Northoverb16734f2016-08-19 20:09:15 +0000701 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000702 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000703 else if (isa<UndefValue>(C))
704 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000705 else if (isa<ConstantPointerNull>(C))
Tim Northover0f140c72016-09-09 11:46:34 +0000706 EntryBuilder.buildInstr(TargetOpcode::G_CONSTANT)
Tim Northover8e0c53a2016-08-11 21:40:55 +0000707 .addDef(Reg)
708 .addImm(0);
Tim Northover032548f2016-09-12 12:10:41 +0000709 else if (auto GV = dyn_cast<GlobalValue>(&C))
710 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000711 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
712 switch(CE->getOpcode()) {
713#define HANDLE_INST(NUM, OPCODE, CLASS) \
714 case Instruction::OPCODE: return translate##OPCODE(*CE);
715#include "llvm/IR/Instruction.def"
716 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000717 if (!TPC->isGlobalISelAbortEnabled())
718 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000719 llvm_unreachable("unknown opcode");
720 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000721 } else if (!TPC->isGlobalISelAbortEnabled())
722 return false;
723 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000724 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000725
Tim Northoverd403a3d2016-08-09 23:01:30 +0000726 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000727}
728
Tim Northover0d510442016-08-11 16:21:29 +0000729void IRTranslator::finalizeFunction() {
730 finishPendingPhis();
731
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000732 // Release the memory used by the different maps we
733 // needed during the translation.
Quentin Colombetccd77252016-02-11 21:48:32 +0000734 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000735 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000736 Constants.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000737}
738
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000739bool IRTranslator::runOnMachineFunction(MachineFunction &MF) {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000740 const Function &F = *MF.getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000741 if (F.empty())
742 return false;
Quentin Colombetba2a0162016-02-16 19:26:02 +0000743 CLI = MF.getSubtarget().getCallLowering();
Quentin Colombet000b5802016-03-11 17:27:51 +0000744 MIRBuilder.setMF(MF);
Tim Northover5ed648e2016-08-09 21:28:04 +0000745 EntryBuilder.setMF(MF);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000746 MRI = &MF.getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000747 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000748 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000749
Tim Northover14e7f732016-08-05 17:50:36 +0000750 assert(PendingPHIs.empty() && "stale PHIs");
751
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000752 // Setup the arguments.
Quentin Colombet53237a92016-03-11 17:27:43 +0000753 MachineBasicBlock &MBB = getOrCreateBB(F.front());
Quentin Colombet91ebd712016-03-11 17:27:47 +0000754 MIRBuilder.setMBB(MBB);
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000755 SmallVector<unsigned, 8> VRegArgs;
756 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000757 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover862758ec2016-09-21 12:57:35 +0000758 bool Succeeded = CLI->lowerFormalArguments(MIRBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000759 if (!Succeeded) {
760 if (!TPC->isGlobalISelAbortEnabled()) {
761 MIRBuilder.getMF().getProperties().set(
762 MachineFunctionProperties::Property::FailedISel);
763 return false;
764 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000765 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000766 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000767
Tim Northover5ed648e2016-08-09 21:28:04 +0000768 // Now that we've got the ABI handling code, it's safe to set a location for
769 // any Constants we find in the IR.
770 if (MBB.empty())
771 EntryBuilder.setMBB(MBB);
772 else
773 EntryBuilder.setInstr(MBB.back(), /* Before */ false);
774
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000775 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000776 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000777 // Set the insertion point of all the following translations to
778 // the end of this basic block.
779 MIRBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000780
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000781 for (const Instruction &Inst: BB) {
782 bool Succeeded = translate(Inst);
783 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000784 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000785 reportTranslationError(Inst, "unable to translate instruction");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000786 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
787 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000788 }
789 }
790 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000791
Tim Northover0d510442016-08-11 16:21:29 +0000792 finalizeFunction();
Tim Northover97d0cb32016-08-05 17:16:40 +0000793
Tim Northover72eebfa2016-07-12 22:23:42 +0000794 // Now that the MachineFrameInfo has been configured, no further changes to
795 // the reserved registers are possible.
796 MRI->freezeReservedRegs(MF);
797
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000798 return false;
799}