Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 1 | //===-- MipsSEFrameLowering.cpp - Mips32/64 Frame Information -------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Mips32/64 implementation of TargetFrameLowering class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "MipsSEFrameLowering.h" |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/MipsBaseInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "MipsMachineFunction.h" |
| 17 | #include "MipsSEInstrInfo.h" |
Eric Christopher | 4cdb3f9 | 2014-07-02 23:29:55 +0000 | [diff] [blame] | 18 | #include "MipsSubtarget.h" |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/StringSwitch.h" |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 21 | #include "llvm/CodeGen/MachineFunction.h" |
| 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/RegisterScavenging.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 26 | #include "llvm/IR/DataLayout.h" |
| 27 | #include "llvm/IR/Function.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetOptions.h" |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 29 | |
| 30 | using namespace llvm; |
| 31 | |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 32 | namespace { |
| 33 | typedef MachineBasicBlock::iterator Iter; |
| 34 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 35 | static std::pair<unsigned, unsigned> getMFHiLoOpc(unsigned Src) { |
| 36 | if (Mips::ACC64RegClass.contains(Src)) |
| 37 | return std::make_pair((unsigned)Mips::PseudoMFHI, |
| 38 | (unsigned)Mips::PseudoMFLO); |
| 39 | |
| 40 | if (Mips::ACC64DSPRegClass.contains(Src)) |
| 41 | return std::make_pair((unsigned)Mips::MFHI_DSP, (unsigned)Mips::MFLO_DSP); |
| 42 | |
| 43 | if (Mips::ACC128RegClass.contains(Src)) |
| 44 | return std::make_pair((unsigned)Mips::PseudoMFHI64, |
| 45 | (unsigned)Mips::PseudoMFLO64); |
| 46 | |
| 47 | return std::make_pair(0, 0); |
| 48 | } |
| 49 | |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 50 | /// Helper class to expand pseudos. |
| 51 | class ExpandPseudo { |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 52 | public: |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 53 | ExpandPseudo(MachineFunction &MF); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 54 | bool expand(); |
| 55 | |
| 56 | private: |
| 57 | bool expandInstr(MachineBasicBlock &MBB, Iter I); |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 58 | void expandLoadCCond(MachineBasicBlock &MBB, Iter I); |
| 59 | void expandStoreCCond(MachineBasicBlock &MBB, Iter I); |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 60 | void expandLoadACC(MachineBasicBlock &MBB, Iter I, unsigned RegSize); |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 61 | void expandStoreACC(MachineBasicBlock &MBB, Iter I, unsigned MFHiOpc, |
| 62 | unsigned MFLoOpc, unsigned RegSize); |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 63 | bool expandCopy(MachineBasicBlock &MBB, Iter I); |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 64 | bool expandCopyACC(MachineBasicBlock &MBB, Iter I, unsigned MFHiOpc, |
| 65 | unsigned MFLoOpc); |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 66 | bool expandBuildPairF64(MachineBasicBlock &MBB, |
| 67 | MachineBasicBlock::iterator I, bool FP64) const; |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 68 | bool expandExtractElementF64(MachineBasicBlock &MBB, |
| 69 | MachineBasicBlock::iterator I, bool FP64) const; |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 70 | |
| 71 | MachineFunction &MF; |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 72 | MachineRegisterInfo &MRI; |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 73 | const MipsSubtarget &Subtarget; |
| 74 | const MipsSEInstrInfo &TII; |
| 75 | const MipsRegisterInfo &RegInfo; |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 76 | }; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 77 | } |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 78 | |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 79 | ExpandPseudo::ExpandPseudo(MachineFunction &MF_) |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 80 | : MF(MF_), MRI(MF.getRegInfo()), |
| 81 | Subtarget(static_cast<const MipsSubtarget &>(MF.getSubtarget())), |
| 82 | TII(*static_cast<const MipsSEInstrInfo *>(Subtarget.getInstrInfo())), |
| 83 | RegInfo(*Subtarget.getRegisterInfo()) {} |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 84 | |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 85 | bool ExpandPseudo::expand() { |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 86 | bool Expanded = false; |
| 87 | |
Vasileios Kalintiris | 5a971a4 | 2016-04-15 20:43:17 +0000 | [diff] [blame] | 88 | for (auto &MBB : MF) { |
| 89 | for (Iter I = MBB.begin(), End = MBB.end(); I != End;) |
| 90 | Expanded |= expandInstr(MBB, I++); |
| 91 | } |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 92 | |
| 93 | return Expanded; |
| 94 | } |
| 95 | |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 96 | bool ExpandPseudo::expandInstr(MachineBasicBlock &MBB, Iter I) { |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 97 | switch(I->getOpcode()) { |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 98 | case Mips::LOAD_CCOND_DSP: |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 99 | expandLoadCCond(MBB, I); |
| 100 | break; |
| 101 | case Mips::STORE_CCOND_DSP: |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 102 | expandStoreCCond(MBB, I); |
| 103 | break; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 104 | case Mips::LOAD_ACC64: |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 105 | case Mips::LOAD_ACC64DSP: |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 106 | expandLoadACC(MBB, I, 4); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 107 | break; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 108 | case Mips::LOAD_ACC128: |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 109 | expandLoadACC(MBB, I, 8); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 110 | break; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 111 | case Mips::STORE_ACC64: |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 112 | expandStoreACC(MBB, I, Mips::PseudoMFHI, Mips::PseudoMFLO, 4); |
| 113 | break; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 114 | case Mips::STORE_ACC64DSP: |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 115 | expandStoreACC(MBB, I, Mips::MFHI_DSP, Mips::MFLO_DSP, 4); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 116 | break; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 117 | case Mips::STORE_ACC128: |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 118 | expandStoreACC(MBB, I, Mips::PseudoMFHI64, Mips::PseudoMFLO64, 8); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 119 | break; |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 120 | case Mips::BuildPairF64: |
| 121 | if (expandBuildPairF64(MBB, I, false)) |
| 122 | MBB.erase(I); |
| 123 | return false; |
| 124 | case Mips::BuildPairF64_64: |
| 125 | if (expandBuildPairF64(MBB, I, true)) |
| 126 | MBB.erase(I); |
| 127 | return false; |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 128 | case Mips::ExtractElementF64: |
| 129 | if (expandExtractElementF64(MBB, I, false)) |
| 130 | MBB.erase(I); |
| 131 | return false; |
| 132 | case Mips::ExtractElementF64_64: |
| 133 | if (expandExtractElementF64(MBB, I, true)) |
| 134 | MBB.erase(I); |
| 135 | return false; |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 136 | case TargetOpcode::COPY: |
| 137 | if (!expandCopy(MBB, I)) |
| 138 | return false; |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 139 | break; |
| 140 | default: |
| 141 | return false; |
| 142 | } |
| 143 | |
| 144 | MBB.erase(I); |
| 145 | return true; |
| 146 | } |
| 147 | |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 148 | void ExpandPseudo::expandLoadCCond(MachineBasicBlock &MBB, Iter I) { |
| 149 | // load $vr, FI |
| 150 | // copy ccond, $vr |
| 151 | |
| 152 | assert(I->getOperand(0).isReg() && I->getOperand(1).isFI()); |
| 153 | |
| 154 | const TargetRegisterClass *RC = RegInfo.intRegClass(4); |
| 155 | unsigned VR = MRI.createVirtualRegister(RC); |
| 156 | unsigned Dst = I->getOperand(0).getReg(), FI = I->getOperand(1).getIndex(); |
| 157 | |
| 158 | TII.loadRegFromStack(MBB, I, VR, FI, RC, &RegInfo, 0); |
| 159 | BuildMI(MBB, I, I->getDebugLoc(), TII.get(TargetOpcode::COPY), Dst) |
| 160 | .addReg(VR, RegState::Kill); |
| 161 | } |
| 162 | |
| 163 | void ExpandPseudo::expandStoreCCond(MachineBasicBlock &MBB, Iter I) { |
| 164 | // copy $vr, ccond |
| 165 | // store $vr, FI |
| 166 | |
| 167 | assert(I->getOperand(0).isReg() && I->getOperand(1).isFI()); |
| 168 | |
| 169 | const TargetRegisterClass *RC = RegInfo.intRegClass(4); |
| 170 | unsigned VR = MRI.createVirtualRegister(RC); |
| 171 | unsigned Src = I->getOperand(0).getReg(), FI = I->getOperand(1).getIndex(); |
| 172 | |
| 173 | BuildMI(MBB, I, I->getDebugLoc(), TII.get(TargetOpcode::COPY), VR) |
| 174 | .addReg(Src, getKillRegState(I->getOperand(0).isKill())); |
| 175 | TII.storeRegToStack(MBB, I, VR, true, FI, RC, &RegInfo, 0); |
| 176 | } |
| 177 | |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 178 | void ExpandPseudo::expandLoadACC(MachineBasicBlock &MBB, Iter I, |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 179 | unsigned RegSize) { |
| 180 | // load $vr0, FI |
| 181 | // copy lo, $vr0 |
| 182 | // load $vr1, FI + 4 |
| 183 | // copy hi, $vr1 |
| 184 | |
| 185 | assert(I->getOperand(0).isReg() && I->getOperand(1).isFI()); |
| 186 | |
| 187 | const TargetRegisterClass *RC = RegInfo.intRegClass(RegSize); |
| 188 | unsigned VR0 = MRI.createVirtualRegister(RC); |
| 189 | unsigned VR1 = MRI.createVirtualRegister(RC); |
| 190 | unsigned Dst = I->getOperand(0).getReg(), FI = I->getOperand(1).getIndex(); |
| 191 | unsigned Lo = RegInfo.getSubReg(Dst, Mips::sub_lo); |
| 192 | unsigned Hi = RegInfo.getSubReg(Dst, Mips::sub_hi); |
| 193 | DebugLoc DL = I->getDebugLoc(); |
| 194 | const MCInstrDesc &Desc = TII.get(TargetOpcode::COPY); |
| 195 | |
| 196 | TII.loadRegFromStack(MBB, I, VR0, FI, RC, &RegInfo, 0); |
| 197 | BuildMI(MBB, I, DL, Desc, Lo).addReg(VR0, RegState::Kill); |
| 198 | TII.loadRegFromStack(MBB, I, VR1, FI, RC, &RegInfo, RegSize); |
| 199 | BuildMI(MBB, I, DL, Desc, Hi).addReg(VR1, RegState::Kill); |
| 200 | } |
| 201 | |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 202 | void ExpandPseudo::expandStoreACC(MachineBasicBlock &MBB, Iter I, |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 203 | unsigned MFHiOpc, unsigned MFLoOpc, |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 204 | unsigned RegSize) { |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 205 | // mflo $vr0, src |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 206 | // store $vr0, FI |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 207 | // mfhi $vr1, src |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 208 | // store $vr1, FI + 4 |
| 209 | |
| 210 | assert(I->getOperand(0).isReg() && I->getOperand(1).isFI()); |
| 211 | |
| 212 | const TargetRegisterClass *RC = RegInfo.intRegClass(RegSize); |
| 213 | unsigned VR0 = MRI.createVirtualRegister(RC); |
| 214 | unsigned VR1 = MRI.createVirtualRegister(RC); |
| 215 | unsigned Src = I->getOperand(0).getReg(), FI = I->getOperand(1).getIndex(); |
| 216 | unsigned SrcKill = getKillRegState(I->getOperand(0).isKill()); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 217 | DebugLoc DL = I->getDebugLoc(); |
| 218 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 219 | BuildMI(MBB, I, DL, TII.get(MFLoOpc), VR0).addReg(Src); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 220 | TII.storeRegToStack(MBB, I, VR0, true, FI, RC, &RegInfo, 0); |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 221 | BuildMI(MBB, I, DL, TII.get(MFHiOpc), VR1).addReg(Src, SrcKill); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 222 | TII.storeRegToStack(MBB, I, VR1, true, FI, RC, &RegInfo, RegSize); |
| 223 | } |
| 224 | |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 225 | bool ExpandPseudo::expandCopy(MachineBasicBlock &MBB, Iter I) { |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 226 | unsigned Src = I->getOperand(1).getReg(); |
| 227 | std::pair<unsigned, unsigned> Opcodes = getMFHiLoOpc(Src); |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 228 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 229 | if (!Opcodes.first) |
| 230 | return false; |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 231 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 232 | return expandCopyACC(MBB, I, Opcodes.first, Opcodes.second); |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 233 | } |
| 234 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 235 | bool ExpandPseudo::expandCopyACC(MachineBasicBlock &MBB, Iter I, |
| 236 | unsigned MFHiOpc, unsigned MFLoOpc) { |
| 237 | // mflo $vr0, src |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 238 | // copy dst_lo, $vr0 |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 239 | // mfhi $vr1, src |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 240 | // copy dst_hi, $vr1 |
| 241 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 242 | unsigned Dst = I->getOperand(0).getReg(), Src = I->getOperand(1).getReg(); |
| 243 | unsigned VRegSize = RegInfo.getMinimalPhysRegClass(Dst)->getSize() / 2; |
| 244 | const TargetRegisterClass *RC = RegInfo.intRegClass(VRegSize); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 245 | unsigned VR0 = MRI.createVirtualRegister(RC); |
| 246 | unsigned VR1 = MRI.createVirtualRegister(RC); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 247 | unsigned SrcKill = getKillRegState(I->getOperand(1).isKill()); |
| 248 | unsigned DstLo = RegInfo.getSubReg(Dst, Mips::sub_lo); |
| 249 | unsigned DstHi = RegInfo.getSubReg(Dst, Mips::sub_hi); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 250 | DebugLoc DL = I->getDebugLoc(); |
| 251 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 252 | BuildMI(MBB, I, DL, TII.get(MFLoOpc), VR0).addReg(Src); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 253 | BuildMI(MBB, I, DL, TII.get(TargetOpcode::COPY), DstLo) |
| 254 | .addReg(VR0, RegState::Kill); |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 255 | BuildMI(MBB, I, DL, TII.get(MFHiOpc), VR1).addReg(Src, SrcKill); |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 256 | BuildMI(MBB, I, DL, TII.get(TargetOpcode::COPY), DstHi) |
| 257 | .addReg(VR1, RegState::Kill); |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 258 | return true; |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 259 | } |
| 260 | |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 261 | /// This method expands the same instruction that MipsSEInstrInfo:: |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 262 | /// expandBuildPairF64 does, for the case when ABI is fpxx and mthc1 is not |
| 263 | /// available and the case where the ABI is FP64A. It is implemented here |
| 264 | /// because frame indexes are eliminated before MipsSEInstrInfo:: |
| 265 | /// expandBuildPairF64 is called. |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 266 | bool ExpandPseudo::expandBuildPairF64(MachineBasicBlock &MBB, |
| 267 | MachineBasicBlock::iterator I, |
| 268 | bool FP64) const { |
| 269 | // For fpxx and when mthc1 is not available, use: |
| 270 | // spill + reload via ldc1 |
| 271 | // |
| 272 | // The case where dmtc1 is available doesn't need to be handled here |
| 273 | // because it never creates a BuildPairF64 node. |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 274 | // |
| 275 | // The FP64A ABI (fp64 with nooddspreg) must also use a spill/reload sequence |
| 276 | // for odd-numbered double precision values (because the lower 32-bits is |
| 277 | // transferred with mtc1 which is redirected to the upper half of the even |
| 278 | // register). Unfortunately, we have to make this decision before register |
| 279 | // allocation so for now we use a spill/reload sequence for all |
| 280 | // double-precision values in regardless of being an odd/even register. |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 281 | if ((Subtarget.isABI_FPXX() && !Subtarget.hasMTHC1()) || |
| 282 | (FP64 && !Subtarget.useOddSPReg())) { |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 283 | unsigned DstReg = I->getOperand(0).getReg(); |
| 284 | unsigned LoReg = I->getOperand(1).getReg(); |
| 285 | unsigned HiReg = I->getOperand(2).getReg(); |
| 286 | |
| 287 | // It should be impossible to have FGR64 on MIPS-II or MIPS32r1 (which are |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 288 | // the cases where mthc1 is not available). 64-bit architectures and |
| 289 | // MIPS32r2 or later can use FGR64 though. |
| 290 | assert(Subtarget.isGP64bit() || Subtarget.hasMTHC1() || |
| 291 | !Subtarget.isFP64bit()); |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 292 | |
| 293 | const TargetRegisterClass *RC = &Mips::GPR32RegClass; |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 294 | const TargetRegisterClass *RC2 = |
| 295 | FP64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass; |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 296 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 297 | // We re-use the same spill slot each time so that the stack frame doesn't |
| 298 | // grow too much in functions with a large number of moves. |
| 299 | int FI = MF.getInfo<MipsFunctionInfo>()->getMoveF64ViaSpillFI(RC2); |
Vasileios Kalintiris | 167c372 | 2014-10-16 15:41:51 +0000 | [diff] [blame] | 300 | if (!Subtarget.isLittle()) |
| 301 | std::swap(LoReg, HiReg); |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 302 | TII.storeRegToStack(MBB, I, LoReg, I->getOperand(1).isKill(), FI, RC, |
| 303 | &RegInfo, 0); |
| 304 | TII.storeRegToStack(MBB, I, HiReg, I->getOperand(2).isKill(), FI, RC, |
| 305 | &RegInfo, 4); |
| 306 | TII.loadRegFromStack(MBB, I, DstReg, FI, RC2, &RegInfo, 0); |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 307 | return true; |
| 308 | } |
| 309 | |
| 310 | return false; |
| 311 | } |
| 312 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 313 | /// This method expands the same instruction that MipsSEInstrInfo:: |
| 314 | /// expandExtractElementF64 does, for the case when ABI is fpxx and mfhc1 is not |
| 315 | /// available and the case where the ABI is FP64A. It is implemented here |
| 316 | /// because frame indexes are eliminated before MipsSEInstrInfo:: |
| 317 | /// expandExtractElementF64 is called. |
| 318 | bool ExpandPseudo::expandExtractElementF64(MachineBasicBlock &MBB, |
| 319 | MachineBasicBlock::iterator I, |
| 320 | bool FP64) const { |
Daniel Sanders | 2fb8564 | 2015-10-12 13:55:44 +0000 | [diff] [blame] | 321 | const MachineOperand &Op1 = I->getOperand(1); |
| 322 | const MachineOperand &Op2 = I->getOperand(2); |
| 323 | |
| 324 | if ((Op1.isReg() && Op1.isUndef()) || (Op2.isReg() && Op2.isUndef())) { |
| 325 | unsigned DstReg = I->getOperand(0).getReg(); |
| 326 | BuildMI(MBB, I, I->getDebugLoc(), TII.get(Mips::IMPLICIT_DEF), DstReg); |
| 327 | return true; |
| 328 | } |
| 329 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 330 | // For fpxx and when mfhc1 is not available, use: |
| 331 | // spill + reload via ldc1 |
| 332 | // |
| 333 | // The case where dmfc1 is available doesn't need to be handled here |
| 334 | // because it never creates a ExtractElementF64 node. |
| 335 | // |
| 336 | // The FP64A ABI (fp64 with nooddspreg) must also use a spill/reload sequence |
| 337 | // for odd-numbered double precision values (because the lower 32-bits is |
| 338 | // transferred with mfc1 which is redirected to the upper half of the even |
| 339 | // register). Unfortunately, we have to make this decision before register |
| 340 | // allocation so for now we use a spill/reload sequence for all |
| 341 | // double-precision values in regardless of being an odd/even register. |
| 342 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 343 | if ((Subtarget.isABI_FPXX() && !Subtarget.hasMTHC1()) || |
| 344 | (FP64 && !Subtarget.useOddSPReg())) { |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 345 | unsigned DstReg = I->getOperand(0).getReg(); |
Daniel Sanders | 2fb8564 | 2015-10-12 13:55:44 +0000 | [diff] [blame] | 346 | unsigned SrcReg = Op1.getReg(); |
| 347 | unsigned N = Op2.getImm(); |
Vasileios Kalintiris | 167c372 | 2014-10-16 15:41:51 +0000 | [diff] [blame] | 348 | int64_t Offset = 4 * (Subtarget.isLittle() ? N : (1 - N)); |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 349 | |
| 350 | // It should be impossible to have FGR64 on MIPS-II or MIPS32r1 (which are |
| 351 | // the cases where mfhc1 is not available). 64-bit architectures and |
| 352 | // MIPS32r2 or later can use FGR64 though. |
| 353 | assert(Subtarget.isGP64bit() || Subtarget.hasMTHC1() || |
| 354 | !Subtarget.isFP64bit()); |
| 355 | |
| 356 | const TargetRegisterClass *RC = |
| 357 | FP64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass; |
| 358 | const TargetRegisterClass *RC2 = &Mips::GPR32RegClass; |
| 359 | |
| 360 | // We re-use the same spill slot each time so that the stack frame doesn't |
| 361 | // grow too much in functions with a large number of moves. |
| 362 | int FI = MF.getInfo<MipsFunctionInfo>()->getMoveF64ViaSpillFI(RC); |
Daniel Sanders | 2fb8564 | 2015-10-12 13:55:44 +0000 | [diff] [blame] | 363 | TII.storeRegToStack(MBB, I, SrcReg, Op1.isKill(), FI, RC, &RegInfo, 0); |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 364 | TII.loadRegFromStack(MBB, I, DstReg, FI, RC2, &RegInfo, Offset); |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 365 | return true; |
| 366 | } |
| 367 | |
| 368 | return false; |
| 369 | } |
| 370 | |
Eric Christopher | 4cdb3f9 | 2014-07-02 23:29:55 +0000 | [diff] [blame] | 371 | MipsSEFrameLowering::MipsSEFrameLowering(const MipsSubtarget &STI) |
| 372 | : MipsFrameLowering(STI, STI.stackAlignment()) {} |
| 373 | |
Quentin Colombet | 61b305e | 2015-05-05 17:38:16 +0000 | [diff] [blame] | 374 | void MipsSEFrameLowering::emitPrologue(MachineFunction &MF, |
| 375 | MachineBasicBlock &MBB) const { |
| 376 | assert(&MF.front() == &MBB && "Shrink-wrapping not yet supported"); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 377 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 378 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
Bill Wendling | ead89ef | 2013-06-07 07:04:14 +0000 | [diff] [blame] | 379 | |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 380 | const MipsSEInstrInfo &TII = |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 381 | *static_cast<const MipsSEInstrInfo *>(STI.getInstrInfo()); |
| 382 | const MipsRegisterInfo &RegInfo = |
| 383 | *static_cast<const MipsRegisterInfo *>(STI.getRegisterInfo()); |
Bill Wendling | ead89ef | 2013-06-07 07:04:14 +0000 | [diff] [blame] | 384 | |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 385 | MachineBasicBlock::iterator MBBI = MBB.begin(); |
Petar Jovanovic | 28e2b71 | 2015-08-28 17:53:26 +0000 | [diff] [blame] | 386 | DebugLoc dl; |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 387 | MipsABIInfo ABI = STI.getABI(); |
| 388 | unsigned SP = ABI.GetStackPtr(); |
| 389 | unsigned FP = ABI.GetFramePtr(); |
| 390 | unsigned ZERO = ABI.GetNullPtr(); |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 391 | unsigned MOVE = ABI.GetGPRMoveOp(); |
Vasileios Kalintiris | bb698c7 | 2015-06-02 13:14:46 +0000 | [diff] [blame] | 392 | unsigned ADDiu = ABI.GetPtrAddiuOp(); |
| 393 | unsigned AND = ABI.IsN64() ? Mips::AND64 : Mips::AND; |
| 394 | |
| 395 | const TargetRegisterClass *RC = ABI.ArePtrs64bit() ? |
| 396 | &Mips::GPR64RegClass : &Mips::GPR32RegClass; |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 397 | |
| 398 | // First, compute final stack size. |
| 399 | uint64_t StackSize = MFI->getStackSize(); |
| 400 | |
| 401 | // No need to allocate space on the stack. |
| 402 | if (StackSize == 0 && !MFI->adjustsStack()) return; |
| 403 | |
| 404 | MachineModuleInfo &MMI = MF.getMMI(); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 405 | const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo(); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 406 | MachineLocation DstML, SrcML; |
| 407 | |
| 408 | // Adjust stack. |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 409 | TII.adjustStackPtr(SP, -StackSize, MBB, MBBI); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 410 | |
| 411 | // emit ".cfi_def_cfa_offset StackSize" |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 412 | unsigned CFIIndex = MMI.addFrameInst( |
| 413 | MCCFIInstruction::createDefCfaOffset(nullptr, -StackSize)); |
| 414 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 415 | .addCFIIndex(CFIIndex); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 416 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 417 | if (MF.getFunction()->hasFnAttribute("interrupt")) |
| 418 | emitInterruptPrologueStub(MF, MBB); |
| 419 | |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 420 | const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); |
| 421 | |
| 422 | if (CSI.size()) { |
| 423 | // Find the instruction past the last instruction that saves a callee-saved |
| 424 | // register to the stack. |
| 425 | for (unsigned i = 0; i < CSI.size(); ++i) |
| 426 | ++MBBI; |
| 427 | |
| 428 | // Iterate over list of callee-saved registers and emit .cfi_offset |
| 429 | // directives. |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 430 | for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(), |
| 431 | E = CSI.end(); I != E; ++I) { |
| 432 | int64_t Offset = MFI->getObjectOffset(I->getFrameIdx()); |
| 433 | unsigned Reg = I->getReg(); |
| 434 | |
| 435 | // If Reg is a double precision register, emit two cfa_offsets, |
| 436 | // one for each of the paired single precision registers. |
| 437 | if (Mips::AFGR64RegClass.contains(Reg)) { |
Rafael Espindola | b08d2c2 | 2013-05-16 21:02:15 +0000 | [diff] [blame] | 438 | unsigned Reg0 = |
Akira Hatanaka | 14e31a2 | 2013-08-20 22:58:56 +0000 | [diff] [blame] | 439 | MRI->getDwarfRegNum(RegInfo.getSubReg(Reg, Mips::sub_lo), true); |
Rafael Espindola | b08d2c2 | 2013-05-16 21:02:15 +0000 | [diff] [blame] | 440 | unsigned Reg1 = |
Akira Hatanaka | 14e31a2 | 2013-08-20 22:58:56 +0000 | [diff] [blame] | 441 | MRI->getDwarfRegNum(RegInfo.getSubReg(Reg, Mips::sub_hi), true); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 442 | |
| 443 | if (!STI.isLittle()) |
Rafael Espindola | b08d2c2 | 2013-05-16 21:02:15 +0000 | [diff] [blame] | 444 | std::swap(Reg0, Reg1); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 445 | |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 446 | unsigned CFIIndex = MMI.addFrameInst( |
| 447 | MCCFIInstruction::createOffset(nullptr, Reg0, Offset)); |
| 448 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 449 | .addCFIIndex(CFIIndex); |
| 450 | |
| 451 | CFIIndex = MMI.addFrameInst( |
| 452 | MCCFIInstruction::createOffset(nullptr, Reg1, Offset + 4)); |
| 453 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 454 | .addCFIIndex(CFIIndex); |
Zoran Jovanovic | f34b454 | 2014-07-10 22:23:30 +0000 | [diff] [blame] | 455 | } else if (Mips::FGR64RegClass.contains(Reg)) { |
| 456 | unsigned Reg0 = MRI->getDwarfRegNum(Reg, true); |
| 457 | unsigned Reg1 = MRI->getDwarfRegNum(Reg, true) + 1; |
| 458 | |
| 459 | if (!STI.isLittle()) |
| 460 | std::swap(Reg0, Reg1); |
| 461 | |
| 462 | unsigned CFIIndex = MMI.addFrameInst( |
| 463 | MCCFIInstruction::createOffset(nullptr, Reg0, Offset)); |
| 464 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 465 | .addCFIIndex(CFIIndex); |
| 466 | |
| 467 | CFIIndex = MMI.addFrameInst( |
| 468 | MCCFIInstruction::createOffset(nullptr, Reg1, Offset + 4)); |
| 469 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 470 | .addCFIIndex(CFIIndex); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 471 | } else { |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 472 | // Reg is either in GPR32 or FGR32. |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 473 | unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset( |
| 474 | nullptr, MRI->getDwarfRegNum(Reg, 1), Offset)); |
| 475 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 476 | .addCFIIndex(CFIIndex); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 477 | } |
| 478 | } |
| 479 | } |
| 480 | |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 481 | if (MipsFI->callsEhReturn()) { |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 482 | // Insert instructions that spill eh data registers. |
| 483 | for (int I = 0; I < 4; ++I) { |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 484 | if (!MBB.isLiveIn(ABI.GetEhDataReg(I))) |
| 485 | MBB.addLiveIn(ABI.GetEhDataReg(I)); |
| 486 | TII.storeRegToStackSlot(MBB, MBBI, ABI.GetEhDataReg(I), false, |
Vasileios Kalintiris | bb698c7 | 2015-06-02 13:14:46 +0000 | [diff] [blame] | 487 | MipsFI->getEhDataRegFI(I), RC, &RegInfo); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 488 | } |
| 489 | |
| 490 | // Emit .cfi_offset directives for eh data registers. |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 491 | for (int I = 0; I < 4; ++I) { |
| 492 | int64_t Offset = MFI->getObjectOffset(MipsFI->getEhDataRegFI(I)); |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 493 | unsigned Reg = MRI->getDwarfRegNum(ABI.GetEhDataReg(I), true); |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 494 | unsigned CFIIndex = MMI.addFrameInst( |
| 495 | MCCFIInstruction::createOffset(nullptr, Reg, Offset)); |
| 496 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 497 | .addCFIIndex(CFIIndex); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 498 | } |
| 499 | } |
| 500 | |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 501 | // if framepointer enabled, set it to point to the stack pointer. |
| 502 | if (hasFP(MF)) { |
| 503 | // Insert instruction "move $fp, $sp" at this location. |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 504 | BuildMI(MBB, MBBI, dl, TII.get(MOVE), FP).addReg(SP).addReg(ZERO) |
Eric Christopher | b45b481 | 2014-04-14 22:21:22 +0000 | [diff] [blame] | 505 | .setMIFlag(MachineInstr::FrameSetup); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 506 | |
| 507 | // emit ".cfi_def_cfa_register $fp" |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 508 | unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister( |
| 509 | nullptr, MRI->getDwarfRegNum(FP, true))); |
| 510 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 511 | .addCFIIndex(CFIIndex); |
Vasileios Kalintiris | bb698c7 | 2015-06-02 13:14:46 +0000 | [diff] [blame] | 512 | |
| 513 | if (RegInfo.needsStackRealignment(MF)) { |
| 514 | // addiu $Reg, $zero, -MaxAlignment |
| 515 | // andi $sp, $sp, $Reg |
| 516 | unsigned VR = MF.getRegInfo().createVirtualRegister(RC); |
| 517 | assert(isInt<16>(MFI->getMaxAlignment()) && |
| 518 | "Function's alignment size requirement is not supported."); |
David Majnemer | e61e4bf | 2016-06-21 05:10:24 +0000 | [diff] [blame] | 519 | int MaxAlign = -(int)MFI->getMaxAlignment(); |
Vasileios Kalintiris | bb698c7 | 2015-06-02 13:14:46 +0000 | [diff] [blame] | 520 | |
| 521 | BuildMI(MBB, MBBI, dl, TII.get(ADDiu), VR).addReg(ZERO) .addImm(MaxAlign); |
| 522 | BuildMI(MBB, MBBI, dl, TII.get(AND), SP).addReg(SP).addReg(VR); |
| 523 | |
| 524 | if (hasBP(MF)) { |
| 525 | // move $s7, $sp |
| 526 | unsigned BP = STI.isABI_N64() ? Mips::S7_64 : Mips::S7; |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 527 | BuildMI(MBB, MBBI, dl, TII.get(MOVE), BP) |
Vasileios Kalintiris | bb698c7 | 2015-06-02 13:14:46 +0000 | [diff] [blame] | 528 | .addReg(SP) |
| 529 | .addReg(ZERO); |
| 530 | } |
| 531 | } |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 532 | } |
| 533 | } |
| 534 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 535 | void MipsSEFrameLowering::emitInterruptPrologueStub( |
| 536 | MachineFunction &MF, MachineBasicBlock &MBB) const { |
| 537 | |
| 538 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
| 539 | MachineBasicBlock::iterator MBBI = MBB.begin(); |
| 540 | DebugLoc DL = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc(); |
| 541 | |
| 542 | // Report an error the target doesn't support Mips32r2 or later. |
| 543 | // The epilogue relies on the use of the "ehb" to clear execution |
| 544 | // hazards. Pre R2 Mips relies on an implementation defined number |
| 545 | // of "ssnop"s to clear the execution hazard. Support for ssnop hazard |
| 546 | // clearing is not provided so reject that configuration. |
| 547 | if (!STI.hasMips32r2()) |
| 548 | report_fatal_error( |
Vasileios Kalintiris | 165121f | 2015-10-26 14:24:30 +0000 | [diff] [blame] | 549 | "\"interrupt\" attribute is not supported on pre-MIPS32R2 or " |
| 550 | "MIPS16 targets."); |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 551 | |
| 552 | // The GP register contains the "user" value, so we cannot perform |
| 553 | // any gp relative loads until we restore the "kernel" or "system" gp |
| 554 | // value. Until support is written we shall only accept the static |
| 555 | // relocation model. |
| 556 | if ((STI.getRelocationModel() != Reloc::Static)) |
| 557 | report_fatal_error("\"interrupt\" attribute is only supported for the " |
| 558 | "static relocation model on MIPS at the present time."); |
| 559 | |
| 560 | if (!STI.isABI_O32() || STI.hasMips64()) |
| 561 | report_fatal_error("\"interrupt\" attribute is only supported for the " |
Vasileios Kalintiris | 165121f | 2015-10-26 14:24:30 +0000 | [diff] [blame] | 562 | "O32 ABI on MIPS32R2+ at the present time."); |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 563 | |
| 564 | // Perform ISR handling like GCC |
| 565 | StringRef IntKind = |
| 566 | MF.getFunction()->getFnAttribute("interrupt").getValueAsString(); |
| 567 | const TargetRegisterClass *PtrRC = &Mips::GPR32RegClass; |
| 568 | |
| 569 | // EIC interrupt handling needs to read the Cause register to disable |
| 570 | // interrupts. |
| 571 | if (IntKind == "eic") { |
| 572 | // Coprocessor registers are always live per se. |
| 573 | MBB.addLiveIn(Mips::COP013); |
| 574 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::MFC0), Mips::K0) |
| 575 | .addReg(Mips::COP013) |
| 576 | .addImm(0) |
| 577 | .setMIFlag(MachineInstr::FrameSetup); |
| 578 | |
| 579 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::EXT), Mips::K0) |
| 580 | .addReg(Mips::K0) |
| 581 | .addImm(10) |
| 582 | .addImm(6) |
| 583 | .setMIFlag(MachineInstr::FrameSetup); |
| 584 | } |
| 585 | |
| 586 | // Fetch and spill EPC |
| 587 | MBB.addLiveIn(Mips::COP014); |
| 588 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::MFC0), Mips::K1) |
| 589 | .addReg(Mips::COP014) |
| 590 | .addImm(0) |
| 591 | .setMIFlag(MachineInstr::FrameSetup); |
| 592 | |
| 593 | STI.getInstrInfo()->storeRegToStack(MBB, MBBI, Mips::K1, false, |
| 594 | MipsFI->getISRRegFI(0), PtrRC, |
| 595 | STI.getRegisterInfo(), 0); |
| 596 | |
| 597 | // Fetch and Spill Status |
| 598 | MBB.addLiveIn(Mips::COP012); |
| 599 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::MFC0), Mips::K1) |
| 600 | .addReg(Mips::COP012) |
| 601 | .addImm(0) |
| 602 | .setMIFlag(MachineInstr::FrameSetup); |
| 603 | |
| 604 | STI.getInstrInfo()->storeRegToStack(MBB, MBBI, Mips::K1, false, |
| 605 | MipsFI->getISRRegFI(1), PtrRC, |
| 606 | STI.getRegisterInfo(), 0); |
| 607 | |
| 608 | // Build the configuration for disabling lower priority interrupts. Non EIC |
| 609 | // interrupts need to be masked off with zero, EIC from the Cause register. |
| 610 | unsigned InsPosition = 8; |
| 611 | unsigned InsSize = 0; |
| 612 | unsigned SrcReg = Mips::ZERO; |
| 613 | |
| 614 | // If the interrupt we're tied to is the EIC, switch the source for the |
| 615 | // masking off interrupts to the cause register. |
| 616 | if (IntKind == "eic") { |
| 617 | SrcReg = Mips::K0; |
| 618 | InsPosition = 10; |
| 619 | InsSize = 6; |
| 620 | } else |
| 621 | InsSize = StringSwitch<unsigned>(IntKind) |
| 622 | .Case("sw0", 1) |
| 623 | .Case("sw1", 2) |
| 624 | .Case("hw0", 3) |
| 625 | .Case("hw1", 4) |
| 626 | .Case("hw2", 5) |
| 627 | .Case("hw3", 6) |
| 628 | .Case("hw4", 7) |
| 629 | .Case("hw5", 8) |
| 630 | .Default(0); |
| 631 | assert(InsSize != 0 && "Unknown interrupt type!"); |
| 632 | |
| 633 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::INS), Mips::K1) |
| 634 | .addReg(SrcReg) |
| 635 | .addImm(InsPosition) |
| 636 | .addImm(InsSize) |
| 637 | .addReg(Mips::K1) |
| 638 | .setMIFlag(MachineInstr::FrameSetup); |
| 639 | |
| 640 | // Mask off KSU, ERL, EXL |
| 641 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::INS), Mips::K1) |
| 642 | .addReg(Mips::ZERO) |
| 643 | .addImm(1) |
| 644 | .addImm(4) |
| 645 | .addReg(Mips::K1) |
| 646 | .setMIFlag(MachineInstr::FrameSetup); |
| 647 | |
| 648 | // Disable the FPU as we are not spilling those register sets. |
| 649 | if (!STI.useSoftFloat()) |
| 650 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::INS), Mips::K1) |
| 651 | .addReg(Mips::ZERO) |
| 652 | .addImm(29) |
| 653 | .addImm(1) |
| 654 | .addReg(Mips::K1) |
| 655 | .setMIFlag(MachineInstr::FrameSetup); |
| 656 | |
| 657 | // Set the new status |
| 658 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::MTC0), Mips::COP012) |
| 659 | .addReg(Mips::K1) |
| 660 | .addImm(0) |
| 661 | .setMIFlag(MachineInstr::FrameSetup); |
| 662 | } |
| 663 | |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 664 | void MipsSEFrameLowering::emitEpilogue(MachineFunction &MF, |
| 665 | MachineBasicBlock &MBB) const { |
| 666 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
| 667 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 668 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
Bill Wendling | ead89ef | 2013-06-07 07:04:14 +0000 | [diff] [blame] | 669 | |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 670 | const MipsSEInstrInfo &TII = |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 671 | *static_cast<const MipsSEInstrInfo *>(STI.getInstrInfo()); |
| 672 | const MipsRegisterInfo &RegInfo = |
| 673 | *static_cast<const MipsRegisterInfo *>(STI.getRegisterInfo()); |
Bill Wendling | ead89ef | 2013-06-07 07:04:14 +0000 | [diff] [blame] | 674 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 675 | DebugLoc DL = MBBI->getDebugLoc(); |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 676 | MipsABIInfo ABI = STI.getABI(); |
| 677 | unsigned SP = ABI.GetStackPtr(); |
| 678 | unsigned FP = ABI.GetFramePtr(); |
| 679 | unsigned ZERO = ABI.GetNullPtr(); |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 680 | unsigned MOVE = ABI.GetGPRMoveOp(); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 681 | |
| 682 | // if framepointer enabled, restore the stack pointer. |
| 683 | if (hasFP(MF)) { |
| 684 | // Find the first instruction that restores a callee-saved register. |
| 685 | MachineBasicBlock::iterator I = MBBI; |
| 686 | |
| 687 | for (unsigned i = 0; i < MFI->getCalleeSavedInfo().size(); ++i) |
| 688 | --I; |
| 689 | |
| 690 | // Insert instruction "move $sp, $fp" at this location. |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 691 | BuildMI(MBB, I, DL, TII.get(MOVE), SP).addReg(FP).addReg(ZERO); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 692 | } |
| 693 | |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 694 | if (MipsFI->callsEhReturn()) { |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 695 | const TargetRegisterClass *RC = |
| 696 | ABI.ArePtrs64bit() ? &Mips::GPR64RegClass : &Mips::GPR32RegClass; |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 697 | |
| 698 | // Find first instruction that restores a callee-saved register. |
| 699 | MachineBasicBlock::iterator I = MBBI; |
| 700 | for (unsigned i = 0; i < MFI->getCalleeSavedInfo().size(); ++i) |
| 701 | --I; |
| 702 | |
| 703 | // Insert instructions that restore eh data registers. |
| 704 | for (int J = 0; J < 4; ++J) { |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 705 | TII.loadRegFromStackSlot(MBB, I, ABI.GetEhDataReg(J), |
| 706 | MipsFI->getEhDataRegFI(J), RC, &RegInfo); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 707 | } |
| 708 | } |
| 709 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 710 | if (MF.getFunction()->hasFnAttribute("interrupt")) |
| 711 | emitInterruptEpilogueStub(MF, MBB); |
| 712 | |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 713 | // Get the number of bytes from FrameInfo |
| 714 | uint64_t StackSize = MFI->getStackSize(); |
| 715 | |
| 716 | if (!StackSize) |
| 717 | return; |
| 718 | |
| 719 | // Adjust stack. |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 720 | TII.adjustStackPtr(SP, StackSize, MBB, MBBI); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 721 | } |
| 722 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 723 | void MipsSEFrameLowering::emitInterruptEpilogueStub( |
| 724 | MachineFunction &MF, MachineBasicBlock &MBB) const { |
| 725 | |
| 726 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
| 727 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
| 728 | DebugLoc DL = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc(); |
| 729 | |
| 730 | // Perform ISR handling like GCC |
| 731 | const TargetRegisterClass *PtrRC = &Mips::GPR32RegClass; |
| 732 | |
| 733 | // Disable Interrupts. |
| 734 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::DI), Mips::ZERO); |
| 735 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::EHB)); |
| 736 | |
| 737 | // Restore EPC |
| 738 | STI.getInstrInfo()->loadRegFromStackSlot(MBB, MBBI, Mips::K1, |
| 739 | MipsFI->getISRRegFI(0), PtrRC, |
| 740 | STI.getRegisterInfo()); |
| 741 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::MTC0), Mips::COP014) |
| 742 | .addReg(Mips::K1) |
| 743 | .addImm(0); |
| 744 | |
| 745 | // Restore Status |
| 746 | STI.getInstrInfo()->loadRegFromStackSlot(MBB, MBBI, Mips::K1, |
| 747 | MipsFI->getISRRegFI(1), PtrRC, |
| 748 | STI.getRegisterInfo()); |
| 749 | BuildMI(MBB, MBBI, DL, STI.getInstrInfo()->get(Mips::MTC0), Mips::COP012) |
| 750 | .addReg(Mips::K1) |
| 751 | .addImm(0); |
| 752 | } |
| 753 | |
Vasileios Kalintiris | 48e0256 | 2015-11-12 14:11:43 +0000 | [diff] [blame] | 754 | int MipsSEFrameLowering::getFrameIndexReference(const MachineFunction &MF, |
| 755 | int FI, |
| 756 | unsigned &FrameReg) const { |
| 757 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 758 | MipsABIInfo ABI = STI.getABI(); |
| 759 | |
| 760 | if (MFI->isFixedObjectIndex(FI)) |
| 761 | FrameReg = hasFP(MF) ? ABI.GetFramePtr() : ABI.GetStackPtr(); |
| 762 | else |
| 763 | FrameReg = hasBP(MF) ? ABI.GetBasePtr() : ABI.GetStackPtr(); |
| 764 | |
| 765 | return MFI->getObjectOffset(FI) + MFI->getStackSize() - |
| 766 | getOffsetOfLocalArea() + MFI->getOffsetAdjustment(); |
| 767 | } |
| 768 | |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 769 | bool MipsSEFrameLowering:: |
| 770 | spillCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 771 | MachineBasicBlock::iterator MI, |
| 772 | const std::vector<CalleeSavedInfo> &CSI, |
| 773 | const TargetRegisterInfo *TRI) const { |
| 774 | MachineFunction *MF = MBB.getParent(); |
Duncan P. N. Exon Smith | 7869148 | 2015-10-20 00:15:20 +0000 | [diff] [blame] | 775 | MachineBasicBlock *EntryBlock = &MF->front(); |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 776 | const TargetInstrInfo &TII = *STI.getInstrInfo(); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 777 | |
| 778 | for (unsigned i = 0, e = CSI.size(); i != e; ++i) { |
| 779 | // Add the callee-saved register as live-in. Do not add if the register is |
| 780 | // RA and return address is taken, because it has already been added in |
Daniel Sanders | 94ed30a | 2016-07-26 14:46:11 +0000 | [diff] [blame^] | 781 | // method MipsTargetLowering::lowerRETURNADDR. |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 782 | // It's killed at the spill, unless the register is RA and return address |
| 783 | // is taken. |
| 784 | unsigned Reg = CSI[i].getReg(); |
| 785 | bool IsRAAndRetAddrIsTaken = (Reg == Mips::RA || Reg == Mips::RA_64) |
| 786 | && MF->getFrameInfo()->isReturnAddressTaken(); |
| 787 | if (!IsRAAndRetAddrIsTaken) |
| 788 | EntryBlock->addLiveIn(Reg); |
| 789 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 790 | // ISRs require HI/LO to be spilled into kernel registers to be then |
| 791 | // spilled to the stack frame. |
| 792 | bool IsLOHI = (Reg == Mips::LO0 || Reg == Mips::LO0_64 || |
| 793 | Reg == Mips::HI0 || Reg == Mips::HI0_64); |
| 794 | const Function *Func = MBB.getParent()->getFunction(); |
| 795 | if (IsLOHI && Func->hasFnAttribute("interrupt")) { |
| 796 | DebugLoc DL = MI->getDebugLoc(); |
| 797 | |
| 798 | unsigned Op = 0; |
| 799 | if (!STI.getABI().ArePtrs64bit()) { |
| 800 | Op = (Reg == Mips::HI0) ? Mips::MFHI : Mips::MFLO; |
| 801 | Reg = Mips::K0; |
| 802 | } else { |
| 803 | Op = (Reg == Mips::HI0) ? Mips::MFHI64 : Mips::MFLO64; |
| 804 | Reg = Mips::K0_64; |
| 805 | } |
| 806 | BuildMI(MBB, MI, DL, TII.get(Op), Mips::K0) |
| 807 | .setMIFlag(MachineInstr::FrameSetup); |
| 808 | } |
| 809 | |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 810 | // Insert the spill to the stack frame. |
| 811 | bool IsKill = !IsRAAndRetAddrIsTaken; |
| 812 | const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg); |
| 813 | TII.storeRegToStackSlot(*EntryBlock, MI, Reg, IsKill, |
| 814 | CSI[i].getFrameIdx(), RC, TRI); |
| 815 | } |
| 816 | |
| 817 | return true; |
| 818 | } |
| 819 | |
| 820 | bool |
| 821 | MipsSEFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const { |
| 822 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 823 | |
| 824 | // Reserve call frame if the size of the maximum call frame fits into 16-bit |
| 825 | // immediate field and there are no variable sized objects on the stack. |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 826 | // Make sure the second register scavenger spill slot can be accessed with one |
| 827 | // instruction. |
| 828 | return isInt<16>(MFI->getMaxCallFrameSize() + getStackAlignment()) && |
| 829 | !MFI->hasVarSizedObjects(); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 830 | } |
| 831 | |
Matthias Braun | 0256486 | 2015-07-14 17:17:13 +0000 | [diff] [blame] | 832 | /// Mark \p Reg and all registers aliasing it in the bitset. |
Benjamin Kramer | 7d54fab | 2015-07-16 11:12:05 +0000 | [diff] [blame] | 833 | static void setAliasRegs(MachineFunction &MF, BitVector &SavedRegs, |
| 834 | unsigned Reg) { |
Matthias Braun | 0256486 | 2015-07-14 17:17:13 +0000 | [diff] [blame] | 835 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| 836 | for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) |
| 837 | SavedRegs.set(*AI); |
| 838 | } |
| 839 | |
| 840 | void MipsSEFrameLowering::determineCalleeSaves(MachineFunction &MF, |
| 841 | BitVector &SavedRegs, |
| 842 | RegScavenger *RS) const { |
| 843 | TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 844 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 845 | MipsABIInfo ABI = STI.getABI(); |
| 846 | unsigned FP = ABI.GetFramePtr(); |
Vasileios Kalintiris | bb698c7 | 2015-06-02 13:14:46 +0000 | [diff] [blame] | 847 | unsigned BP = ABI.IsN64() ? Mips::S7_64 : Mips::S7; |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 848 | |
| 849 | // Mark $fp as used if function has dedicated frame pointer. |
| 850 | if (hasFP(MF)) |
Matthias Braun | 0256486 | 2015-07-14 17:17:13 +0000 | [diff] [blame] | 851 | setAliasRegs(MF, SavedRegs, FP); |
Vasileios Kalintiris | bb698c7 | 2015-06-02 13:14:46 +0000 | [diff] [blame] | 852 | // Mark $s7 as used if function has dedicated base pointer. |
| 853 | if (hasBP(MF)) |
Matthias Braun | 0256486 | 2015-07-14 17:17:13 +0000 | [diff] [blame] | 854 | setAliasRegs(MF, SavedRegs, BP); |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 855 | |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 856 | // Create spill slots for eh data registers if function calls eh_return. |
| 857 | if (MipsFI->callsEhReturn()) |
| 858 | MipsFI->createEhDataRegsFI(); |
| 859 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 860 | // Create spill slots for Coprocessor 0 registers if function is an ISR. |
| 861 | if (MipsFI->isISR()) |
| 862 | MipsFI->createISRRegFI(); |
| 863 | |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 864 | // Expand pseudo instructions which load, store or copy accumulators. |
| 865 | // Add an emergency spill slot if a pseudo was expanded. |
Akira Hatanaka | ae4a556 | 2013-05-01 23:41:31 +0000 | [diff] [blame] | 866 | if (ExpandPseudo(MF).expand()) { |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 867 | // The spill slot should be half the size of the accumulator. If target is |
| 868 | // mips64, it should be 64-bit, otherwise it should be 32-bt. |
| 869 | const TargetRegisterClass *RC = STI.hasMips64() ? |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 870 | &Mips::GPR64RegClass : &Mips::GPR32RegClass; |
Akira Hatanaka | 3b70145 | 2013-03-30 01:04:11 +0000 | [diff] [blame] | 871 | int FI = MF.getFrameInfo()->CreateStackObject(RC->getSize(), |
| 872 | RC->getAlignment(), false); |
| 873 | RS->addScavengingFrameIndex(FI); |
| 874 | } |
| 875 | |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 876 | // Set scavenging frame index if necessary. |
| 877 | uint64_t MaxSPOffset = MF.getInfo<MipsFunctionInfo>()->getIncomingArgSize() + |
| 878 | estimateStackSize(MF); |
| 879 | |
| 880 | if (isInt<16>(MaxSPOffset)) |
| 881 | return; |
| 882 | |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 883 | const TargetRegisterClass *RC = |
| 884 | ABI.ArePtrs64bit() ? &Mips::GPR64RegClass : &Mips::GPR32RegClass; |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 885 | int FI = MF.getFrameInfo()->CreateStackObject(RC->getSize(), |
| 886 | RC->getAlignment(), false); |
Hal Finkel | 9e331c2 | 2013-03-22 23:32:27 +0000 | [diff] [blame] | 887 | RS->addScavengingFrameIndex(FI); |
Akira Hatanaka | d1c43ce | 2012-07-31 22:50:19 +0000 | [diff] [blame] | 888 | } |
Akira Hatanaka | fab8929 | 2012-08-02 18:21:47 +0000 | [diff] [blame] | 889 | |
| 890 | const MipsFrameLowering * |
| 891 | llvm::createMipsSEFrameLowering(const MipsSubtarget &ST) { |
| 892 | return new MipsSEFrameLowering(ST); |
| 893 | } |