blob: 1699330a9916234acdd3ccc16e02db3fec431eec [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000020// X86 Subtarget state
Evan Cheng13bcc6c2011-07-07 21:06:52 +000021//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
Craig Topper3c80d622014-01-06 04:55:54 +000025def Mode32Bit : SubtargetFeature<"32bit-mode", "In32BitMode", "true",
26 "32-bit mode (80386)">;
27def Mode16Bit : SubtargetFeature<"16bit-mode", "In16BitMode", "true",
28 "16-bit mode (i8086)">;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029
30//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000031// X86 Subtarget features
Bill Wendlinge6182262007-05-04 20:38:40 +000032//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000033
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +000034def FeatureX87 : SubtargetFeature<"x87","HasX87", "true",
35 "Enable X87 float instructions">;
36
Chris Lattnercc8c5812009-09-02 05:53:04 +000037def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
38 "Enable conditional move instructions">;
39
Benjamin Kramer2f489232010-12-04 20:32:23 +000040def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
41 "Support POPCNT instruction">;
42
Craig Topper09b65982015-10-16 06:03:09 +000043def FeatureFXSR : SubtargetFeature<"fxsr", "HasFXSR", "true",
44 "Support fxsave/fxrestore instructions">;
45
Amjad Aboud1db6d7a2015-10-12 11:47:46 +000046def FeatureXSAVE : SubtargetFeature<"xsave", "HasXSAVE", "true",
47 "Support xsave instructions">;
48
49def FeatureXSAVEOPT: SubtargetFeature<"xsaveopt", "HasXSAVEOPT", "true",
50 "Support xsaveopt instructions">;
51
52def FeatureXSAVEC : SubtargetFeature<"xsavec", "HasXSAVEC", "true",
53 "Support xsavec instructions">;
54
55def FeatureXSAVES : SubtargetFeature<"xsaves", "HasXSAVES", "true",
56 "Support xsaves instructions">;
57
Bill Wendlinge6182262007-05-04 20:38:40 +000058def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
59 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000060 // SSE codegen depends on cmovs, and all
Michael J. Spencerb88784c2011-04-14 14:33:36 +000061 // SSE1+ processors support them.
Eric Christopher11e59832015-10-08 20:10:06 +000062 [FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000063def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
64 "Enable SSE2 instructions",
65 [FeatureSSE1]>;
66def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
67 "Enable SSE3 instructions",
68 [FeatureSSE2]>;
69def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
70 "Enable SSSE3 instructions",
71 [FeatureSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000072def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
Nate Begemane14fdfa2008-02-03 07:18:54 +000073 "Enable SSE 4.1 instructions",
74 [FeatureSSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000075def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
Nate Begemane14fdfa2008-02-03 07:18:54 +000076 "Enable SSE 4.2 instructions",
Craig Topper7bd33052011-12-29 15:51:45 +000077 [FeatureSSE41]>;
Eric Christopher57a6e132015-11-14 03:04:00 +000078// The MMX subtarget feature is separate from the rest of the SSE features
79// because it's important (for odd compatibility reasons) to be able to
80// turn it off explicitly while allowing SSE+ to be on.
81def FeatureMMX : SubtargetFeature<"mmx","X863DNowLevel", "MMX",
82 "Enable MMX instructions">;
Bill Wendlinge6182262007-05-04 20:38:40 +000083def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000084 "Enable 3DNow! instructions",
85 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000086def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000087 "Enable 3DNow! Athlon instructions",
88 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000089// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
90// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
91// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000092def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000093 "Support 64-bit instructions",
94 [FeatureCMOV]>;
Nick Lewycky3be42b82013-10-05 20:11:44 +000095def FeatureCMPXCHG16B : SubtargetFeature<"cx16", "HasCmpxchg16b", "true",
Eli Friedman5e570422011-08-26 21:21:21 +000096 "64-bit with cmpxchg16b",
97 [Feature64Bit]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +000098def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
99 "Bit testing of memory is slow">;
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000100def FeatureSlowSHLD : SubtargetFeature<"slow-shld", "IsSHLDSlow", "true",
101 "SHLD instruction is slow">;
Sanjay Patel30145672015-09-01 20:51:51 +0000102// FIXME: This should not apply to CPUs that do not have SSE.
103def FeatureSlowUAMem16 : SubtargetFeature<"slow-unaligned-mem-16",
104 "IsUAMem16Slow", "true",
105 "Slow unaligned 16-byte memory access">;
Sanjay Patel501890e2014-11-21 17:40:04 +0000106def FeatureSlowUAMem32 : SubtargetFeature<"slow-unaligned-mem-32",
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000107 "IsUAMem32Slow", "true",
108 "Slow unaligned 32-byte memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000109def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000110 "Support SSE 4a instructions",
111 [FeatureSSE3]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000112
Craig Topperf287a452012-01-09 09:02:13 +0000113def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
114 "Enable AVX instructions",
115 [FeatureSSE42]>;
116def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
Craig Topper228d9132011-10-30 19:57:21 +0000117 "Enable AVX2 instructions",
118 [FeatureAVX]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000119def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000120 "Enable AVX-512 instructions",
121 [FeatureAVX2]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000122def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000123 "Enable AVX-512 Exponential and Reciprocal Instructions",
124 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000125def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000126 "Enable AVX-512 Conflict Detection Instructions",
127 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000128def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000129 "Enable AVX-512 PreFetch Instructions",
130 [FeatureAVX512]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000131def FeaturePREFETCHWT1 : SubtargetFeature<"prefetchwt1", "HasPFPREFETCHWT1",
132 "true",
133 "Prefetch with Intent to Write and T1 Hint">;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000134def FeatureDQI : SubtargetFeature<"avx512dq", "HasDQI", "true",
135 "Enable AVX-512 Doubleword and Quadword Instructions",
136 [FeatureAVX512]>;
137def FeatureBWI : SubtargetFeature<"avx512bw", "HasBWI", "true",
138 "Enable AVX-512 Byte and Word Instructions",
139 [FeatureAVX512]>;
140def FeatureVLX : SubtargetFeature<"avx512vl", "HasVLX", "true",
141 "Enable AVX-512 Vector Length eXtensions",
142 [FeatureAVX512]>;
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000143def FeatureVBMI : SubtargetFeature<"avx512vbmi", "HasVBMI", "true",
144 "Enable AVX-512 Vector Bit Manipulation Instructions",
145 [FeatureAVX512]>;
Craig Topper3bb3f732016-02-08 01:23:15 +0000146def FeatureIFMA : SubtargetFeature<"avx512ifma", "HasIFMA", "true",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000147 "Enable AVX-512 Integer Fused Multiple-Add",
148 [FeatureAVX512]>;
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000149def FeaturePKU : SubtargetFeature<"pku", "HasPKU", "true",
150 "Enable protection keys">;
Benjamin Kramera0396e42012-05-31 14:34:17 +0000151def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
152 "Enable packed carry-less multiplication instructions",
Craig Topper29dd1482012-05-01 05:28:32 +0000153 [FeatureSSE2]>;
Craig Topper79dbb0c2012-06-03 18:58:46 +0000154def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
Craig Toppere1bd0512011-12-29 19:46:19 +0000155 "Enable three-operand fused multiple-add",
156 [FeatureAVX]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000157def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000158 "Enable four-operand fused multiple-add",
Craig Topperbae0e9e2012-05-01 06:54:48 +0000159 [FeatureAVX, FeatureSSE4A]>;
Craig Toppera5d1fc22011-12-30 07:16:00 +0000160def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
Craig Topper43518cc2012-05-01 05:41:41 +0000161 "Enable XOP instructions",
Anitha Boyapatiaf3e9832012-08-16 04:04:02 +0000162 [FeatureFMA4]>;
Sanjay Patelffd039b2015-02-03 17:13:04 +0000163def FeatureSSEUnalignedMem : SubtargetFeature<"sse-unaligned-mem",
164 "HasSSEUnalignedMem", "true",
165 "Allow unaligned memory operands with SSE instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +0000166def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
Craig Topper29dd1482012-05-01 05:28:32 +0000167 "Enable AES instructions",
168 [FeatureSSE2]>;
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000169def FeatureTBM : SubtargetFeature<"tbm", "HasTBM", "true",
170 "Enable TBM instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +0000171def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
172 "Support MOVBE instruction">;
Rafael Espindola94a2c562013-08-23 20:21:34 +0000173def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
Craig Topper786bdb92011-10-03 17:28:23 +0000174 "Support RDRAND instruction">;
Craig Topperfe9179f2011-10-09 07:31:39 +0000175def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
Craig Toppera6d204e2013-09-16 04:29:58 +0000176 "Support 16-bit floating point conversion instructions",
177 [FeatureAVX]>;
Craig Topper228d9132011-10-30 19:57:21 +0000178def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
179 "Support FS/GS Base instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000180def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
181 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000182def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
183 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000184def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
185 "Support BMI2 instructions">;
Michael Liao73cffdd2012-11-08 07:28:54 +0000186def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
187 "Support RTM instructions">;
Michael Liaoe344ec92013-03-26 22:46:02 +0000188def FeatureHLE : SubtargetFeature<"hle", "HasHLE", "true",
189 "Support HLE">;
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000190def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
191 "Support ADX instructions">;
Ben Langmuir16501752013-09-12 15:51:31 +0000192def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
193 "Enable SHA instructions",
194 [FeatureSSE2]>;
Michael Liao5173ee02013-03-26 17:47:11 +0000195def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
196 "Support PRFCHW instructions">;
Michael Liaoa486a112013-03-28 23:41:26 +0000197def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
198 "Support RDSEED instruction">;
Hans Wennborg5000ce82015-12-04 23:00:33 +0000199def FeatureLAHFSAHF : SubtargetFeature<"sahf", "HasLAHFSAHF", "true",
200 "Support LAHF and SAHF instructions">;
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000201def FeatureMPX : SubtargetFeature<"mpx", "HasMPX", "true",
202 "Support MPX instructions">;
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000203def FeatureLEAForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000204 "Use LEA for adjusting the stack pointer">;
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000205def FeatureSlowDivide32 : SubtargetFeature<"idivl-to-divb",
206 "HasSlowDivide32", "true",
207 "Use 8-bit divide for positive values less than 256">;
208def FeatureSlowDivide64 : SubtargetFeature<"idivq-to-divw",
209 "HasSlowDivide64", "true",
210 "Use 16-bit divide for positive values less than 65536">;
Preston Gurda01daac2013-01-08 18:27:24 +0000211def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
212 "PadShortFunctions", "true",
213 "Pad short functions">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000214def FeatureINVPCID : SubtargetFeature<"invpcid", "HasInvPCId", "true",
215 "Invalidate Process-Context Identifier">;
216def FeatureVMFUNC : SubtargetFeature<"vmfunc", "HasVMFUNC", "true",
217 "VM Functions">;
218def FeatureSMAP : SubtargetFeature<"smap", "HasSMAP", "true",
219 "Supervisor Mode Access Protection">;
220def FeatureSGX : SubtargetFeature<"sgx", "HasSGX", "true",
221 "Enable Software Guard Extensions">;
222def FeatureCLFLUSHOPT : SubtargetFeature<"clflushopt", "HasCLFLUSHOPT", "true",
223 "Flush A Cache Line Optimized">;
224def FeaturePCOMMIT : SubtargetFeature<"pcommit", "HasPCOMMIT", "true",
225 "Enable Persistent Commit">;
226def FeatureCLWB : SubtargetFeature<"clwb", "HasCLWB", "true",
227 "Cache Line Write Back">;
Michael Kuperstein454d1452015-07-23 12:23:45 +0000228// TODO: This feature ought to be renamed.
Sean Silvae1c6b542015-07-27 00:46:59 +0000229// What it really refers to are CPUs for which certain instructions
230// (which ones besides the example below?) are microcoded.
Michael Kuperstein454d1452015-07-23 12:23:45 +0000231// The best examples of this are the memory forms of CALL and PUSH
232// instructions, which should be avoided in favor of a MOV + register CALL/PUSH.
Preston Gurd663e6f92013-03-27 19:14:02 +0000233def FeatureCallRegIndirect : SubtargetFeature<"call-reg-indirect",
234 "CallRegIndirect", "true",
235 "Call register indirect">;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000236def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
237 "LEA instruction needs inputs at AG stage">;
Alexey Volkov6226de62014-05-20 08:55:50 +0000238def FeatureSlowLEA : SubtargetFeature<"slow-lea", "SlowLEA", "true",
239 "LEA instruction with certain arguments is slow">;
Alexey Volkov5260dba2014-06-09 11:40:41 +0000240def FeatureSlowIncDec : SubtargetFeature<"slow-incdec", "SlowIncDec", "true",
241 "INC and DEC instructions are slower than ADD and SUB">;
Eric Christopher824f42f2015-05-12 01:26:05 +0000242def FeatureSoftFloat
243 : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
244 "Use software floating point features.">;
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000245// On at least some AMD processors, there is no performance hazard to writing
246// only the lower parts of a YMM register without clearing the upper part.
247def FeatureFastPartialYMMWrite
248 : SubtargetFeature<"fast-partial-ymm-write", "HasFastPartialYMMWrite",
249 "true", "Partial writes to YMM registers are fast">;
David Greene8f6f72c2009-06-26 22:46:54 +0000250
Evan Chengff1beda2006-10-06 09:17:41 +0000251//===----------------------------------------------------------------------===//
252// X86 processors supported.
253//===----------------------------------------------------------------------===//
254
Andrew Trick8523b162012-02-01 23:20:51 +0000255include "X86Schedule.td"
256
257def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
258 "Intel Atom processors">;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000259def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
260 "Intel Silvermont processors">;
Andrew Trick8523b162012-02-01 23:20:51 +0000261
Evan Chengff1beda2006-10-06 09:17:41 +0000262class Proc<string Name, list<SubtargetFeature> Features>
Andrew Trick87255e32012-07-07 04:00:00 +0000263 : ProcessorModel<Name, GenericModel, Features>;
Andrew Trick8523b162012-02-01 23:20:51 +0000264
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000265def : Proc<"generic", [FeatureX87, FeatureSlowUAMem16]>;
266def : Proc<"i386", [FeatureX87, FeatureSlowUAMem16]>;
267def : Proc<"i486", [FeatureX87, FeatureSlowUAMem16]>;
268def : Proc<"i586", [FeatureX87, FeatureSlowUAMem16]>;
269def : Proc<"pentium", [FeatureX87, FeatureSlowUAMem16]>;
270def : Proc<"pentium-mmx", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
271def : Proc<"i686", [FeatureX87, FeatureSlowUAMem16]>;
272def : Proc<"pentiumpro", [FeatureX87, FeatureSlowUAMem16, FeatureCMOV]>;
273def : Proc<"pentium2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
274 FeatureCMOV, FeatureFXSR]>;
275def : Proc<"pentium3", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
276 FeatureSSE1, FeatureFXSR]>;
277def : Proc<"pentium3m", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
278 FeatureSSE1, FeatureFXSR, FeatureSlowBTMem]>;
279def : Proc<"pentium-m", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
280 FeatureSSE2, FeatureFXSR, FeatureSlowBTMem]>;
281def : Proc<"pentium4", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
282 FeatureSSE2, FeatureFXSR]>;
283def : Proc<"pentium4m", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
284 FeatureSSE2, FeatureFXSR, FeatureSlowBTMem]>;
Chandler Carruth32908d72014-05-07 17:37:03 +0000285
Andrey Turetskiy958eb462016-04-01 10:16:15 +0000286// Intel Quark.
287def : Proc<"lakemont", []>;
288
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000289// Intel Core Duo.
Craig Topper09b65982015-10-16 06:03:09 +0000290def : ProcessorModel<"yonah", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000291 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
292 FeatureFXSR, FeatureSlowBTMem]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000293
294// NetBurst.
Eric Christopher11e59832015-10-08 20:10:06 +0000295def : Proc<"prescott",
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000296 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
297 FeatureFXSR, FeatureSlowBTMem]>;
Eric Christopher11e59832015-10-08 20:10:06 +0000298def : Proc<"nocona", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000299 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000300 FeatureSlowUAMem16,
301 FeatureMMX,
302 FeatureSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000303 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000304 FeatureCMPXCHG16B,
305 FeatureSlowBTMem
306]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000307
308// Intel Core 2 Solo/Duo.
Eric Christopher11e59832015-10-08 20:10:06 +0000309def : ProcessorModel<"core2", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000310 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000311 FeatureSlowUAMem16,
312 FeatureMMX,
313 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000314 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000315 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000316 FeatureSlowBTMem,
317 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000318]>;
319def : ProcessorModel<"penryn", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000320 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000321 FeatureSlowUAMem16,
322 FeatureMMX,
323 FeatureSSE41,
Craig Topper09b65982015-10-16 06:03:09 +0000324 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000325 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000326 FeatureSlowBTMem,
327 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000328]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000329
Chandler Carruthaf8924032014-12-09 10:58:36 +0000330// Atom CPUs.
331class BonnellProc<string Name> : ProcessorModel<Name, AtomModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000332 ProcIntelAtom,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000333 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000334 FeatureSlowUAMem16,
335 FeatureMMX,
336 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000337 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000338 FeatureCMPXCHG16B,
339 FeatureMOVBE,
340 FeatureSlowBTMem,
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000341 FeatureLEAForSP,
Eric Christopher11e59832015-10-08 20:10:06 +0000342 FeatureSlowDivide32,
343 FeatureSlowDivide64,
344 FeatureCallRegIndirect,
345 FeatureLEAUsesAG,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000346 FeaturePadShortFunctions,
347 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000348]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000349def : BonnellProc<"bonnell">;
350def : BonnellProc<"atom">; // Pin the generic name to the baseline.
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000351
Chandler Carruthaf8924032014-12-09 10:58:36 +0000352class SilvermontProc<string Name> : ProcessorModel<Name, SLMModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000353 ProcIntelSLM,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000354 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000355 FeatureMMX,
356 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000357 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000358 FeatureCMPXCHG16B,
359 FeatureMOVBE,
360 FeaturePOPCNT,
361 FeaturePCLMUL,
362 FeatureAES,
363 FeatureSlowDivide64,
364 FeatureCallRegIndirect,
365 FeaturePRFCHW,
366 FeatureSlowLEA,
367 FeatureSlowIncDec,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000368 FeatureSlowBTMem,
369 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000370]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000371def : SilvermontProc<"silvermont">;
372def : SilvermontProc<"slm">; // Legacy alias.
373
Eric Christopher2ef63182010-04-02 21:54:27 +0000374// "Arrandale" along with corei3 and corei5
Craig Topper3611d9b2015-03-30 06:31:11 +0000375class NehalemProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000376 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000377 FeatureMMX,
378 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000379 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000380 FeatureCMPXCHG16B,
381 FeatureSlowBTMem,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000382 FeaturePOPCNT,
383 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000384]>;
Craig Topper3611d9b2015-03-30 06:31:11 +0000385def : NehalemProc<"nehalem">;
386def : NehalemProc<"corei7">;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000387
Eric Christopher2ef63182010-04-02 21:54:27 +0000388// Westmere is a similar machine to nehalem with some additional features.
389// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Chandler Carruthaf8924032014-12-09 10:58:36 +0000390class WestmereProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000391 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000392 FeatureMMX,
393 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000394 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000395 FeatureCMPXCHG16B,
396 FeatureSlowBTMem,
397 FeaturePOPCNT,
398 FeatureAES,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000399 FeaturePCLMUL,
400 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000401]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000402def : WestmereProc<"westmere">;
403
Craig Topperf730a6b2016-02-13 21:35:37 +0000404class ProcessorFeatures<list<SubtargetFeature> Inherited,
405 list<SubtargetFeature> NewFeatures> {
406 list<SubtargetFeature> Value = !listconcat(Inherited, NewFeatures);
407}
408
409class ProcModel<string Name, SchedMachineModel Model,
410 list<SubtargetFeature> ProcFeatures,
411 list<SubtargetFeature> OtherFeatures> :
412 ProcessorModel<Name, Model, !listconcat(ProcFeatures, OtherFeatures)>;
413
Nate Begeman8b08f522010-12-10 00:26:57 +0000414// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
415// rather than a superset.
Craig Topperf730a6b2016-02-13 21:35:37 +0000416def SNBFeatures : ProcessorFeatures<[], [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000417 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000418 FeatureMMX,
419 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000420 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000421 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000422 FeaturePOPCNT,
423 FeatureAES,
Craig Topper0ee35692015-10-14 05:37:38 +0000424 FeaturePCLMUL,
425 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000426 FeatureXSAVEOPT,
427 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000428]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000429
Craig Topperf730a6b2016-02-13 21:35:37 +0000430class SandyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
431 SNBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000432 FeatureSlowBTMem,
433 FeatureSlowUAMem32
434]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000435def : SandyBridgeProc<"sandybridge">;
436def : SandyBridgeProc<"corei7-avx">; // Legacy alias.
Evan Chengff1beda2006-10-06 09:17:41 +0000437
Craig Topperf730a6b2016-02-13 21:35:37 +0000438def IVBFeatures : ProcessorFeatures<SNBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000439 FeatureRDRAND,
440 FeatureF16C,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000441 FeatureFSGSBase
442]>;
443
Craig Topperf730a6b2016-02-13 21:35:37 +0000444class IvyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
445 IVBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000446 FeatureSlowBTMem,
447 FeatureSlowUAMem32
Eric Christopher11e59832015-10-08 20:10:06 +0000448]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000449def : IvyBridgeProc<"ivybridge">;
450def : IvyBridgeProc<"core-avx-i">; // Legacy alias.
Craig Topper3657fe42011-10-14 03:21:46 +0000451
Craig Topperf730a6b2016-02-13 21:35:37 +0000452def HSWFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000453 FeatureAVX2,
Eric Christopher11e59832015-10-08 20:10:06 +0000454 FeatureBMI,
455 FeatureBMI2,
456 FeatureFMA,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000457 FeatureLZCNT,
458 FeatureMOVBE,
459 FeatureINVPCID,
460 FeatureVMFUNC,
Eric Christopher11e59832015-10-08 20:10:06 +0000461 FeatureRTM,
462 FeatureHLE,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000463 FeatureSlowIncDec
Eric Christopher11e59832015-10-08 20:10:06 +0000464]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000465
Craig Topperf730a6b2016-02-13 21:35:37 +0000466class HaswellProc<string Name> : ProcModel<Name, HaswellModel,
467 HSWFeatures.Value, []>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000468def : HaswellProc<"haswell">;
469def : HaswellProc<"core-avx2">; // Legacy alias.
470
Craig Topperf730a6b2016-02-13 21:35:37 +0000471def BDWFeatures : ProcessorFeatures<HSWFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000472 FeatureADX,
473 FeatureRDSEED,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000474 FeatureSMAP
Eric Christopher11e59832015-10-08 20:10:06 +0000475]>;
Craig Topperf730a6b2016-02-13 21:35:37 +0000476class BroadwellProc<string Name> : ProcModel<Name, HaswellModel,
477 BDWFeatures.Value, []>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000478def : BroadwellProc<"broadwell">;
479
Craig Topperf730a6b2016-02-13 21:35:37 +0000480def SKLFeatures : ProcessorFeatures<BDWFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000481 FeatureMPX,
482 FeatureXSAVEC,
483 FeatureXSAVES,
484 FeatureSGX,
485 FeatureCLFLUSHOPT
486]>;
487
488// FIXME: define SKL model
Craig Topperf730a6b2016-02-13 21:35:37 +0000489class SkylakeClientProc<string Name> : ProcModel<Name, HaswellModel,
490 SKLFeatures.Value, []>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000491def : SkylakeClientProc<"skylake">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000492
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000493// FIXME: define KNL model
Craig Topperf730a6b2016-02-13 21:35:37 +0000494class KnightsLandingProc<string Name> : ProcModel<Name, HaswellModel,
495 IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000496 FeatureAVX512,
497 FeatureERI,
498 FeatureCDI,
499 FeaturePFI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000500 FeaturePREFETCHWT1,
501 FeatureADX,
502 FeatureRDSEED,
Eric Christopher11e59832015-10-08 20:10:06 +0000503 FeatureMOVBE,
504 FeatureLZCNT,
505 FeatureBMI,
506 FeatureBMI2,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000507 FeatureFMA
Eric Christopher11e59832015-10-08 20:10:06 +0000508]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000509def : KnightsLandingProc<"knl">;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000510
Craig Topperf730a6b2016-02-13 21:35:37 +0000511def SKXFeatures : ProcessorFeatures<SKLFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000512 FeatureAVX512,
513 FeatureCDI,
514 FeatureDQI,
515 FeatureBWI,
516 FeatureVLX,
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000517 FeaturePKU,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000518 FeaturePCOMMIT,
519 FeatureCLWB
Eric Christopher11e59832015-10-08 20:10:06 +0000520]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000521
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000522// FIXME: define SKX model
Craig Topperf730a6b2016-02-13 21:35:37 +0000523class SkylakeServerProc<string Name> : ProcModel<Name, HaswellModel,
524 SKXFeatures.Value, []>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000525def : SkylakeServerProc<"skylake-avx512">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000526def : SkylakeServerProc<"skx">; // Legacy alias.
527
Craig Topperf730a6b2016-02-13 21:35:37 +0000528def CNLFeatures : ProcessorFeatures<SKXFeatures.Value, [
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000529 FeatureVBMI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000530 FeatureIFMA,
531 FeatureSHA
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000532]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000533
Craig Topperf730a6b2016-02-13 21:35:37 +0000534class CannonlakeProc<string Name> : ProcModel<Name, HaswellModel,
535 CNLFeatures.Value, []>;
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000536def : CannonlakeProc<"cannonlake">;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000537
538// AMD CPUs.
Robert Khasanovbfa01312014-07-21 14:54:21 +0000539
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000540def : Proc<"k6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
541def : Proc<"k6-2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
542def : Proc<"k6-3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
543def : Proc<"athlon", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA,
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000544 FeatureSlowBTMem, FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000545def : Proc<"athlon-tbird", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA,
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000546 FeatureSlowBTMem, FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000547def : Proc<"athlon-4", [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
548 Feature3DNowA, FeatureFXSR, FeatureSlowBTMem,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000549 FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000550def : Proc<"athlon-xp", [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
551 Feature3DNowA, FeatureFXSR, FeatureSlowBTMem,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000552 FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000553def : Proc<"athlon-mp", [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
554 Feature3DNowA, FeatureFXSR, FeatureSlowBTMem,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000555 FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000556def : Proc<"k8", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
557 Feature3DNowA, FeatureFXSR, Feature64Bit,
558 FeatureSlowBTMem, FeatureSlowSHLD]>;
559def : Proc<"opteron", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
560 Feature3DNowA, FeatureFXSR, Feature64Bit,
561 FeatureSlowBTMem, FeatureSlowSHLD]>;
562def : Proc<"athlon64", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
563 Feature3DNowA, FeatureFXSR, Feature64Bit,
564 FeatureSlowBTMem, FeatureSlowSHLD]>;
565def : Proc<"athlon-fx", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
566 Feature3DNowA, FeatureFXSR, Feature64Bit,
567 FeatureSlowBTMem, FeatureSlowSHLD]>;
568def : Proc<"k8-sse3", [FeatureX87, FeatureSlowUAMem16, FeatureSSE3,
569 Feature3DNowA, FeatureFXSR, FeatureCMPXCHG16B,
570 FeatureSlowBTMem, FeatureSlowSHLD]>;
571def : Proc<"opteron-sse3", [FeatureX87, FeatureSlowUAMem16, FeatureSSE3,
572 Feature3DNowA, FeatureFXSR, FeatureCMPXCHG16B,
573 FeatureSlowBTMem, FeatureSlowSHLD]>;
574def : Proc<"athlon64-sse3", [FeatureX87, FeatureSlowUAMem16, FeatureSSE3,
575 Feature3DNowA, FeatureFXSR, FeatureCMPXCHG16B,
576 FeatureSlowBTMem, FeatureSlowSHLD]>;
577def : Proc<"amdfam10", [FeatureX87, FeatureSSE4A, Feature3DNowA,
578 FeatureFXSR, FeatureCMPXCHG16B, FeatureLZCNT,
579 FeaturePOPCNT, FeatureSlowBTMem, FeatureSlowSHLD,
580 FeatureLAHFSAHF]>;
581def : Proc<"barcelona", [FeatureX87, FeatureSSE4A, Feature3DNowA,
582 FeatureFXSR, FeatureCMPXCHG16B, FeatureLZCNT,
583 FeaturePOPCNT, FeatureSlowBTMem, FeatureSlowSHLD,
584 FeatureLAHFSAHF]>;
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000585
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000586// Bobcat
Eric Christopher11e59832015-10-08 20:10:06 +0000587def : Proc<"btver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000588 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000589 FeatureMMX,
590 FeatureSSSE3,
591 FeatureSSE4A,
Craig Topper09b65982015-10-16 06:03:09 +0000592 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000593 FeatureCMPXCHG16B,
594 FeaturePRFCHW,
595 FeatureLZCNT,
596 FeaturePOPCNT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000597 FeatureSlowSHLD,
598 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000599]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000600
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000601// Jaguar
Eric Christopher11e59832015-10-08 20:10:06 +0000602def : ProcessorModel<"btver2", BtVer2Model, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000603 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000604 FeatureMMX,
605 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000606 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000607 FeatureSSE4A,
608 FeatureCMPXCHG16B,
609 FeaturePRFCHW,
610 FeatureAES,
611 FeaturePCLMUL,
612 FeatureBMI,
613 FeatureF16C,
614 FeatureMOVBE,
615 FeatureLZCNT,
616 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000617 FeatureXSAVE,
618 FeatureXSAVEOPT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000619 FeatureSlowSHLD,
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000620 FeatureLAHFSAHF,
621 FeatureFastPartialYMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000622]>;
Sanjay Patele57f3c02014-11-28 18:40:18 +0000623
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000624// Bulldozer
Eric Christopher11e59832015-10-08 20:10:06 +0000625def : Proc<"bdver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000626 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000627 FeatureXOP,
628 FeatureFMA4,
629 FeatureCMPXCHG16B,
630 FeatureAES,
631 FeaturePRFCHW,
632 FeaturePCLMUL,
633 FeatureMMX,
634 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000635 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000636 FeatureSSE4A,
637 FeatureLZCNT,
638 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000639 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000640 FeatureSlowSHLD,
641 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000642]>;
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000643// Piledriver
Eric Christopher11e59832015-10-08 20:10:06 +0000644def : Proc<"bdver2", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000645 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000646 FeatureXOP,
647 FeatureFMA4,
648 FeatureCMPXCHG16B,
649 FeatureAES,
650 FeaturePRFCHW,
651 FeaturePCLMUL,
652 FeatureMMX,
653 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000654 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000655 FeatureSSE4A,
656 FeatureF16C,
657 FeatureLZCNT,
658 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000659 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000660 FeatureBMI,
661 FeatureTBM,
662 FeatureFMA,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000663 FeatureSlowSHLD,
664 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000665]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000666
667// Steamroller
Eric Christopher11e59832015-10-08 20:10:06 +0000668def : Proc<"bdver3", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000669 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000670 FeatureXOP,
671 FeatureFMA4,
672 FeatureCMPXCHG16B,
673 FeatureAES,
674 FeaturePRFCHW,
675 FeaturePCLMUL,
676 FeatureMMX,
677 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000678 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000679 FeatureSSE4A,
680 FeatureF16C,
681 FeatureLZCNT,
682 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000683 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000684 FeatureBMI,
685 FeatureTBM,
686 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000687 FeatureXSAVEOPT,
Eric Christopher11e59832015-10-08 20:10:06 +0000688 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000689 FeatureFSGSBase,
690 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000691]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000692
Benjamin Kramer60045732014-05-02 15:47:07 +0000693// Excavator
Eric Christopher11e59832015-10-08 20:10:06 +0000694def : Proc<"bdver4", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000695 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000696 FeatureMMX,
697 FeatureAVX2,
Craig Topper09b65982015-10-16 06:03:09 +0000698 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000699 FeatureXOP,
700 FeatureFMA4,
701 FeatureCMPXCHG16B,
702 FeatureAES,
703 FeaturePRFCHW,
704 FeaturePCLMUL,
705 FeatureF16C,
706 FeatureLZCNT,
707 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000708 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000709 FeatureBMI,
710 FeatureBMI2,
711 FeatureTBM,
712 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000713 FeatureXSAVEOPT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000714 FeatureFSGSBase,
715 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000716]>;
Benjamin Kramer60045732014-05-02 15:47:07 +0000717
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000718def : Proc<"geode", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000719
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000720def : Proc<"winchip-c6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
721def : Proc<"winchip2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
722def : Proc<"c3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
723def : Proc<"c3-2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
724 FeatureSSE1, FeatureFXSR]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000725
Chandler Carruth32908d72014-05-07 17:37:03 +0000726// We also provide a generic 64-bit specific x86 processor model which tries to
727// be good for modern chips without enabling instruction set encodings past the
728// basic SSE2 and 64-bit ones. It disables slow things from any mainstream and
729// modern 64-bit x86 chip, and enables features that are generally beneficial.
Michael Liao5bf95782014-12-04 05:20:33 +0000730//
Chandler Carruth32908d72014-05-07 17:37:03 +0000731// We currently use the Sandy Bridge model as the default scheduling model as
732// we use it across Nehalem, Westmere, Sandy Bridge, and Ivy Bridge which
733// covers a huge swath of x86 processors. If there are specific scheduling
734// knobs which need to be tuned differently for AMD chips, we might consider
735// forming a common base for them.
Craig Topper09b65982015-10-16 06:03:09 +0000736def : ProcessorModel<"x86-64", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000737 [FeatureX87, FeatureMMX, FeatureSSE2, FeatureFXSR,
738 Feature64Bit, FeatureSlowBTMem ]>;
Chandler Carruth32908d72014-05-07 17:37:03 +0000739
Evan Chengff1beda2006-10-06 09:17:41 +0000740//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +0000741// Register File Description
742//===----------------------------------------------------------------------===//
743
744include "X86RegisterInfo.td"
745
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000746//===----------------------------------------------------------------------===//
747// Instruction Descriptions
748//===----------------------------------------------------------------------===//
749
Chris Lattner59a4a912003-08-03 21:54:21 +0000750include "X86InstrInfo.td"
751
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000752def X86InstrInfo : InstrInfo;
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000753
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000754//===----------------------------------------------------------------------===//
755// Calling Conventions
756//===----------------------------------------------------------------------===//
757
758include "X86CallingConv.td"
759
760
761//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000762// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000763//===----------------------------------------------------------------------===//
764
Devang Patel85d684a2012-01-09 19:13:28 +0000765def ATTAsmParserVariant : AsmParserVariant {
Daniel Dunbar00331992009-07-29 00:02:19 +0000766 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +0000767
Chad Rosier9f7a2212013-04-18 22:35:36 +0000768 // Variant name.
769 string Name = "att";
770
Daniel Dunbare4318712009-08-11 20:59:47 +0000771 // Discard comments in assembly strings.
772 string CommentDelimiter = "#";
773
774 // Recognize hard coded registers.
775 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +0000776}
777
Devang Patel67bf992a2012-01-10 17:51:54 +0000778def IntelAsmParserVariant : AsmParserVariant {
779 int Variant = 1;
780
Chad Rosier9f7a2212013-04-18 22:35:36 +0000781 // Variant name.
782 string Name = "intel";
783
Devang Patel67bf992a2012-01-10 17:51:54 +0000784 // Discard comments in assembly strings.
785 string CommentDelimiter = ";";
786
787 // Recognize hard coded registers.
788 string RegisterPrefix = "";
789}
790
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000791//===----------------------------------------------------------------------===//
792// Assembly Printers
793//===----------------------------------------------------------------------===//
794
Chris Lattner56832602004-10-03 20:36:57 +0000795// The X86 target supports two different syntaxes for emitting machine code.
796// This is controlled by the -x86-asm-syntax={att|intel}
797def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +0000798 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000799 int Variant = 0;
800}
801def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +0000802 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000803 int Variant = 1;
804}
805
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000806def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000807 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +0000808 let InstructionSet = X86InstrInfo;
Devang Patel67bf992a2012-01-10 17:51:54 +0000809 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
Chris Lattner56832602004-10-03 20:36:57 +0000810 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000811}