blob: 053f8defc788b9ee7cbb702d541e2ee7858c2c44 [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000018#include "Mips.h"
19#include "MipsSubtarget.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000020#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000023#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000024#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000025
26namespace llvm {
27 namespace MipsISD {
28 enum NodeType {
29 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000030 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031
32 // Jump and link (call)
33 JmpLink,
34
Akira Hatanaka91318df2012-10-19 20:59:39 +000035 // Tail call
36 TailCall,
37
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000038 // Get the Higher 16 bits from a 32-bit immediate
39 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000040 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000041
42 // Get the Lower 16 bits from a 32-bit immediate
43 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000044 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000045
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000046 // Handle gp_rel (small data/bss sections) relocation.
47 GPRel,
48
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000049 // Thread Pointer
50 ThreadPointer,
51
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000052 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000053 FPBrcond,
54
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000055 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000056 FPCmp,
57
Akira Hatanakaa5352702011-03-31 18:26:17 +000058 // Floating Point Conditional Moves
59 CMovFP_T,
60 CMovFP_F,
61
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000062 // Floating Point Rounding
63 FPRound,
64
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000065 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000066 Ret,
67
68 // MAdd/Sub nodes
69 MAdd,
70 MAddu,
71 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000072 MSubu,
73
74 // DivRem(u)
75 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000076 DivRemU,
77
78 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000079 ExtractElementF64,
80
Akira Hatanaka5ee84642011-12-09 01:53:17 +000081 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000082
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000083 DynAlloc,
84
Akira Hatanaka5360f882011-08-17 02:05:42 +000085 Sync,
86
87 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +000088 Ins,
89
Akira Hatanaka233ac532012-09-21 23:52:47 +000090 // EXTR.W instrinsic nodes.
91 EXTP,
92 EXTPDP,
93 EXTR_S_H,
94 EXTR_W,
95 EXTR_R_W,
96 EXTR_RS_W,
97 SHILO,
98 MTHLIP,
99
100 // DPA.W intrinsic nodes.
101 MULSAQ_S_W_PH,
102 MAQ_S_W_PHL,
103 MAQ_S_W_PHR,
104 MAQ_SA_W_PHL,
105 MAQ_SA_W_PHR,
106 DPAU_H_QBL,
107 DPAU_H_QBR,
108 DPSU_H_QBL,
109 DPSU_H_QBR,
110 DPAQ_S_W_PH,
111 DPSQ_S_W_PH,
112 DPAQ_SA_L_W,
113 DPSQ_SA_L_W,
114 DPA_W_PH,
115 DPS_W_PH,
116 DPAQX_S_W_PH,
117 DPAQX_SA_W_PH,
118 DPAX_W_PH,
119 DPSX_W_PH,
120 DPSQX_S_W_PH,
121 DPSQX_SA_W_PH,
122 MULSA_W_PH,
123
124 MULT,
125 MULTU,
126 MADD_DSP,
127 MADDU_DSP,
128 MSUB_DSP,
129 MSUBU_DSP,
130
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000131 // Load/Store Left/Right nodes.
132 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
133 LWR,
134 SWL,
135 SWR,
136 LDL,
137 LDR,
138 SDL,
139 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000140 };
141 }
142
Akira Hatanakae2489122011-04-15 21:51:11 +0000143 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000144 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000145 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000146 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000147
Chris Lattner58e8be82009-08-13 05:41:27 +0000148 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000149 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000150 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000151
Akira Hatanaka770f0642011-11-07 18:59:49 +0000152 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
153
Evan Cheng79e2ca92012-12-10 23:21:26 +0000154 virtual bool allowsUnalignedMemoryAccesses (EVT VT, bool *Fast) const;
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000155
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000156 virtual void LowerOperationWrapper(SDNode *N,
157 SmallVectorImpl<SDValue> &Results,
158 SelectionDAG &DAG) const;
159
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000160 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000161 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000162
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000163 /// ReplaceNodeResults - Replace the results of node with an illegal result
164 /// type with new values built out of custom code.
165 ///
166 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
167 SelectionDAG &DAG) const;
168
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000169 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000170 // DAG node.
171 virtual const char *getTargetNodeName(unsigned Opcode) const;
172
Scott Michela6729e82008-03-10 15:42:14 +0000173 /// getSetCCResultType - get the ISD::SETCC result ValueType
Duncan Sandsf2641e12011-09-06 19:07:46 +0000174 EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000175
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000176 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000177 private:
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000178
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000179 void SetMips16LibcallName(RTLIB::Libcall, const char *Name);
180
Reed Kotler5fdeb212012-12-15 00:20:05 +0000181 void setMips16HardFloatLibCalls();
182
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000183 unsigned int
184 getMips16HelperFunctionStubNumber(ArgListTy &Args) const;
185
186 const char *getMips16HelperFunction
187 (Type* RetTy, ArgListTy &Args, bool &needHelper) const;
188
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000189 /// ByValArgInfo - Byval argument information.
190 struct ByValArgInfo {
191 unsigned FirstIdx; // Index of the first register used.
192 unsigned NumRegs; // Number of registers used for this argument.
193 unsigned Address; // Offset of the stack area used to pass this argument.
194
195 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
196 };
197
198 /// MipsCC - This class provides methods used to analyze formal and call
199 /// arguments and inquire about calling convention information.
200 class MipsCC {
201 public:
202 MipsCC(CallingConv::ID CallConv, bool IsVarArg, bool IsO32,
203 CCState &Info);
204
205 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs);
206 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins);
207 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
208 CCValAssign::LocInfo LocInfo,
209 ISD::ArgFlagsTy ArgFlags);
210
211 const CCState &getCCInfo() const { return CCInfo; }
212
213 /// hasByValArg - Returns true if function has byval arguments.
214 bool hasByValArg() const { return !ByValArgs.empty(); }
215
216 /// useRegsForByval - Returns true if the calling convention allows the
217 /// use of registers to pass byval arguments.
218 bool useRegsForByval() const { return UseRegsForByval; }
219
220 /// regSize - Size (in number of bits) of integer registers.
221 unsigned regSize() const { return RegSize; }
222
223 /// numIntArgRegs - Number of integer registers available for calls.
224 unsigned numIntArgRegs() const { return NumIntArgRegs; }
225
226 /// reservedArgArea - The size of the area the caller reserves for
227 /// register arguments. This is 16-byte if ABI is O32.
228 unsigned reservedArgArea() const { return ReservedArgArea; }
229
230 /// intArgRegs - Pointer to array of integer registers.
231 const uint16_t *intArgRegs() const { return IntArgRegs; }
232
233 typedef SmallVector<ByValArgInfo, 2>::const_iterator byval_iterator;
234 byval_iterator byval_begin() const { return ByValArgs.begin(); }
235 byval_iterator byval_end() const { return ByValArgs.end(); }
236
237 private:
238 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
239 unsigned Align);
240
241 CCState &CCInfo;
242 bool UseRegsForByval;
243 unsigned RegSize;
244 unsigned NumIntArgRegs;
245 unsigned ReservedArgArea;
246 const uint16_t *IntArgRegs, *ShadowRegs;
247 SmallVector<ByValArgInfo, 2> ByValArgs;
248 llvm::CCAssignFn *FixedFn, *VarFn;
249 };
250
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000251 // Subtarget Info
252 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000253
Akira Hatanaka7989f152011-10-28 18:47:24 +0000254 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000255
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000256 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000257 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000258 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000259 const SmallVectorImpl<ISD::InputArg> &Ins,
260 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000261 SmallVectorImpl<SDValue> &InVals) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000262
263 // Lower Operand specifics
Dan Gohman21cea8a2010-04-17 15:26:15 +0000264 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
265 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000266 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000267 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000268 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
269 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
270 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000271 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakab7f78592012-03-09 23:46:03 +0000272 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000273 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka44eba3a2011-05-25 19:32:07 +0000274 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +0000275 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka66277522011-06-02 00:24:44 +0000276 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +0000277 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000278 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const;
Eli Friedman26a48482011-07-27 22:21:52 +0000279 SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000280 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000281 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
282 bool IsSRA) const;
Akira Hatanaka8f1db772012-06-02 00:03:49 +0000283 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
284 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000285 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
286 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000287 SDValue LowerADD(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000288
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000289 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
290 /// for tail call optimization.
Akira Hatanaka6a124a82012-10-27 00:56:56 +0000291 bool IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000292 unsigned NextStackOffset,
293 const MipsFunctionInfo& FI) const;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000294
Akira Hatanaka25dad192012-10-27 00:10:18 +0000295 /// copyByValArg - Copy argument registers which were used to pass a byval
296 /// argument to the stack. Create a stack frame object for the byval
297 /// argument.
298 void copyByValRegs(SDValue Chain, DebugLoc DL,
299 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
300 const ISD::ArgFlagsTy &Flags,
301 SmallVectorImpl<SDValue> &InVals,
302 const Argument *FuncArg,
303 const MipsCC &CC, const ByValArgInfo &ByVal) const;
304
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000305 /// passByValArg - Pass a byval argument in registers or on stack.
306 void passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000307 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000308 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
309 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
310 const MipsCC &CC, const ByValArgInfo &ByVal,
311 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
312
Akira Hatanaka2a134022012-10-27 00:21:13 +0000313 /// writeVarArgRegs - Write variable function arguments passed in registers
314 /// to the stack. Also create a stack frame object for the first variable
315 /// argument.
316 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
317 SDValue Chain, DebugLoc DL, SelectionDAG &DAG) const;
318
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000319 virtual SDValue
320 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000321 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000322 const SmallVectorImpl<ISD::InputArg> &Ins,
323 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000324 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000325
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000326 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
327 SDValue Arg, DebugLoc DL, bool IsTailCall,
328 SelectionDAG &DAG) const;
329
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000330 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000331 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000332 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000333
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000334 virtual bool
335 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
336 bool isVarArg,
337 const SmallVectorImpl<ISD::OutputArg> &Outs,
338 LLVMContext &Context) const;
339
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000340 virtual SDValue
341 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000342 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000343 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000344 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000345 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000346
Dan Gohman25c16532010-05-01 00:01:06 +0000347 virtual MachineBasicBlock *
348 EmitInstrWithCustomInserter(MachineInstr *MI,
349 MachineBasicBlock *MBB) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000350
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000351 // Inline asm support
352 ConstraintType getConstraintType(const std::string &Constraint) const;
353
Akira Hatanakae2489122011-04-15 21:51:11 +0000354 /// Examine constraint string and operand type and determine a weight value.
355 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000356 ConstraintWeight getSingleConstraintMatchWeight(
357 AsmOperandInfo &info, const char *constraint) const;
358
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000359 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000360 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000361 EVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000362
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000363 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
364 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
365 /// true it means one of the asm constraint of the inline asm instruction
366 /// being processed is 'm'.
367 virtual void LowerAsmOperandForConstraint(SDValue Op,
368 std::string &Constraint,
369 std::vector<SDValue> &Ops,
370 SelectionDAG &DAG) const;
371
Akira Hatanakaef839192012-11-17 00:25:41 +0000372 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
373
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000374 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000375
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000376 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000377 unsigned SrcAlign,
378 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000379 bool MemcpyStrSrc,
380 MachineFunction &MF) const;
381
Evan Cheng16993aa2009-10-27 19:56:55 +0000382 /// isFPImmLegal - Returns true if the target can instruction select the
383 /// specified FP immediate natively. If false, the legalizer will
384 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000385 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000386
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000387 virtual unsigned getJumpTableEncoding() const;
388
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000389 MachineBasicBlock *EmitBPOSGE32(MachineInstr *MI,
390 MachineBasicBlock *BB) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000391 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
392 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
393 MachineBasicBlock *EmitAtomicBinaryPartword(MachineInstr *MI,
394 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
395 bool Nand = false) const;
396 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
397 MachineBasicBlock *BB, unsigned Size) const;
398 MachineBasicBlock *EmitAtomicCmpSwapPartword(MachineInstr *MI,
399 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000400 };
401}
402
403#endif // MipsISELLOWERING_H