blob: 7da8854af8cdd3e345a93a38efe89ea5865e558a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000015#include "InstPrinter/X86ATTInstPrinter.h"
16#include "InstPrinter/X86IntelInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86MCAsmInfo.h"
18#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
20#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000021#include "llvm/MC/MCInstrInfo.h"
Evan Cheng24753312011-06-24 01:44:41 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengb2531002011-07-25 19:33:48 +000023#include "llvm/MC/MCStreamer.h"
Evan Cheng0711c4d2011-07-01 22:25:04 +000024#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MachineLocation.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Support/Host.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Evan Chengd9997ac2011-06-27 18:32:37 +000029
Chandler Carruthd174b722014-04-22 02:03:14 +000030#if _MSC_VER
31#include <intrin.h>
32#endif
33
34using namespace llvm;
35
Evan Chengd9997ac2011-06-27 18:32:37 +000036#define GET_REGINFO_MC_DESC
37#include "X86GenRegisterInfo.inc"
Evan Cheng1e210d02011-06-28 20:07:07 +000038
39#define GET_INSTRINFO_MC_DESC
40#include "X86GenInstrInfo.inc"
41
Evan Cheng0711c4d2011-07-01 22:25:04 +000042#define GET_SUBTARGETINFO_MC_DESC
Evan Chengc9c090d2011-07-01 22:36:09 +000043#include "X86GenSubtargetInfo.inc"
Evan Cheng0711c4d2011-07-01 22:25:04 +000044
Evan Cheng13bcc6c2011-07-07 21:06:52 +000045std::string X86_MC::ParseX86Triple(StringRef TT) {
46 Triple TheTriple(TT);
Nick Lewycky73df7e32011-09-05 21:51:43 +000047 std::string FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000048 if (TheTriple.getArch() == Triple::x86_64)
Craig Topper3c80d622014-01-06 04:55:54 +000049 FS = "+64bit-mode,-32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000050 else if (TheTriple.getEnvironment() != Triple::CODE16)
Craig Topper3c80d622014-01-06 04:55:54 +000051 FS = "-64bit-mode,+32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000052 else
53 FS = "-64bit-mode,-32bit-mode,+16bit-mode";
54
Nick Lewycky73df7e32011-09-05 21:51:43 +000055 return FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000056}
57
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000058unsigned X86_MC::getDwarfRegFlavour(Triple TT, bool isEH) {
59 if (TT.getArch() == Triple::x86_64)
Evan Chengd60fa58b2011-07-18 20:57:22 +000060 return DWARFFlavour::X86_64;
61
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000062 if (TT.isOSDarwin())
Evan Chengd60fa58b2011-07-18 20:57:22 +000063 return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic;
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000064 if (TT.isOSCygMing())
Evan Chengd60fa58b2011-07-18 20:57:22 +000065 // Unsupported by now, just quick fallback
66 return DWARFFlavour::X86_32_Generic;
67 return DWARFFlavour::X86_32_Generic;
68}
69
Evan Chengd60fa58b2011-07-18 20:57:22 +000070void X86_MC::InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI) {
71 // FIXME: TableGen these.
72 for (unsigned Reg = X86::NoRegister+1; Reg < X86::NUM_TARGET_REGS; ++Reg) {
Michael Liaof54249b2012-10-04 19:50:43 +000073 unsigned SEH = MRI->getEncodingValue(Reg);
Evan Chengd60fa58b2011-07-18 20:57:22 +000074 MRI->mapLLVMRegToSEHReg(Reg, SEH);
75 }
76}
77
Evan Cheng4d1ca962011-07-08 01:53:10 +000078MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
79 StringRef FS) {
Evan Cheng13bcc6c2011-07-07 21:06:52 +000080 std::string ArchFS = X86_MC::ParseX86Triple(TT);
81 if (!FS.empty()) {
82 if (!ArchFS.empty())
Yaron Keren75e0c4b2015-03-27 17:51:30 +000083 ArchFS = (Twine(ArchFS) + "," + FS).str();
Evan Cheng13bcc6c2011-07-07 21:06:52 +000084 else
85 ArchFS = FS;
86 }
87
88 std::string CPUName = CPU;
Jim Grosbacha344b6c32014-04-14 22:23:30 +000089 if (CPUName.empty())
Evan Cheng964cb5f2011-07-08 21:14:14 +000090 CPUName = "generic";
Evan Cheng13bcc6c2011-07-07 21:06:52 +000091
Evan Cheng0711c4d2011-07-01 22:25:04 +000092 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +000093 InitX86MCSubtargetInfo(X, TT, CPUName, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +000094 return X;
95}
96
Evan Cheng1705ab02011-07-14 23:50:31 +000097static MCInstrInfo *createX86MCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +000098 MCInstrInfo *X = new MCInstrInfo();
99 InitX86MCInstrInfo(X);
100 return X;
101}
102
Evan Chengd60fa58b2011-07-18 20:57:22 +0000103static MCRegisterInfo *createX86MCRegisterInfo(StringRef TT) {
104 Triple TheTriple(TT);
105 unsigned RA = (TheTriple.getArch() == Triple::x86_64)
106 ? X86::RIP // Should have dwarf #16.
107 : X86::EIP; // Should have dwarf #8.
108
Evan Cheng1705ab02011-07-14 23:50:31 +0000109 MCRegisterInfo *X = new MCRegisterInfo();
Evan Chengd60fa58b2011-07-18 20:57:22 +0000110 InitX86MCRegisterInfo(X, RA,
Eric Christopher1f8ad4f2014-06-10 22:34:28 +0000111 X86_MC::getDwarfRegFlavour(TheTriple, false),
112 X86_MC::getDwarfRegFlavour(TheTriple, true),
Jim Grosbach6df94842012-12-19 23:38:53 +0000113 RA);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000114 X86_MC::InitLLVM2SEHRegisterMapping(X);
Evan Cheng1705ab02011-07-14 23:50:31 +0000115 return X;
116}
117
Rafael Espindola227144c2013-05-13 01:16:13 +0000118static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000119 Triple TheTriple(TT);
Evan Cheng67c033e2011-07-18 22:29:13 +0000120 bool is64Bit = TheTriple.getArch() == Triple::x86_64;
Evan Cheng1705ab02011-07-14 23:50:31 +0000121
Evan Cheng67c033e2011-07-18 22:29:13 +0000122 MCAsmInfo *MAI;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000123 if (TheTriple.isOSBinFormatMachO()) {
Evan Cheng67c033e2011-07-18 22:29:13 +0000124 if (is64Bit)
125 MAI = new X86_64MCAsmInfoDarwin(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000126 else
Evan Cheng67c033e2011-07-18 22:29:13 +0000127 MAI = new X86MCAsmInfoDarwin(TheTriple);
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000128 } else if (TheTriple.isOSBinFormatELF()) {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000129 // Force the use of an ELF container.
130 MAI = new X86ELFMCAsmInfo(TheTriple);
Reid Klecknerd9707022014-11-17 22:55:59 +0000131 } else if (TheTriple.isWindowsMSVCEnvironment()) {
Michael J. Spencerde3a2112011-11-29 18:00:06 +0000132 MAI = new X86MCAsmInfoMicrosoft(TheTriple);
Saleem Abdulrasool862e60c2014-07-17 16:27:40 +0000133 } else if (TheTriple.isOSCygMing() ||
134 TheTriple.isWindowsItaniumEnvironment()) {
Michael J. Spencerde3a2112011-11-29 18:00:06 +0000135 MAI = new X86MCAsmInfoGNUCOFF(TheTriple);
Evan Cheng67c033e2011-07-18 22:29:13 +0000136 } else {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000137 // The default is ELF.
Evan Cheng67c033e2011-07-18 22:29:13 +0000138 MAI = new X86ELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000139 }
140
Evan Cheng67c033e2011-07-18 22:29:13 +0000141 // Initialize initial frame state.
142 // Calculate amount of bytes used for return address storing
143 int stackGrowth = is64Bit ? -8 : -4;
Evan Cheng1705ab02011-07-14 23:50:31 +0000144
Evan Cheng67c033e2011-07-18 22:29:13 +0000145 // Initial state of the frame pointer is esp+stackGrowth.
Rafael Espindola227144c2013-05-13 01:16:13 +0000146 unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP;
147 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(
Craig Topper062a2ba2014-04-25 05:30:21 +0000148 nullptr, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000149 MAI->addInitialFrameState(Inst);
Evan Cheng67c033e2011-07-18 22:29:13 +0000150
151 // Add return address to move list
Rafael Espindola227144c2013-05-13 01:16:13 +0000152 unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP;
153 MCCFIInstruction Inst2 = MCCFIInstruction::createOffset(
Craig Topper062a2ba2014-04-25 05:30:21 +0000154 nullptr, MRI.getDwarfRegNum(InstPtr, true), stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000155 MAI->addInitialFrameState(Inst2);
Evan Cheng67c033e2011-07-18 22:29:13 +0000156
157 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000158}
159
Evan Cheng63765932011-07-23 00:01:04 +0000160static MCCodeGenInfo *createX86MCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000161 CodeModel::Model CM,
162 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000163 MCCodeGenInfo *X = new MCCodeGenInfo();
164
165 Triple T(TT);
166 bool is64Bit = T.getArch() == Triple::x86_64;
167
168 if (RM == Reloc::Default) {
169 // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
170 // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
171 // use static relocation model by default.
172 if (T.isOSDarwin()) {
173 if (is64Bit)
174 RM = Reloc::PIC_;
175 else
176 RM = Reloc::DynamicNoPIC;
177 } else if (T.isOSWindows() && is64Bit)
178 RM = Reloc::PIC_;
179 else
180 RM = Reloc::Static;
181 }
182
183 // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC
184 // is defined as a model for code which may be used in static or dynamic
185 // executables but not necessarily a shared library. On X86-32 we just
186 // compile in -static mode, in x86-64 we use PIC.
187 if (RM == Reloc::DynamicNoPIC) {
188 if (is64Bit)
189 RM = Reloc::PIC_;
190 else if (!T.isOSDarwin())
191 RM = Reloc::Static;
192 }
193
194 // If we are on Darwin, disallow static relocation model in X86-64 mode, since
195 // the Mach-O file format doesn't support it.
196 if (RM == Reloc::Static && T.isOSDarwin() && is64Bit)
197 RM = Reloc::PIC_;
198
Evan Chengefd9b422011-07-20 07:51:56 +0000199 // For static codegen, if we're not already set, use Small codegen.
200 if (CM == CodeModel::Default)
201 CM = CodeModel::Small;
202 else if (CM == CodeModel::JITDefault)
203 // 64-bit JIT places everything in the same buffer except external funcs.
204 CM = is64Bit ? CodeModel::Large : CodeModel::Small;
205
Evan Chengecb29082011-11-16 08:38:26 +0000206 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000207 return X;
208}
209
Eric Christopherc7c55922015-03-30 21:52:21 +0000210static MCInstPrinter *createX86MCInstPrinter(unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000211 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000212 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000213 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000214 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000215 if (SyntaxVariant == 0)
Pavel Chupine6617fc2014-09-09 11:54:12 +0000216 return new X86ATTInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000217 if (SyntaxVariant == 1)
Craig Topper54bfde72012-04-02 06:09:36 +0000218 return new X86IntelInstPrinter(MAI, MII, MRI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000219 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000220}
221
Quentin Colombetf4828052013-05-24 22:51:52 +0000222static MCRelocationInfo *createX86MCRelocationInfo(StringRef TT,
223 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000224 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000225 if (TheTriple.isOSBinFormatMachO() && TheTriple.getArch() == Triple::x86_64)
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000226 return createX86_64MachORelocationInfo(Ctx);
227 else if (TheTriple.isOSBinFormatELF())
228 return createX86_64ELFRelocationInfo(Ctx);
229 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000230 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000231}
232
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000233static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) {
234 return new MCInstrAnalysis(Info);
235}
236
Evan Cheng8c886a42011-07-22 21:58:54 +0000237// Force static initialization.
238extern "C" void LLVMInitializeX86TargetMC() {
Rafael Espindola69244c32015-03-18 23:15:49 +0000239 for (Target *T : {&TheX86_32Target, &TheX86_64Target}) {
240 // Register the MC asm info.
241 RegisterMCAsmInfoFn X(*T, createX86MCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000242
Rafael Espindola69244c32015-03-18 23:15:49 +0000243 // Register the MC codegen info.
244 RegisterMCCodeGenInfoFn Y(*T, createX86MCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000245
Rafael Espindola69244c32015-03-18 23:15:49 +0000246 // Register the MC instruction info.
247 TargetRegistry::RegisterMCInstrInfo(*T, createX86MCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000248
Rafael Espindola69244c32015-03-18 23:15:49 +0000249 // Register the MC register info.
250 TargetRegistry::RegisterMCRegInfo(*T, createX86MCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000251
Rafael Espindola69244c32015-03-18 23:15:49 +0000252 // Register the MC subtarget info.
253 TargetRegistry::RegisterMCSubtargetInfo(*T,
254 X86_MC::createX86MCSubtargetInfo);
Evan Chengb2531002011-07-25 19:33:48 +0000255
Rafael Espindola69244c32015-03-18 23:15:49 +0000256 // Register the MC instruction analyzer.
257 TargetRegistry::RegisterMCInstrAnalysis(*T, createX86MCInstrAnalysis);
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000258
Rafael Espindola69244c32015-03-18 23:15:49 +0000259 // Register the code emitter.
260 TargetRegistry::RegisterMCCodeEmitter(*T, createX86MCCodeEmitter);
261
262 // Register the object streamer.
Rafael Espindolacd584a82015-03-19 01:50:16 +0000263 TargetRegistry::RegisterCOFFStreamer(*T, createX86WinCOFFStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000264
265 // Register the MCInstPrinter.
266 TargetRegistry::RegisterMCInstPrinter(*T, createX86MCInstPrinter);
267
268 // Register the MC relocation info.
269 TargetRegistry::RegisterMCRelocationInfo(*T, createX86MCRelocationInfo);
270 }
Evan Chengb2531002011-07-25 19:33:48 +0000271
272 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000273 TargetRegistry::RegisterMCAsmBackend(TheX86_32Target,
274 createX86_32AsmBackend);
275 TargetRegistry::RegisterMCAsmBackend(TheX86_64Target,
276 createX86_64AsmBackend);
Evan Cheng2129f592011-07-19 06:37:02 +0000277}