blob: a9d61ffc952c3c454de4a121ff5f823c92700224 [file] [log] [blame]
Dylan McKay6d8078f2016-05-06 10:12:31 +00001//===-- AVRTargetMachine.cpp - Define TargetMachine for AVR ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the AVR specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AVRTargetMachine.h"
15
16#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000017#include "llvm/CodeGen/TargetPassConfig.h"
Dylan McKay6d8078f2016-05-06 10:12:31 +000018#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000019#include "llvm/IR/Module.h"
Dylan McKay6d8078f2016-05-06 10:12:31 +000020#include "llvm/Support/TargetRegistry.h"
21
Dylan McKay6d8078f2016-05-06 10:12:31 +000022#include "AVR.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "AVRTargetObjectFile.h"
Dylan McKay6d8078f2016-05-06 10:12:31 +000024#include "MCTargetDesc/AVRMCTargetDesc.h"
25
26namespace llvm {
27
Dylan McKayb967d162016-09-28 13:29:10 +000028static const char *AVRDataLayout = "e-p:16:16:16-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-n8";
29
Dylan McKay6d8078f2016-05-06 10:12:31 +000030/// Processes a CPU name.
Dylan McKayf1f1c012016-05-18 11:11:38 +000031static StringRef getCPU(StringRef CPU) {
Dylan McKay6d8078f2016-05-06 10:12:31 +000032 if (CPU.empty() || CPU == "generic") {
33 return "avr2";
34 }
35
36 return CPU;
37}
38
Dylan McKaybe8e2e02016-05-20 23:39:04 +000039static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
40 return RM.hasValue() ? *RM : Reloc::Static;
41}
42
Dylan McKay6d8078f2016-05-06 10:12:31 +000043AVRTargetMachine::AVRTargetMachine(const Target &T, const Triple &TT,
44 StringRef CPU, StringRef FS,
45 const TargetOptions &Options,
Dylan McKaybe8e2e02016-05-20 23:39:04 +000046 Optional<Reloc::Model> RM, CodeModel::Model CM,
Dylan McKay6d8078f2016-05-06 10:12:31 +000047 CodeGenOpt::Level OL)
48 : LLVMTargetMachine(
Dylan McKayb967d162016-09-28 13:29:10 +000049 T, AVRDataLayout, TT,
Dylan McKaybe8e2e02016-05-20 23:39:04 +000050 getCPU(CPU), FS, Options, getEffectiveRelocModel(RM), CM, OL),
Dylan McKayf1f1c012016-05-18 11:11:38 +000051 SubTarget(TT, getCPU(CPU), FS, *this) {
Dylan McKay6d8078f2016-05-06 10:12:31 +000052 this->TLOF = make_unique<AVRTargetObjectFile>();
53 initAsmInfo();
54}
55
56namespace {
57/// AVR Code Generator Pass Configuration Options.
58class AVRPassConfig : public TargetPassConfig {
59public:
Matthias Braun5e394c32017-05-30 21:36:41 +000060 AVRPassConfig(AVRTargetMachine &TM, PassManagerBase &PM)
Dylan McKay6d8078f2016-05-06 10:12:31 +000061 : TargetPassConfig(TM, PM) {}
62
63 AVRTargetMachine &getAVRTargetMachine() const {
64 return getTM<AVRTargetMachine>();
65 }
66
67 bool addInstSelector() override;
68 void addPreSched2() override;
Dylan McKay9cf1dc12017-07-11 04:17:13 +000069 void addPreEmitPass() override;
Dylan McKay6d8078f2016-05-06 10:12:31 +000070 void addPreRegAlloc() override;
Dylan McKay6d8078f2016-05-06 10:12:31 +000071};
72} // namespace
73
74TargetPassConfig *AVRTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +000075 return new AVRPassConfig(*this, PM);
Dylan McKay6d8078f2016-05-06 10:12:31 +000076}
Dylan McKayc498ba32015-11-12 09:26:44 +000077
78extern "C" void LLVMInitializeAVRTarget() {
Dylan McKay6d8078f2016-05-06 10:12:31 +000079 // Register the target.
Mehdi Aminif42454b2016-10-09 23:00:34 +000080 RegisterTargetMachine<AVRTargetMachine> X(getTheAVRTarget());
Dylan McKay8cec7eb2016-12-07 11:08:56 +000081
82 auto &PR = *PassRegistry::getPassRegistry();
83 initializeAVRExpandPseudoPass(PR);
Dylan McKay3abd1d32016-12-14 10:15:00 +000084 initializeAVRInstrumentFunctionsPass(PR);
Dylan McKay1e57fa42016-12-13 05:53:14 +000085 initializeAVRRelaxMemPass(PR);
Dylan McKayc498ba32015-11-12 09:26:44 +000086}
Dylan McKay6d8078f2016-05-06 10:12:31 +000087
88const AVRSubtarget *AVRTargetMachine::getSubtargetImpl() const {
89 return &SubTarget;
90}
91
92const AVRSubtarget *AVRTargetMachine::getSubtargetImpl(const Function &) const {
93 return &SubTarget;
94}
95
96//===----------------------------------------------------------------------===//
97// Pass Pipeline Configuration
98//===----------------------------------------------------------------------===//
99
100bool AVRPassConfig::addInstSelector() {
Dylan McKayc988b332016-11-07 06:02:55 +0000101 // Install an instruction selector.
102 addPass(createAVRISelDag(getAVRTargetMachine(), getOptLevel()));
103 // Create the frame analyzer pass used by the PEI pass.
104 addPass(createAVRFrameAnalyzerPass());
105
Dylan McKay6d8078f2016-05-06 10:12:31 +0000106 return false;
107}
108
109void AVRPassConfig::addPreRegAlloc() {
Dylan McKayc988b332016-11-07 06:02:55 +0000110 // Create the dynalloc SP save/restore pass to handle variable sized allocas.
111 addPass(createAVRDynAllocaSRPass());
Dylan McKay6d8078f2016-05-06 10:12:31 +0000112}
113
Dylan McKay1e57fa42016-12-13 05:53:14 +0000114void AVRPassConfig::addPreSched2() {
115 addPass(createAVRRelaxMemPass());
116 addPass(createAVRExpandPseudoPass());
117}
Dylan McKay6d8078f2016-05-06 10:12:31 +0000118
Dylan McKay9cf1dc12017-07-11 04:17:13 +0000119void AVRPassConfig::addPreEmitPass() {
120 // Must run branch selection immediately preceding the asm printer.
121 addPass(&BranchRelaxationPassID);
122}
123
Dylan McKay6d8078f2016-05-06 10:12:31 +0000124} // end of namespace llvm