blob: 7e9b7fd55a1a9a1a931f0c46860a0dbf8100d1cf [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
David Greene03264ef2010-07-12 23:41:28 +000042def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
43def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
44def X86pshufb : SDNode<"X86ISD::PSHUFB",
45 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
46 SDTCisSameAs<0,2>]>>;
Nate Begeman97b72c92010-12-17 22:55:37 +000047def X86pandn : SDNode<"X86ISD::PANDN",
48 SDTypeProfile<1, 2, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
49 SDTCisSameAs<0,2>]>>;
50def X86psignb : SDNode<"X86ISD::PSIGNB",
51 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
52 SDTCisSameAs<0,2>]>>;
53def X86psignw : SDNode<"X86ISD::PSIGNW",
54 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
55 SDTCisSameAs<0,2>]>>;
56def X86psignd : SDNode<"X86ISD::PSIGND",
57 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
58 SDTCisSameAs<0,2>]>>;
Nate Begeman4b9db072010-12-20 22:04:24 +000059def X86pblendv : SDNode<"X86ISD::PBLENDVB",
60 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
61 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>>;
David Greene03264ef2010-07-12 23:41:28 +000062def X86pextrb : SDNode<"X86ISD::PEXTRB",
63 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
64def X86pextrw : SDNode<"X86ISD::PEXTRW",
65 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
66def X86pinsrb : SDNode<"X86ISD::PINSRB",
67 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
68 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
69def X86pinsrw : SDNode<"X86ISD::PINSRW",
70 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
71 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
72def X86insrtps : SDNode<"X86ISD::INSERTPS",
73 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
74 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
75def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
76 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
77def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000078 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000079def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
80def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
81def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
82def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
83def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
84def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
85def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
87def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
88def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
89def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
90def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
91
92def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000093 SDTCisVec<1>,
94 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000095def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000096def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000097
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +000098// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
99// translated into one of the target nodes below during lowering.
100// Note: this is a work in progress...
101def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
102def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
103 SDTCisSameAs<0,2>]>;
104
105def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
106 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
107def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
108 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
109
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000110def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
111
112def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
113def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
114def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
115
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000116def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
117def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
118
119def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
120def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
121def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
122
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000123def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
124def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
125
126def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000127def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000128def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000129def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
130
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000131def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
132def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000133
134def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
135def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000136def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
137def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000138def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
139def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
140
141def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
142def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
143def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
144def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
145
146def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
147def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
148def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
149def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
150
David Greene03264ef2010-07-12 23:41:28 +0000151//===----------------------------------------------------------------------===//
152// SSE Complex Patterns
153//===----------------------------------------------------------------------===//
154
155// These are 'extloads' from a scalar to the low element of a vector, zeroing
156// the top elements. These are used for the SSE 'ss' and 'sd' instruction
157// forms.
158def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000159 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
160 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000161def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000162 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
163 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000164
165def ssmem : Operand<v4f32> {
166 let PrintMethod = "printf32mem";
167 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
168 let ParserMatchClass = X86MemAsmOperand;
169}
170def sdmem : Operand<v2f64> {
171 let PrintMethod = "printf64mem";
172 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
173 let ParserMatchClass = X86MemAsmOperand;
174}
175
176//===----------------------------------------------------------------------===//
177// SSE pattern fragments
178//===----------------------------------------------------------------------===//
179
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000180// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000181def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
182def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
183def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
184def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
185
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000186// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000187def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
188def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
189def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
190def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
191
192// Like 'store', but always requires vector alignment.
193def alignedstore : PatFrag<(ops node:$val, node:$ptr),
194 (store node:$val, node:$ptr), [{
195 return cast<StoreSDNode>(N)->getAlignment() >= 16;
196}]>;
197
198// Like 'load', but always requires vector alignment.
199def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
200 return cast<LoadSDNode>(N)->getAlignment() >= 16;
201}]>;
202
203def alignedloadfsf32 : PatFrag<(ops node:$ptr),
204 (f32 (alignedload node:$ptr))>;
205def alignedloadfsf64 : PatFrag<(ops node:$ptr),
206 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000207
208// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000209def alignedloadv4f32 : PatFrag<(ops node:$ptr),
210 (v4f32 (alignedload node:$ptr))>;
211def alignedloadv2f64 : PatFrag<(ops node:$ptr),
212 (v2f64 (alignedload node:$ptr))>;
213def alignedloadv4i32 : PatFrag<(ops node:$ptr),
214 (v4i32 (alignedload node:$ptr))>;
215def alignedloadv2i64 : PatFrag<(ops node:$ptr),
216 (v2i64 (alignedload node:$ptr))>;
217
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000218// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000219def alignedloadv8f32 : PatFrag<(ops node:$ptr),
220 (v8f32 (alignedload node:$ptr))>;
221def alignedloadv4f64 : PatFrag<(ops node:$ptr),
222 (v4f64 (alignedload node:$ptr))>;
223def alignedloadv8i32 : PatFrag<(ops node:$ptr),
224 (v8i32 (alignedload node:$ptr))>;
225def alignedloadv4i64 : PatFrag<(ops node:$ptr),
226 (v4i64 (alignedload node:$ptr))>;
227
228// Like 'load', but uses special alignment checks suitable for use in
229// memory operands in most SSE instructions, which are required to
230// be naturally aligned on some targets but not on others. If the subtarget
231// allows unaligned accesses, match any load, though this may require
232// setting a feature bit in the processor (on startup, for example).
233// Opteron 10h and later implement such a feature.
234def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
235 return Subtarget->hasVectorUAMem()
236 || cast<LoadSDNode>(N)->getAlignment() >= 16;
237}]>;
238
239def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
240def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000241
242// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000243def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
244def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
245def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
246def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000247def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000248def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
249
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000250// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000251def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000252def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
253def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000254def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
255def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000256
257// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
258// 16-byte boundary.
259// FIXME: 8 byte alignment for mmx reads is not required
260def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
261 return cast<LoadSDNode>(N)->getAlignment() >= 8;
262}]>;
263
Dale Johannesendd224d22010-09-30 23:57:10 +0000264def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000265
266// MOVNT Support
267// Like 'store', but requires the non-temporal bit to be set
268def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
269 (st node:$val, node:$ptr), [{
270 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
271 return ST->isNonTemporal();
272 return false;
273}]>;
274
275def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
276 (st node:$val, node:$ptr), [{
277 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
278 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
279 ST->getAddressingMode() == ISD::UNINDEXED &&
280 ST->getAlignment() >= 16;
281 return false;
282}]>;
283
284def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
285 (st node:$val, node:$ptr), [{
286 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
287 return ST->isNonTemporal() &&
288 ST->getAlignment() < 16;
289 return false;
290}]>;
291
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000292// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000293def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
294def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
295def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
296def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
297def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
298def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
299
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000300// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000301def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
302
David Greene03264ef2010-07-12 23:41:28 +0000303def vzmovl_v2i64 : PatFrag<(ops node:$src),
304 (bitconvert (v2i64 (X86vzmovl
305 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
306def vzmovl_v4i32 : PatFrag<(ops node:$src),
307 (bitconvert (v4i32 (X86vzmovl
308 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
309
310def vzload_v2i64 : PatFrag<(ops node:$src),
311 (bitconvert (v2i64 (X86vzload node:$src)))>;
312
313
314def fp32imm0 : PatLeaf<(f32 fpimm), [{
315 return N->isExactlyValue(+0.0);
316}]>;
317
318// BYTE_imm - Transform bit immediates into byte immediates.
319def BYTE_imm : SDNodeXForm<imm, [{
320 // Transformation function: imm >> 3
321 return getI32Imm(N->getZExtValue() >> 3);
322}]>;
323
324// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
325// SHUFP* etc. imm.
326def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
327 return getI8Imm(X86::getShuffleSHUFImmediate(N));
328}]>;
329
330// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
331// PSHUFHW imm.
332def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
333 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
334}]>;
335
336// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
337// PSHUFLW imm.
338def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
339 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
340}]>;
341
342// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
343// a PALIGNR imm.
344def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
345 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
346}]>;
347
David Greenec4da1102011-02-03 15:50:00 +0000348// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
349// to VEXTRACTF128 imm.
350def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
351 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
352}]>;
353
David Greene653f1ee2011-02-04 16:08:29 +0000354// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
355// VINSERTF128 imm.
356def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
357 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
358}]>;
359
David Greene03264ef2010-07-12 23:41:28 +0000360def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
361 (vector_shuffle node:$lhs, node:$rhs), [{
362 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
363 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
364}]>;
365
366def movddup : PatFrag<(ops node:$lhs, node:$rhs),
367 (vector_shuffle node:$lhs, node:$rhs), [{
368 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
369}]>;
370
371def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
372 (vector_shuffle node:$lhs, node:$rhs), [{
373 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
374}]>;
375
376def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
377 (vector_shuffle node:$lhs, node:$rhs), [{
378 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
379}]>;
380
381def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
382 (vector_shuffle node:$lhs, node:$rhs), [{
383 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
384}]>;
385
386def movlp : PatFrag<(ops node:$lhs, node:$rhs),
387 (vector_shuffle node:$lhs, node:$rhs), [{
388 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
389}]>;
390
391def movl : PatFrag<(ops node:$lhs, node:$rhs),
392 (vector_shuffle node:$lhs, node:$rhs), [{
393 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
394}]>;
395
396def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
397 (vector_shuffle node:$lhs, node:$rhs), [{
398 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
399}]>;
400
401def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
402 (vector_shuffle node:$lhs, node:$rhs), [{
403 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
404}]>;
405
406def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
407 (vector_shuffle node:$lhs, node:$rhs), [{
408 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
409}]>;
410
411def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
412 (vector_shuffle node:$lhs, node:$rhs), [{
413 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
414}]>;
415
416def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
417 (vector_shuffle node:$lhs, node:$rhs), [{
418 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
419}]>;
420
421def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
422 (vector_shuffle node:$lhs, node:$rhs), [{
423 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
424}]>;
425
426def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
427 (vector_shuffle node:$lhs, node:$rhs), [{
428 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
429}], SHUFFLE_get_shuf_imm>;
430
431def shufp : PatFrag<(ops node:$lhs, node:$rhs),
432 (vector_shuffle node:$lhs, node:$rhs), [{
433 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
434}], SHUFFLE_get_shuf_imm>;
435
436def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
437 (vector_shuffle node:$lhs, node:$rhs), [{
438 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
439}], SHUFFLE_get_pshufhw_imm>;
440
441def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
442 (vector_shuffle node:$lhs, node:$rhs), [{
443 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
444}], SHUFFLE_get_pshuflw_imm>;
445
446def palign : PatFrag<(ops node:$lhs, node:$rhs),
447 (vector_shuffle node:$lhs, node:$rhs), [{
448 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
449}], SHUFFLE_get_palign_imm>;
David Greenec4da1102011-02-03 15:50:00 +0000450
451def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
452 (extract_subvector node:$bigvec,
453 node:$index), [{
454 return X86::isVEXTRACTF128Index(N);
455}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000456
457def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
458 node:$index),
459 (insert_subvector node:$bigvec, node:$smallvec,
460 node:$index), [{
461 return X86::isVINSERTF128Index(N);
462}], INSERT_get_vinsertf128_imm>;